TI1 DLPR910AYVA Configuration prom Datasheet

Sample &
Buy
Product
Folder
Support &
Community
Tools &
Software
Technical
Documents
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
DLPR910 Configuration PROM
1 Features
•
1
•
•
•
•
3 Description
®
Pre-Programmed Xilinx PROM Configures the
DLPC910ZYR
Data Transfer Up to 33 Mbps
I/O Pins Compatible With 1.8 V to 3.3 V
1.8-V Core Supply Voltage
–40°C to 85°C Operating Temperature Range
2 Applications
•
•
•
Lithography
– Direct Imaging
– Flat Panel Display
– Printed Circuit Board Manufacturing
Industrial
– 3D Printing
– 3D Scanners for Machine Vision
– Quality Control
Displays
– 3D Imaging
– Intelligent and Adaptive Lighting
– Augmented Reality and Information Overlay
The DLPR910 device is a programmed PROM used
for properly configuring the DLPC910, which supports
reliable operation of the DLP9000X digital micromirror
device (DMD) and the DLP6500 family of DMDs. The
DLPR910 configuration enables the DLPC910 to
operate the DMDs at a pixel data rate greater than 61
Gigabits per second (Gbps) for the DLP9000X and up
to 24 Gbps for the DLP6500 family, with the option
for random row addressing and Load4 capabilities.
The DLPR910 device is part of a multiple component
chipset in the DLP® Advanced Light Control portfolio.
A dedicated chipset provides developers easier
access to the DMD as well as high speed,
independent micromirror control.
The DLPC910 configuration program is only available
within the DLPR910. The DLPR910 requires that it be
used in conjunction with the DLPC910 and the
DLP9000X DMD or the DLP6500 family of DMDs for
reliable function and operation of the chipset.
For complete electrical and mechanical specifications
of the DLPR910, see the XCF16P product
specification at www.xilinx.com.
Device Information(1)
PART NUMBER
DLPR910
PACKAGE
DSBGA (48)
BODY SIZE (NOM)
8.00 mm × 9.00 mm ×
1.20 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Figure 1. Typical Application Diagram
Illumination
Driver
LVDS Interface
Row and Block Signals
Illumination
Sensor
Control Signals
Status Signals
JTAG(3:0)
LVD Interface
DLPC910
RESET Signals
DLP9000X
DLP6500
SCP Interface
DLPR910
PGM(4:0)
CTRL_RSTZ
I2C
OSC
50 MHz
VLED0
VLED1
Power Management
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
Table of Contents
1
2
3
4
5
6
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
5
6.1
6.2
6.3
6.4
6.5
6.6
5
5
5
5
5
Absolute Maximum Ratings .....................................
ESD Ratings..............................................................
Recommended Operating Conditions.......................
Thermal Information ..................................................
Electrical Characteristics...........................................
Supply Voltage Requirements for Power-On Reset
and Power-Down ......................................................
6.7 Timing Requirements ................................................
7
6
6
Detailed Description .............................................. 7
7.1 Overview ................................................................... 7
7.2 Functional Block Diagram ......................................... 7
7.3 Feature Description................................................... 7
7.4 Device Functional Modes.......................................... 8
8
Application and Implementation ........................ 10
8.1 Application Information............................................ 10
8.2 Typical Application ................................................. 10
9 Power Supply Recommendations...................... 11
10 Layout................................................................... 11
10.1 Layout Guidelines ................................................. 11
11 Device and Documentation Support ................. 12
11.1
11.2
11.3
11.4
11.5
11.6
Device Support......................................................
Documentation Support ........................................
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
12
13
13
13
13
13
12 Mechanical, Packaging, and Orderable
Information ........................................................... 13
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision A (October 2015) to Revision B
Page
•
Updated Description to include additional supported DMD.................................................................................................... 1
•
Update document to include additional supported DMD in Detailed Description................................................................... 7
•
Added typical application schematic for newly supported DMD in Typical Application ....................................................... 10
•
Updated Device Markings. ................................................................................................................................................... 12
Changes from Original (September 2015) to Revision A
•
2
Page
Updated device from Product Preview to Production Data ................................................................................................... 1
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
5 Pin Configuration and Functions
YVA Package
48-Pin DSBGA
Top View
1
2
3
4
5
6
A
B
C
D
E
F
G
H
Pin Functions
PIN
TYPE (1)
DESCRIPTION
NAME
NO.
GND
A1
G
Ground
GND
A2
G
Ground
OE/RESET
A3
I/O
Output Enable/RESET (Open-Drain I/O). When Low, this input holds the address
counter reset and the DATA and CLKOUT outputs are placed in a high-impedance state.
This is a bidirectional open-drain pin that is held Low while the PROM completes the
internal power-on reset sequence. Polarity is not programmable. Pin must be pulled
High using an external 4.7-kΩ pull-up to VCCO.
DNC
A4
—
Do Not Connect. Leave unconnected.
D6
A5
—
Do Not Connect. Leave unconnected.
D7
A6
—
Do Not Connect. Leave unconnected.
VCCINT
B1
P
Positive 1.8-V supply voltage for internal logic.
VCCO
B2
P
Positive 3.3-V and 1.8-V supply voltage connected to the output voltage drivers and
internal buffers.
CLK
B3
I
Configuration clock input. Each rising edge on the CLK input increments the internal
address counter. Pin must be pulled High and Low using an external 100-Ω pull-up
to VCCO and an external 100-Ω pull-down to Ground. Place resistors close to pin.
(CE)
B4
I
Chip Enable Input. When (CE ) is High, the device is put into low-power standby mode,
the address counter is reset, and the DATA and CLKOUT outputs are placed in a high
impedance state.
D5
B5
—
Do Not Connect. Leave unconnected.
GND
B6
G
Ground
(1)
P = Power
G = Ground
I = Input
O = Output
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
3
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
Pin Functions (continued)
PIN
TYPE (1)
DESCRIPTION
NAME
NO.
BUSY
C1
—
Do Not Connect. Leave unconnected.
CLKOUT
C2
—
Do Not Connect. Leave unconnected.
DNC
C3
—
Do Not Connect. Leave unconnected.
DNC
C4
—
Do Not Connect. Leave unconnected.
D4
C5
—
Do Not Connect. Leave unconnected.
VCCO
C6
P
Positive 3.3-V and 1.8-V supply voltage connected to the output voltage drivers and
internal buffers.
( CF)
D1
I
Configuration pin. The (CF) pin must be pulled High using an external 4.7-kΩ pull-up
to VCCO. Selects serial mode configuration.
(CEO)
D2
—
Do Not Connect. Leave unconnected.
DNC
D3
—
Do Not Connect. Leave unconnected.
DNC
D4
—
Do Not Connect. Leave unconnected.
D3
D5
—
Do Not Connect. Leave unconnected.
VCCO
D6
P
Positive 3.3-V and 1.8-V supply voltage connected to the output voltage drivers and
internal buffers.
VCCINT
E1
P
Positive 1.8-V supply voltage for internal logic.
TMS
E2
I
JTAG Mode Select Input. TMS has an internal 50-kΩ resistive pull-up to VCCJ.
DNC
E3
—
Do Not Connect. Leave unconnected.
DNC
E4
—
Do Not Connect. Leave unconnected.
D2
E5
—
Do Not Connect. Leave unconnected.
TDO
E6
O
JTAG Serial Data Output. TDO has an internal 50-kΩ resistive pull-up to VCCJ.
GND
F1
G
Ground
DNC
F2
—
Do Not Connect. Leave unconnected.
DNC
F3
—
Do Not Connect. Leave unconnected.
DNC
F4
—
Do Not Connect. Leave unconnected.
GND
F5
G
Ground
GND
F6
G
Ground
TDI
G1
I
JTAG Serial Data Input. TDI has an internal 50k-Ω resistive pull-up to VCCJ.
DNC
G2
—
REV_SEL0
G3
I
REV_SEL1
G4
I
VCCO
G5
P
Positive 3.3-V and 1.8-V supply voltage connected to the output voltage drivers and
internal buffers.
VCCINT
G6
P
Positive 1.8-V supply voltage for internal logic.
GND
H1
G
Ground
VCCJ
H2
P
Positive 3.3-V JTAG I/O supply voltage connected to the TDO output voltage driver and
TCK, TMS and TDI input buffers.
TCK
H3
I
JTAG Clock Input. This pin is the JTAG test clock. It sequences the TAP controller and
all the JTAG test and programming electronics.
(EN_EXT_SEL)
H4
I
External Selection Input. (EN_EXT_SEL) has an internal 50-kΩ resistive pull- up to
VCCO. The (EN_EXT_SEL) pin must be connected to Ground.
D1
H5
—
Do Not Connect. Leave unconnected.
D0
H6
O
DATA output pin to provide data for configuring the DLPC910 in serial mode.
4
Do Not Connect. Leave unconnected.
Revision Select [1:0] Inputs. When the (EN_EXT_SEL) is Low, the Revision Select pins
are used to select the design revision to be enabled. The Revision Select [1:0] inputs
have an internal 50-kΩ resistive pull-up to VCCO. The (REV_SEL0) pin must be pulled
Low using an external 10-kΩ pull-down to Ground. The (REV_SEL1) pin must be
connected to Ground.
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature (unless otherwise noted) (see
(1) (2)
)
MIN
MAX
UNIT
VCCINT Internal supply voltage
Relative to ground
–0.5
2.7
V
VCCO
Relative to ground
–0.5
4.0
V
VCCO < 2.5 V
–0.5
3.6
V
VCCO ≥ 2.5 V
–0.5
3.6
V
VCCO < 2.5 V
–0.5
3.6
V
VCCO ≥ 2.5 V
–0.5
3.6
V
125
°C
125
°C
I/O supply voltage
VIN
Input voltage with respect to ground
VTS
Voltage applied to high-impedance output
TJ
Junction temperature
Tstg
Storage temperature, ambient
(1)
(2)
–40
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
Maximum DC undershoot below GND must be limited to either 0.5 V or 10 mA. During transitions, the device pins can undershoot to –2
V or overshoot to 7 V, provided this overshoot or undershoot lasts less then 10 ns and with the forcing current being limited to 200 mA.
6.2 ESD Ratings
V(ESD)
(1)
(2)
(3)
(1)
Electrostatic discharge
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins
(2) (3)
VALUE
UNIT
2000
V
Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in
to the device.
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC Standard JESD22-A114A (C1 = 100 pF, R1 = 1500 Ω, R2 = 500 Ω).
6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
MIN
NOM
MAX
1.65
1.8
2.0
V
3.0
3.3
3.6
V
3.3-V operation
0
–
0.8
V
3.3-V operation
2.0
–
3.6
V
Output voltage
0
–
VCCO
V
tIN
Input signal transition time (measured between 10% VCCO and 90% VCCO)
–
–
500
ns
TA
Operating ambient temperature
–40
–
85
°C
VCCINT
Internal voltage supply
VCCO
Supply voltage for output drivers
3.3-V operation
VIL
Low-level input voltage
VIH
High-level input voltage
VO
UNIT
6.4 Thermal Information
Refer to the XCF16P product specifications at www.xilinx.com.
6.5 Electrical Characteristics
Refer to the XCF16P product specifications at www.xilinx.com.
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
5
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
6.6 Supply Voltage Requirements for Power-On Reset and Power-Down
(1)
(see
)
(2)
tVCC
VCCINT rise time from 0 V to nominal voltage
VCCPOR
POR threshold for VCCINT supply
tOER
OE/RESET release delay following POR
VCCPD
Power-down threshold for VCCINT supply
tRST
Time required to trigger a device reset when the VCCINT supply drops below
the maximum VCCPD threshold
(1)
(2)
(3)
(3)
MIN
MAX
UNIT
0.2
50
0.5
–
V
0.5
30
ms
–
0.5
V
10
–
ms
ms
VCCINT, VCCO, and VCCJ supplies can be applied in any order.
At power up, the device requires the VCCINT power supply to monotonically rise to the nominal operating voltage within the specified
TVCC rise time. If the power supply cannot meet this requirement, then the device might not perform power-on-reset properly. See Figure
6, in the Xilinx XCF16P (v2.18) Product Specification for more information.
If the VCCINT and VCCO supplies do not reach their respective recommended operating conditions before the OE/RESET pin is released,
then the configuration data from the PROM is not available at the recommended threshold levels. The configuration sequence must be
delayed until both VCCINT and VCCO have reached their recommended operating conditions.
6.7 Timing Requirements
Refer to the XCF16P product specifications at www.xilinx.com.
6
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
7 Detailed Description
7.1 Overview
The configuration bit stream stored in the DLPR910 supports reliable operation of the DLPC910 with the
DLP9000X DMD or the DLP6500 family of DMDs. The DLPC910 digital controller loads this configuration bit
stream from the DLPR910.
7.2 Functional Block Diagram
VCCINT
VCCO
VCCJ
TCK
TDI
TMS
CEO
OE/RESET
CLK
TDO
DLPR910
DO
CE
CF
EN_EXT_SEL
REV_SEL0
REV_SEL1
GND
7.3 Feature Description
7.3.1 Data Interface
7.3.1.1 Data Outputs
The DLPR910 is configured for serial mode operation, where D0 is the data output pin. D0 output pin provides a
serial connection to the DLPC910, where the configuration is read out by the DLPC910.
7.3.1.2 Configuration Clock Input
The configuration CLK is connected to the DLPC910 in master mode, where the DLPC910 provides the clock
pulses to read the configuration from the DLPR910.
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
7
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
Feature Description (continued)
7.3.1.3 Output Enable and Reset
When the OE/(RESET) input is held low, the address counter is reset and the Data and CLKOUT outputs are
placed in high-impedance state. OE/(RESET) must be pulled High using an external 4.7-kΩ pull-up to VCCO.
7.3.1.4 Chip Enable
The (CE) input is asserted by the DLPC910 to enable the Data and CLKOUT outputs. When (CE) is held high,
the DLPR910 address counter is reset, and the Data and CLKOUT outputs are placed in high-impedance states.
7.3.1.5 Configuration Pulse
The DLPR910 is configured in serial mode when the Configuration Pulse (CF) is held high and (CE) and OE are
enabled. New data is available a short time after each rising clock edge.
7.3.1.6 Revision Selection
REV_SEL_0, REV_SEL_1, and (EN_EXT_SEL) signals are used for selecting which revision to be the default.
Setting all three signals to GND will default to revision 0 for simple DLPR910 setup.
7.4 Device Functional Modes
To successfully program the DLPC910 upon power-up, the DLPR910 must be configured and connected to the
DLPC910 as shown in Figure 2.
8
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
P3P3V
Place termination near U4
R65
100
5%
P3P3V
D4
G
D
DLPC_DONE
G
D
DLPC_CCLK
S
Q4
DMN26D0UT-7
R66
100
5%
R67
100
5%
S
P3P3V
R68
4.7k
5%
10
TP39
U4
J18
L18
K11
K10
J10
J11
N18
P18
W11
DLPC_PROGB
DLPC_HSWAPEN
DLPC_DIN
DLPC_DONE
TP41 10
DLPC_CCLK
TP42 10
DLPC_INITB
DLPC_CS_B
DLPC_RDWR_B
DLPC_DOUTBUSY TP4510
DLPC_PROGB
10
R74
1k
1%
TP40
R73
0 DLPR_D0
DLPC_DONE
DLPC_CCLK
DLPC_INITB
TP43 DLPR_CLKOUT
10
TP44 DLPR_BUSY
10
R75
1k
1%
W18
M0_0
Y17
M1_0
V18
M2_0
V12
TMS_0
V11
TDI_0
W10
TDO_0
U11
TCK_0
R80
0
P3P3V
W12
VCCO_0
Y9
VCCO_0
+
C42
47uF
10V
DLPC_TDI
VBATT_0
DLPC_VBATT R81
DNC_D4
DNC_D3
DNC_G2
DNC_F4
DNC_F3
DNC_F2
DNC_E4
DNC_E3
DNC_C4
DNC_C3
DNC_A4
D0
CE
CLK
OE/RESET
CLKOUT
BUSY
D7
D6
D5
D4
D3
D2
D1
0
R82
1k
1%
DLPC910ZYR
J19
DLPR_REV_SEL1
DLPR_REV_SEL0
DLPR_ENEXTSEL_Z
DLPR_CEO
10
TP46
G4
REV_SEL1
G3
REV_SEL0
H4
EN_EXT_SEL
D2
CEO
D4
D3
G2
F4
F3
F2
E4
E3
C4
C3
A4
JTAG_TMS 3,8
E2
TMS
E6 DLPR_TDO
TDO
G1 DLPR_TDI
TDI
H3
TCK
JTAG_TMS 3,8
DLPC_TDO 3
JTAG_TCK 3,8
P3P3V
K18
H6
B4
B3
A3
C2
C1
DLPR910YVA
CF
VCCO_D6
VCCO_G5
VCCO_C6
VCCO_B2
VCCJ
D6
G5
C6
B2
H2
R76
0
R77
0
APP_TDO 3
JTAG_TCK 3,8
P3P3V
C38
0.1uF
50V
G6
VCCINT_G6
E1
VCCINT_E1
B1
VCCINT_B1
C39
0.1uF
50V
C40
0.1uF
50V
C41
0.1uF
50V
P3P3V
A1
A2
B6
F1
F5
F6
H1
DLPC_M0
DLPC_M1
DLPC_M2
D1
A6
A5
B5
C5
D5
E5
H5
R18
RSVD_R18_0
T18
RSVD_T18_0
Master Serial Config Mode
R79
0
R71
4.7k
5%
0
U3A
N14
VP_0
PROGRAM_B_0
P13
VN_0
HSWAPEN_0
D_IN_0
R14
DXP_0
DONE_0
R13
DXN_0
CCLK_0
M14
AVDD_0
INIT_B_0
M13
AVSS_0
CS_B_0
RDWR_B_0
P14
VREFP_0
D_OUT_BUSY_0
N13
VREFN_0
R78
0
R70
330
5%
GND_A1
GND_A2
GND_B6
GND_F1
GND_F5
GND_F6
GND_H1
R72
7 DLPCPROGB_BY_USB
R69
4.7k
5%
1
2
C43
0.1uF
50V
R83
10k
0.5%
P1P8V
C44
0.1uF
50V
C45
0.1uF
50V
C46
1.0uF
50V
Figure 2. DLPC910 and DLPR910 Connection Schematic
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
9
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
8 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
The DLPR910 configuration PROM comes pre-programmed with configuration code for the DLPC910. Upon
power-up, the DLPC910 and the DLPR910 handshake with each other to enable configuration information to be
sent from the DLPR910 to the DLPC910, such that the DLPC910 can configure itself for proper operation within
the application. Without the DLPR910 properly connected to the DLPC910 in the application system, the
DLPC910 would not be able to boot itself and the system would remain inoperable.
8.2 Typical Application
A typical use case for a high speed lithography application is shown in Figure 3 and in Figure 4. Both
applications offer continuous run of printing by changing the digitally created patterns without stopping the
imaging head. The DLPR910 prom configures the DLPC910 digital controller to reliably operate with the
DLP9000X DMD or the DLP6500 DMDs. These chipset combinations provide an ideal back-end imager that
takes in digital images at 2560 × 1600 and 1920 x 1080 in resolution to achieve speeds greater than 61 Gigabits
per second (Gbps) and 24 Gbps respectively. For complete details of this typical application refer to the
DLPC910 data sheet listed in Related Documentation.
Illumination
Driver
Illumination
Sensor
LVDS Interface
DCLKIN(A,B,C,D),DVALID(A,B,C,D),DIN(A,B,C,D)[15:])
Row and Block Signals
USER
Interface
ROWMD(1:0),ROWAD(10:0),BLKMD(1:0),BLKAD(3:0),RST2BLKZ
Control Signals
DOUT(A,B,C,D)[15:0]
COMP_DATA,NS_FLIP,WDT_ENBLZ,PWR_FLOAT
Connectivity
USB
Ethernet
DCLKOUT (A,B,C,D)
APPS
SCTRL(A,B,C,D)
Status Signals
FPGA
RESET_ADDR(3:0)
RST_ACTIVE,INIT_ACTIVE,ECP2_FINISHED
DLPC910
RESET_MODE(1:0)
RESET_SEL(1:0)
JTAG(3:0)
DLP9000XFLS
RESET_STRB
RESET_OEZ
Volatile
And
Non-volatile
Storage
DLPR910
PGM(4:0)
RESET_IRQZ
SCP BUS(3:0)
CTRL_RSTZ
RESETZ
I2C
VLED0
OSC
50 MHz
VLED1
Power Management
Figure 3. Typical High Speed DLP9000X Application Schematic
10
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
Typical Application (continued)
Illumination
Driver
Illumination
Sensor
LVDS Interface
DCLK(A,B), DVALID(A,B), DIN(A,B)[15:0]
USER
Interface
Row and Block Signals
ROWMD(1:0), ROWAD(10:0), BLKMD(1:0), BLKAD(3:0), RST2BLKZ
APPS
FPGA
Connectivity
USB
Ethernet
Control Signals
COMP_DATA, NS_FLIP, WDT_ENBLZ, PWR_FLOAT
Status Signals
RST_ACTIVE, INIT_ACTIVE, ECP2_FINISHED
DLPC910
JTAG(3:0)
DLPR910
Volatile
And
Non-Volatile
Storage
PGM(4:0)
DOUT(A,B)[15:0]
DCLKOUT(A,B)
SCTRL(A,B)
RESET_ADDR(3:0)
RESET_MODE(1:0)
RESET_SEL(1:0)
RESET_STRB
RESET_OEZ
RESET_IRQZ
SCP BUS(3:0)
RESETZ
DLP6500
CTRL_RSTZ
I2C
VLED0
VLED1
OSC
50 MHz
Power Management
Figure 4. Typical High Speed DLP6500 Application Schematic
8.2.1 Design Requirements
The DLPR910 is part of a multi-chipset solution, and it is required to be coupled with the DLPC910 for reliable
operation of the DLP9000X DMD or the DLP6500 family of DMDs. For more information, refer to the DLPC910
datasheet listed in Related Documentation.
9 Power Supply Recommendations
The DLPR910 uses two power supply rails as shown in Table 1.
Table 1. DLPR910 Power Supply Rails
SUPPLY
POWER PINS
1.8 V
VCCINT1, VCCINT2, and VCCINT3
3.3 V
VCCO1,VCCO2,VCCO3, VCCO4, and VCCJ
COMMENTS
All VCCINT pins must be connected with a 0.1-µF
decoupling capacitor to GND.
All VCCO and VCCJ pins must be connected with a 0.1µF decoupling capacitor to GND.
10 Layout
10.1 Layout Guidelines
The DLPR910 is part of a multi-chipset solution, and it is required to be coupled with the DLPC910 for reliable
operation of the DLP9000X DMD or the DLP6500 family of DMDs. Refer to the DLPC910 datasheet listed in
Related Documentation for a layout example for this multi-chipset solution.
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
11
DLPR910
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
www.ti.com
11 Device and Documentation Support
11.1 Device Support
11.1.1 Device Compatibility
(1)
TI PART NUMBER
PRIOR TO REVISION "B" DMDs (1)
REVISION "B" DMDs OR LATER (1)
DLPR910YVA
Compatible
Not Compatible
DLPR910AYVA
Compatible
Compatible
Refer to each individual DMD datasheet under Device and Documentation Support to determine location and revision of the DMD.
11.1.2 Device Nomenclature
Table 2. Part Number Description
TI PART NUMBER
DLPR910AYVA
DESCRIPTION
REFERENCE NUMBER
DLPR910 Configuration PROM
2514595-0002
11.1.3 Device Markings
Pin 1
DLPR910A
XXXXXXXXXXX
Figure 5. DLPR910 Device Markings
Where XXXXXXX-XXXX is the reference number located in Table 2.
12
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
DLPR910
www.ti.com
DLPS065B – SEPTEMBER 2015 – REVISED NOVEMBER 2016
11.2 Documentation Support
11.2.1 Related Documentation
For related documentation, see the following:
• DLPC910ZYR datasheet (DLPS064)
• DLP9000(X) datasheet (DLPS036)
• DLP6500 Type A datasheet (DLPS040)
• DLP6500 S600 datasheet (DLPS053)
• XCF16P data sheet (www.xilinx.com)
11.3 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
11.4 Trademarks
E2E is a trademark of Texas Instruments.
DLP is a registered trademark of Texas Instruments.
Xilinx is a registered trademark of Xilinx, Inc.
All other trademarks are the property of their respective owners.
11.5 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.6 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this datasheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 2015–2016, Texas Instruments Incorporated
Product Folder Links: DLPR910
13
PACKAGE OPTION ADDENDUM
www.ti.com
5-Jan-2017
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
DLPR910AYVA
ACTIVE
DSBGA
YVA
48
1
TBD
Call TI
Call TI
DLPR910YVA
ACTIVE
DSBGA
YVA
48
1
Pb-Free
(RoHS)
Call TI
Level-3-260C-168 HR
Op Temp (°C)
Device Marking
(4/5)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
5-Jan-2017
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES
Texas Instruments Incorporated (‘TI”) technical, application or other design advice, services or information, including, but not limited to,
reference designs and materials relating to evaluation modules, (collectively, “TI Resources”) are intended to assist designers who are
developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you
(individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of
this Notice.
TI’s provision of TI Resources does not expand or otherwise alter TI’s applicable published warranties or warranty disclaimers for TI
products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections,
enhancements, improvements and other changes to its TI Resources.
You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your
applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications
(and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You
represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1)
anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that
might cause harm and take appropriate actions. You agree that prior to using or distributing any applications that include TI products, you
will thoroughly test such applications and the functionality of such TI products as used in such applications. TI has not conducted any
testing other than that specifically described in the published documentation for a particular TI Resource.
You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include
the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO
ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY
RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or
endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
TI RESOURCES ARE PROVIDED “AS IS” AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR
REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO
ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF
MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL
PROPERTY RIGHTS.
TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT
LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF
DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL,
COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR
ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE
POSSIBILITY OF SUCH DAMAGES.
You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.
This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services.
These include; without limitation, TI’s standard terms for semiconductor products http://www.ti.com/sc/docs/stdterms.htm), evaluation
modules, and samples (http://www.ti.com/sc/docs/sampterms.htm).
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2017, Texas Instruments Incorporated
Similar pages