Mitsubishi M30222FGGP Single-chip 16-bit cmos microcomputer Datasheet

r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Description
The M30222 single-chip microcomputers are built using the high-performance silicon gate CMOS process
using a M16C/60 Series CPU core and are packaged in a 100-pin plastic molded QFP. These single-chip
microcomputers operate using sophisticated instructions featuring a high-level of instruction efficiency and
are capable of executing instructions at high speed. They also feature a built-in multiplier and DMAC,
making them ideal for controlling office, communications, industrial equipment, and other high-speed processing applications.
The M30222 group includes a range of products with various package types.
Features
• Memory capacity ......................................... Flash ROM 260 Kbytes
...................................................................... RAM 20 Kbytes
• Shortest instruction execution time ............. 62.5ns (f(XIN)=16MHZ)
• Supply voltage ............................................ 2.7 to 5.5V
• Low power consumption ............................. TBD
• Interrupts ..................................................... 25 internal and 8 external interrupt sources
4 software interrupt sources
7 levels (including key input interrupt)
• Multifunction 16-bit timer ............................. 5 output timers, 6 input timers, three phase motor control, real-time port
• Serial I/O ..................................................... 5 channel
3 for UART or clock synchronous (1 channel for I2C or SPI)
2 for clock synchronous
• DMAC ........................................................... 2 channels (trigger: 24 sources)
• A-D converter ............................................... 10 bits X 8 channels (expandable up to 10 channels)
• D-A converter ............................................... 8 bits X 2 channels
• CRC calculation circuit ................................. 1 circuit
• Watchdog timer ............................................ 1 timer
• Key-on Wake up ........................................... 8 inputs
• Programmable I/O ........................................ 54 lines
• Input port ...................................................... 1 line (P83 shared with NMI pin)
• Clock generating circuit ............................... 2 built-in clock generation circuits
(built-in feedback resistor, and external ceramic or quartz oscillator)
•LCD Drive ...................................................... 1/2, 1/3 bias
4 common outputs
40 segment outputs
Built-in charge pump
1/2, 1/3, 1/4 duty
Expansion CLK output
Static/direct drive mode
Specifications written in this manual
are believed to be accurate but are
not guaranteed to be entirely error
free. They may be changed for functional or performance improvements.
Please make sure your manual is the
latest version.
Applications
Audio, cameras, office, industrial, communications and, portable equipment
1-2
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table of Contents
Description ............................................................ 1-2
Operation of Functional Blocks ............................ 1-10
Memory ............................................................... 1-10
Central Processing Unit (CPU) ............................ 1-11
Reset ................................................................... 1-14
Special function registers ..................................... 1-15
Software Reset .................................................... 1-20
Clock generating Circuit ...................................... 1-21
Clock Output ........................................................ 1-25
Wait Mode ........................................................... 1-26
Stop Mode ........................................................... 1-27
Status Transition Of BCLK ................................... 1-28
Voltage Down Converter ...................................... 1-30
Power control....................................................... 1-32
Protection ............................................................ 1-34
Software wait ....................................................... 1-35
Overview of Interrupts .......................................... 1-36
Watchdog Timer .................................................. 1-57
DMAC .................................................................. 1-59
Timers ................................................................. 1-69
Timer A ................................................................ 1-71
Timer B ................................................................ 1-85
Timer functions for three-phase motor control ..... 1-93
Serial Communications ...................................... 1-105
(1) Clock synchronous serial I/O mode .............. 1-114
(2) Clock Asynchronous Serial I/O (UART) Mode1-120
UART2 in I2C Mode .......................................... 1-130
UART2 in SPI mode .......................................... 1-138
S I/O 3, 4 ........................................................... 1-143
LCD Drive Control Circuit .................................. 1-147
A-D Converter ................................................... 1-157
D-A Converter .................................................... 1-168
CRC Calculation Circuit ..................................... 1-170
Programmable I/O Ports .................................... 1-172
Electrical Characteristics ................................... 1-179
Flash Memory .................................................... 1-186
CPU Rewrite Mode ............................................ 1-188
Parallel I/O Mode ............................................... 1-202
Standard serial I/O mode 1 ................................ 1-206
Standard serial I/O mode 2 ................................ 1-226
1-3
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Pin Configuration
Figure 1.1 shows the pin configurations for M30222 group.
COM0
COM1
COM2
84
83
82
81
86
85
87
C1
VL3
C2
VL2
88
89
VL1
P107/AN7/INT7
P106/AN6/INT6
91
90
P105/AN5
80 79 78 77 76 75 74 73 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 54 53 52 51
P66/RxD1/KI6
92
P67/TxD1/KI7
P104/AN4
P70/TxD2/SDA/TA0OUT
93
P72/CLK2/TA1OUT/V
P71/RxD2/SCL/TA0IN/TB5IN
P103/AN3
P73/CTS2/RTS2/TA1IN/V
P102/AN2
P74/TA2OUT/W
94
P75/TA2IN/W
95
P76/TA3OUT/INT4
P101/AN1
P77/TA3IN/INT4
AVss
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30
P81/TA4IN/INT5/U
P80/TA4OUT/INT5/U
96
9
P82/INT0
97
8
P83/NMI
P100/AN0
7
P85/Xcin
Vcc
98
6
CNVss
Xin
Vref
5
P86/INT1
Vss
99
4
P91/TB1in/Sin3
P90/TB0in/INT2/CLK3
Xout
AVcc
3
P92/TB2in/Sout3
RESET
100
2
P94/DA1/TB4in
P93/DA0/TB3in
P84/Xcout
P97/ADtrg/LED7/Sin4/INT3
1
P96/ANEX1/Sout4
P95/ANEX0/CLK4
M30222FG
50
49
48
47
46
44
45
43
42
SEG26/P32
SEG27/P33
SEG28/P34
SEG29/P35
SEG30/P36
SEG32/P40
SEG31/P37
SEG34/P42
SEG33/P41
SEG35/P43
SEG36/P44
SEG38/P46/RTP0
41
SEG39/P47/RTP1
1-4
40
38
P60/CTS0/RTS0/KI0
SEG37/P45
37
39
36
P61/CLK0/KI1
P62/RxD0/KI2
35
P64/CTS1/RTS1/CTS0/CLKS1/KI4
P63/TxD0/KI3
34
33
P65/CLK1/KI5
32
31
Fig. 1.1. Pin configuration (top view)
COM3
SEG00
SEG01
SEG02
SEG03
SEG04
SEG05
SEG06
SEG07
SEG08
SEG09
SEG10
SEG11
SEG12
SEG13
SEG14
Vss
SEG15
VDC
Vcc
SEG16
SEG17
SEG18
SEG19
SEG20
SEG21
SEG22
SEG23
SEG24/P30
SEG25/P31
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Block Diagram
Figure 1.2 is a block diagram of the M30222 group.
4
I/O ports
8
24
COM 0-3
Port P3
SEG 24-31
SEG 0-23
(10 bits X 8 channels
Timer TA0 (16 bits)
Timer TA1 (16 bits)
Timer TA2 (16 bits)
Timer TA3 (16 bits)
Timer TA4 (16 bits)
Timer TB0 (16 bits)
Timer TB1 (16 bits)
Timer TB2 (16 bits)
Timer TB3 (16 bits)
Timer TB4 (16 bits)
Timer TB5 (16 bits)
Expandable up to 10 channels)
System clock generator
XIN-XOUT
XCIN-XCOUT
Clock synchronous SI/O
UART/clock synchronous SI/O
(8 bits X 2 channels)
(8 bits X 3 channels)
Port P6
8
Port P8
A-D converter
Timer
Port P4
SEG 32-39
8
Port P7
Internal peripheral functions
6
LCD Controller
VDC
M16C/60 series16-bit CPU core
Registers
Program counter
DMAC
(2 channels)
D-A converter
(8 bits X 2 channels)
Vector table
INTB
ISP
USP
FLG
Note 1: ROM size depends on MCU type.
Note 2: RAM size depends on MCU type.
Fig. 1.2. Block diagram of M30222 group
Memory Expansion
Figure 1.3 shows the Memory expansion for the M30222 group.
ROM size
(Bytes)
M30222FC/FP/GP
128K
96K
64K
32K
20K SRAM
Flash Memory Version
1-5
RAM
(Note 2)
8
8
Stack pointer
SB
Fig. 1.3. Memory Expansion
ROM
(Note 1)
Port P10
(15 bits)
PC
1
Port P9
R0H
R0L
R0H
R0L
R1H
R1L
R1H
R1L
R2
R2
R3
R3
A0
A0
A1
A1
FB
FB
Memory
Port P8 3
CRC arithmetic circuit (CCITT )
5
(Polynomial :X16 +X12 +X +1)
Watchdog timer
260K
8
Multiplier
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Performance Outline
Table 1.1. Performance outline of the M30222 group
Functions
Parameters
Number of basic instructions
91
Shortest instruction execution time
62.5ns f(Xin) = 16MHz
Memory size
Input/Output
ROM
260K bytes
RAM
20K bytes
P3-P4, P6-P10
except P83
I/O
8 bits x 6, 7 bits x 1
P83
I
1 bit x 1
Multifunctional
timer
TA0, TA1, TA2, TA3, TA4
16 bits x 5
TB0, TB1, TB2, TB3, TB4, TB5
16 bits x 6, three-phase motor control
Serial I/O
UART0, UART1, UART2
(UART or clock synchronous) x 3, or I2C x 1
SIO3, SIO4
(Clock synchronous) x 2
A-D converter
10 bits x (8 + 2) channels
D-A converter
8 bits x 2
CRC calculation circuit
CRC-CCITT
Watchdog timer
15 bits x 1 (with prescaler)
Interrupts
25 external, 8 internal sources, 4 software, 7 levels
Clock generating circuit
2 built-in clock generation circuits
Supply voltage
2.7 to 5.5V f(Xin) = 16 MHz, without software wait
Power consumption
TBD
I/O characteristics
I/O withstand voltage
Output current
5.5V
P3, P4
0.1 mA (high output), 2.5 mA (low output)
P6-P10
5 mA at 5V (excluding pins P70, P71, P83)
Device configuration
CMOS high performance silicon gate
Package
100-pin plastic mold QFP
LCD
COM0 to COM3
4 lines
SEG0 to SEG39
40 lines (16 lines shared with I/O ports)
1-6
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Mitsubishi plans to release the following products in the M30222 group:
(1) Support for Flash memory version and mask ROM versions
(2) ROM capacity: 260 K bytes
(3) Package
100P6S-A : Plastic molded QFP (mask ROM version)
100P6Q-A: Plastic molded QFP
M16C Family Group
Figure 1.4 shows the M30222 family.
Type No.
M30222 F G – XXX FP
Package type:
FP:
Package
GP:
100P6S-A
100P6Q-A
ROM No.
Omitted for flash memory version
ROM capacity:
G: 260K bytes
Memory type:
F : Flash memory version
M30222 Group
M16C Family
Fig. 1.4. Type No., memory size, and package
Table 1.2 shows the product list for the M30222 family.
Table 1.2. Product list
Type No.
ROM Capacity
RAM Capacity
260 Kbytes
20 Kbytes
M30222FGFP
M30222FGGP
Package Type
Remarks
100P6S-A
1-7
Flash
100P6Q-A
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Pin Description
Table 1.3. Pin Description for M30222 group
Pin name
Signal name
I/O type
Function
Vcc, Vss
Power supply
Input
Supply 2.7 to 5.5V to the Vcc pin and 0V to Vss
VDC
Voltage Down
Converter
Input
Connects capacitor from VDC to Vss; or if not using VDC, connect 3.3V to VDC pin.
CNVss
CNVss
RESET
Reset input
Input
An “L” on this input resets the microcomputer.
Xin, Xout
Main Clock
Input/Output
These pins are provided for the main clock generating circuit. Connect a ceramic resonator or crystal between the Xin and the Xout pins. To use an externally derived clock,
input it to the Xin.
P84/P85
I/O Port
Input/Output
Xcout/Xcin
Subclock
Input/Output
These pins are provided for the subclock generating circuit. Connect a ceramic resonator or crystal between the Xcin pin and leave the Xcout pin open. These pins also
function as CMOS I/O ports.
AVcc
Analog power
supply + reference
Input
This pin is a power supply input for the A-D converter. Connect this pin to Vcc.
AVss
Analog power
supply + reference
Input
This pin is a power supply input for A-D converter. Connect this pin to Vss.
Vref
Reference voltage
input
Input
This pin is a reference voltage input for the A-D converter.
I/O Port P3
Input/Output
RTP0_0 to RTP3_1
Output
This is an 8-bit CMOS I/O port. It has an input/output direction register that allows the
user to set each pin for input or output individually. When used for input, the port can
be set by software to have or not have a pull resistor in units of four bits.
SEG24 to SEG31
Output
Pins in this port also function as SEG output for LCD and output for Real-time port.
I/O Port P4
Input/Output
This is an 8-bit I/O port equivalent to P3.
SEG32 to SEG39
Output
Pins in Port 4 also function as SEG outputs for LCD.
RTP4_0 to RTP7_1
Output
Pins in Port 4 also function as Real-time port.
I/O Port P6
Input/Output
This is an 8-bit I/O port equivalent to P3.
KI0 to KI7
Input
Pins in Port 6 also function as key-input interrupts.
UART0, UART1
Input/Output
Pins in Port 6 also function as transmit, receive, clock, and CTS/RTS pins for UART0,
UART1.
I/O Port P7
Input/Output
This is an 8-bit I/O port equivalent to P3.
Input/Output
Some pins in Port 7 serve as transmit, receive, clock, and CTS/RTS for UART2.
UART2 provides I2C serial communications.
Timer A/B
Input/Output
Some pins in Port 7 serve as input/output for Timer A and Timer B.
INT4
Input
Pins P76 and P77 function as inputs for INT4.
Three-phase
Output
Some pins in Port 7 function as three-phase outputs for V, V, W, and W.
I/O Port P8
Input/Output
P80 to P82, P86 are I/O ports equivalent to P3.
Timer A
Input/Output
Some pins in Port 8 serve as input/output for Timer A and Timer B.
INT5
Input
Pins P80 and P81 function as inputs for INT5.
Three-phase
Output
Pins P80 and P81 function as inputs three-phase outputs for U and U.
NMI
Input
P83 is an input only port that also functions for NMI. The NMI interrupt is generated
when the input at this pin changes from “H” to “L”. The NMI function cannot be cancelled using software. The pull-up resistor cannot be set for this pin.
P30 to P37
P40 to P47
This pin is used to enable flash programming. Connect the pull-down resistor from
CNVss to Vss. Connect CNVss to enable flash programming.
P60 to P67
UART2
P70 to P77
P80 to P82, P86
P83
1-8
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Pin name
P90 to P97
MITSUBISHI MICROCOMPUTERS
Signal name
I/O type
Function
I/O Port P9
Input/Output
This is an 8-bit I/O equivalent to P3.
SIO 3/4
Input/Output
Pins in Port 9 function as transmit, receive and clock for SIO3 and SIO4.
Timer B
Input
Some pins in Port 9 serve as TB3 and TB4 pins.
D-A
Output
P93 and P94 can be configured to function as a digital to analog output.
INT2, INT3
Input
Pin P90 and P97 can be configured as INT2 and INT3.
ANEX0
Output
ANEX1
Input
I/O Port 10
Input/Output
This is an 8-bit I/O port equivalent to P3.
AN0 to AN7
Input
Pins in Port 10 function as analog inputs.
INT6, INT7
Input
P106 and P107 function as inputs for INT6 and INT7.
These pins are used to connect to an optional external op amp.
P100 to P107
SEG0 to SEG23
SEG drive pins
Pins in this port function as SEG output for LCD drive circuit.
COM0 to COM3
COM ports
Pins in this port function as COM output for LCD drive circuit.
VL1 to VL3
Power supply for
LCD driver
Power supply input for LCD drive circuit.
1-9
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Memory
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Operation of Functional Blocks
The M30222 group accommodates certain units in a single chip. These units include ROM and RAM to
store instructions and data and the central processing unit (CPU) to execute arithmetic/logic operations.
Also included are peripheral units such as timers, serial I/O, D-A converter, DMAC, CRC calculation
circuit, A-D converter, LCD, and I/O ports. The following explains each unit.
Memory
Figure 1.5 is a memory map of the M30222 group. The linear address space of 1M bytes extends from
address 0000016 to FFFFF16. From FFFFF16 down is ROM. For example, in the M30222FG-XXXFP, there
is 256K bytes of internal ROM from C000016 to FFFFF16. The vector table for fixed interrupts such as the
reset and NMI are mapped to FFFDC16 to FFFFF16. The starting address of the interrupt routine is stored
here. The address of the vector table for timer interrupts, etc., can be set as desired using the internal
register (INTB). See the section on interrupts for details.
From 0040016 up is RAM. For example, in the M30222FG-XXXFP, 20K bytes of internal RAM is mapped
to the space from 0040016 to 053FF16. In addition to storing data, the RAM also stores the stack used
when calling subroutines and when interrupts are generated.
The SFR area is mapped to 0000016 to 003FF16. This area accommodates the control registers for peripheral devices such as I/O ports, A-D converter, serial I/O, and timers, etc. Tables 1.5 to 1.9 show the
location of peripheral unit control registers. Any part of the SFR area that is not occupied is reserved and
cannot be used for other purposes.
0000016
0040016
SFR area
For details, see Tables
1.5-1.9
FFE00 16
Internal RAM area
Special page
vector table
XXXXX 16
Internal reserved
area
Type No.
M30222MG/FG/GP
Address XXXXX 16 Address YYYYY 16
053FF 16
C0000 16
FFFDC 16
D0000 16
YYYYY 16
Internal ROM area
FFFFF 16
FFFFF 16
Fig. 1.5. Memory Map
1-10
Undefined instruction
Overflow
BRK instruction
Address match
Single step
Watchdog timer
DBC
NMI
Reset
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
CPU
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Central Processing Unit (CPU)
The CPU has a total of 13 registers shown in Figure 1.6. Seven of these registers (R0, R1, R2, R3, A0, A1,
and FB) come in two sets; therefore, these have two register banks.
b15
R0(Note)
b8 b7
b15
R1(Note)
b0
L
H
b8 b7
H
b19
b0
L
b0
Program counter
PC
Data
registers
b15
b0
b19
R2(Note)
INTB
b15
b0
H
b15
b0
Interrupt table
register
L
b0
User stack pointer
USP
R3(Note)
b15
b15
b0
b0
Interrupt stack
pointer
ISP
A0(Note)
b15
b0
Address
registers
b15
b0
Static base
register
SB
A1(Note)
b15
b15
b0
Frame base
registers
FB(Note)
IPL
b0
FLG
Flag register
U
I
O B S Z D C
Note: These registers consist of two register banks.
Fig. 1.6. Central Processing Unit Register
(1) Data registers (R0, R0H, R0L, R1, R1H, R1L, R2, and R3)
Data registers (R0, R1, R2, and R3) are configured with 16 bits, and are used primarily for transfer and
arithmetic/logic operations.
Registers R0 and R1 each can be used as separate 8-bit data registers, high-order bits as (R0H/R1H),
and low-order bits as (R0L/R1L). In some instructions, registers R2 and R0, as well as R3 and R1 can
use as 32-bit data registers (R2R0/R3R1).
(2) Address registers (A0 and A1)
Address registers (A0 and A1) are configured with 16 bits, and have functions equivalent to those of data
registers. These registers can also be used for address register indirect addressing and address register
relative addressing. In some instructions, registers A1 and A0 can be combined for use as a 32-bit
address register (A1A0).
(3) Frame base register (FB)
Frame base register (FB) is configured with 16 bits, and is used for FB relative addressing.
1-11
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
CPU
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(4) Program counter (PC)
Program counter (PC) is configured with 20 bits, indicating the address of an instruction to be executed.
(5) Interrupt table register (INTB)
Interrupt table register (INTB) is configured with 20 bits, indicating the start address of an interrupt vector
table.
(6) Stack pointer (USP/ISP)
Stack pointer comes in two types: user stack pointer (USP) and interrupt stack pointer (ISP), each
configured with 16 bits. Your desired type of stack pointer (USP or ISP) can be selected by a stack
pointer select flag (U flag). This flag is located at the position of bit 7 in the flag register (FLG).
(7) Static base register (SB)
Static base register (SB) is configured with 16 bits, and is used for SB relative addressing.
(8) Flag register (FLG)
Flag register (FLG) is configured with 11 bits, each bit is used as a flag. Figure 1.7 shows the flag
register (FLG). The following explains the function of each flag:
• Bit 0: Carry flag (C flag)
This flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic/logic unit.
• Bit 1: Debug flag (D flag)
This flag enables a single-step interrupt.
When this flag is “1”, a single-step interrupt is generated after instruction execution. This flag is cleared to
“0” when the interrupt is acknowledged.
• Bit 2: Zero flag (Z flag)
This flag is set to “1” when an arithmetic operation resulted in 0; otherwise, cleared to “0”.
• Bit 3: Sign flag (S flag)
This flag is set to “1” when an arithmetic operation resulted in a negative value; otherwise, cleared to “0”.
• Bit 4: Register bank select flag (B flag)
This flag chooses a register bank. Register bank 0 is selected when this flag is “0” ; register bank 1 is
selected when this flag is “1”.
• Bit 5: Overflow flag (O flag)
This flag is set to “1” when an arithmetic operation resulted in overflow; otherwise, cleared to “0”.
• Bit 6: Interrupt enable flag (I flag)
This flag enables a maskable interrupt.
An interrupt is disabled when this flag is “0”, and is enabled when this flag is “1”. This flag is cleared to “0”
when the interrupt is acknowledged.
• Bit 7: Stack pointer select flag (U flag)
Interrupt stack pointer (ISP) is selected when this flag is “0” ; user stack pointer (USP) is selected when this
flag is “1”.
This flag is cleared to “0” when a hardware interrupt is acknowledged or an INT instruction of software
interrupt Nos. 0 to 31 is executed.
1-12
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
CPU
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
• Bits 8 to 11: Reserved area
• Bits 12 to 14: Processor interrupt priority level (IPL)
Processor interrupt priority level (IPL) is configured with three bits, for specification of up to eight processor
interrupt priority levels from level 0 to level 7.
If a requested interrupt has priority greater than the processor interrupt priority level (IPL), the interrupt is
enabled.
• Bit 15: Reserved area.
b15
b0
IPL
U
I O B S Z D C
Flag register (FLG)
Carry flag
Debug flag
Zero flag
Sign flag
Register bank select flag
Overflow flag
Interrupt enable flag
Stack pointer select flag
Reserved area
Processor interrupt priorit
Reserved area
Fig. 1.7. Flag Register
1-13
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Reset
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Reset
There are two kinds of resets; hardware and software. In both cases, operation is the same after the
reset. (See “Software Reset” for details.) This section explains on hardware resets.
When the supply voltage is in the range where operation is guaranteed, a reset is effected by holding the
reset pin level “L” (0.2VCC max.) for at least 20 cycles. When the reset pin level is then returned to the
“H” level while main clock is stable, the reset status is cancelled and program execution resumes from
the address in the reset vector table.
Figure 1.8 shows an example reset circuit. Figure 1.9 shows a reset sequence. Table 1.4 shows the pin
status when reset pin level is "L".
5V
4.0V
VCC
RESET
0V
5V
VCC
RESET
0.8V
0V
Example when Vcc = 5V
Fig. 1.8. Example of Reset Circuit
Xin
More than 20 cycles are needed
RESET
BCLK
24cycles
BCLK
FFFFC16
FFFFE 16
Address
Fig. 1.9. Reset sequence
Table 1.4. Pin status when Reset pin level is "L"
Pin name
Status
P3, P4
Input port (with a pull-up resistor)
P6 to P10
Input port (floating)
SEG0 to SEG23
"H" level is output
COM0 to COM3
"H" level is output
Content of reset
vector
1-14
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Special function registers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Special function registers
Table 1.5. Location and value after reset of peripheral unit control registers (1)
SFR
Address
Value after Reset
Register Name
b7
000016
000116
000216
000316
000416
000516
000616
000716
000816
000916
000A16
000B16
000C16
000D16
000E16
000F16
001016
001116
001216
001316
001416
001516
001616
001716
001816
001916
001A16
001B16
001C16
001D16
001E16
001F16
002016
002116
002216
002316
002416
002516
002616
002716
002816
002916
002A16
002B16
002C16
002D16
002E16
002F16
003016
003116
003216
003316
003416
003516
003616
003716
003816
003916
003A16
003B16
003C16
003D16
003E16
003F16
Page
Number
Acronym
b6
b5
b4
b3
PM0
PM1
CM0
CM1
Address match interrupt enable register
Protect register
AIER
PRCR
Watchdog timer start register
Watchdog timer control register
WDTS
WDC
Address match interrupt register 0
RMAD0
0016
Address match interrupt register 1
RMAD1
0016
VDC control register
VDCC
DMA0 source pointer
SAR0
?
DMA0 destination pointer
DAR0
?
DMA0 transfer counter
TRC0
DMA0 control register
DM0CON
DMA1 source pointer
SAR1
?
DMA1 destination pointer
DAR1
?
DMA1 transfer counter
TCR1
DMA1 control register
DM1CON
1-15
b1
b0
0
0
0
0
0
0
0016
Processor mode register 0
Processor mode register 1
System clock control register 0
System clock control register 1
? = Undefined
b2
0
4816
2016
0
0
0
0
1.53
1.53
1.53
0
0
0
0
1.62
1.62
1.62
1.62
1.62
0
0
0
0
0
1.61
1.62
1.62
1.62
1.62
1.62
1.62
1.62
1.62
?
0
1.29
1.62
1.62
1.62
?
0
1.53
1.34
1.57
1.57
1.53
1.53
1.53
0
0
1.19
1.19
1.23
1.23
0
0
0
0
1.61
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Special function registers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.6. Location and value after reset of peripheral unit control registers (2)
SFR
Address
Register Name
Acronym
Value after Reset
b7 b6 b5 b4 b3 b2 b1 b0
004416
INT3 interrupt control register
SI/O4 interrupt control register
Timer B5 interrupt control register
Timer B4 interrupt control register
Timer B3 interrupt control register
INT7 interrupt control register
INT6 interrupt control register
Bus collision detection interrupt control register
DMA0 interrupt control register
DMA1 interrupt control register
Key input interrupt control register
A-D conversion interrupt control register
UART2 transmit interrupt control register
UART2 receive interrupt control register
UART0 transmit interrupt control register
UART0 receive interrupt control register
UART1 transmit interrupt control register
UART1 receive interrupt control register
Timer A0 interrupt control register
Timer A1 interrupt control register
Timer A2 interrupt control register
Timer A3 interrupt control register
INT4 interrupt control register
Timer A4 interrupt control register
INT5 interrupt control register
Timer B0 interrupt control register
Timer B1 interrupt control register
Timer B2 interrupt control register
INT0 interrupt control register
INT1 interrupt control register
INT2 interrupt control register
SI/O3 interrupt control register
INT3IC
S4IC
TB5IC
TB 4IC
TB3IC
INT7IC
INT6IC
BCNIC
DM0IC
DM1IC
KUPIC
ADIC
S2TIC
S2RIC
S0TIC
S0RIC
S1TIC
S1RIC
TA0IC
TA1IC
TA2IC
TA3IC
INT4IC
TA4IC
INT5IC
TB0IC
TB1IC
TB2IC
INT0IC
INT1IC
INT2IC
S3IC
010016
010116
010216
010316
010416
010516
010616
010716
010816
010916
010A16
010B16
010C16
010D16
010E16
010F16
011016
011116
011216
011316
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LCD
LRAM0
LRAM1
LRAM2
LRAM3
LRAM4
LRAM5
LRAM6
LRAM7
LRAM8
LRAM9
LRAM10
LRAM11
LRAM12
LRAM13
LRAM14
LRAM15
LRAM16
LRAM17
LRAM18
LRAM19
012016
012116
012216
012316
012416
012516
012616
012716
012816
012916
013016
013116
013216
013316
LCD mode register
LCDM
Segment output enable register
SEG
LCD frame frequency counter
LCDTIM
004516
004616
004716
004816
004916
004A16
004B16
004C16
004D16
004E16
004F16
005016
005116
005216
005316
005416
005516
005616
005716
005816
005916
005A16
005B16
005C16
005D16
005E16
005F16
RAM0
RAM1
RAM2
RAM3
RAM4
RAM5
RAM6
RAM7
RAM8
RAM9
RAM10
RAM11
RAM12
RAM13
RAM14
RAM15
RAM16
RAM17
RAM18
RAM19
Key input mode register
KUPM
LCD expansion register
LEXP
LCD clock divide counter
LCDC
? = Undefined
1-16
0
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Page
Number
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
1.39
0
0
0
0
0
0
0
0
0
0
1.39
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1.39
1.39
1.39
1.39
1.39
1.39
0
0
0
0
0
0
1.39
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
?
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
1.146
0
0
0
0
0
0
1.143
1.143
0016
1.143
0
0016
0
1.52
1.144
1.144
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Special function registers
Table 1.7.
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Location and value after reset of peripheral unit control registers (3)
SFR
Address
Register Name
Acronym
Value after Reset
b7 b6 b5 b4 b3 b2 b1
034016
b0
Page
Number
Timer B3, 4, 5 count start flag
TBSR
034216
034316
034416
034516
034616
034716
Timer A1-1 register
TA11
1.94
Timer A2-1 register
TA21
1.94
Timer A4-1 register
TA41
1.94
034816
034916
034A16
Three-phase PWM control register 0
Three-phase PWM control register 1
Three-phase output buffer register 0
INVC0
INVC1
IDB0
0016
0016
3F16
1.92
1.92
1.93
034B16
034C16
034D16
034E16
034F16
035016
035116
035216
Three-phase output buffer register 1
Dead time timer
Timer B2 interrupt occurrence frequency set counter
IDB1
DTT
ICTB2
3F16
1.93
1.93
1.93
Timer B3 register
TB3
1.85
035316
035416
035516
Timer B4 register
TB4
1.85
Timer B5 register
TB5
1.85
035B16
Timer B3 mode register
TB3MR
0
0
0
0
0
0
035C16
Timer B4 mode register
TB4MR
0
0
0
0
0
0
035D16
Timer B5 mode register
TB5MR
0
0
0
0
0
0
035E16
035F16
036016
036116
036216
Interrupt cause select register 0
Interrupt cause select register 1
SI/O3 transmit/receive register
IFSR0
IFSR1
S3TRR
0016
0016
SI/O3 control register
S3C
4016
036316
036416
036516
036616
036716
SI/O3 bit rate generator
SI/O4 transmit/receive register
S3BRG
S4TRR
SI/O4 control register
SI/O4 bit rate generator
S4C
S4BRG
036C16
036D16
036E16
Clock divided control register
CDCC
Clock divided counter
CDC
037516
UART2 special mode register 3
U2SMR3
0016
037616
UART2 special mode register 2
U2SMR2
0016
037716
UART2 special mode register
U2SMR
0016
037816
UART2 transmit/receive mode register
U2MR
0016
037916
037A16
037B16
037C16
037D16
037E16
037F16
UART2 bit rate generator
U2BRG
UART2 transmit buffer register
UART2 transmit/receive control register 0
UART2 transmit/receive control register 1
U2TB
U2C0
U2C1
UART2 receive buffer register
U2RB
0
0
0
1.85
034116
? = Undefined
1-17
1.87
1.88,
1.90
1.87
1.88,
1.90
1.87
1.88,
1.90
1.49
1.49
1.138
1.138
1.138
1.138
4016
0
1.138
1.138
1.24
1.24
1.112
1.130
1.112,
1.134
1.111,
1.130
1.108,
1.114,
1.120
1.107
1.107
0816
0216
1.110
1.102
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Special function registers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Value after Reset
SFR
Address
Register Name
Acronym
Page Number
b7
b6
b5
b4
b3
b2
b1 b0
0016
038016
038116
Count start flag
Clock prescaler reset flag
TABSR
CPSRF
1.71, 1.85, 1.94
1.72, 1.85
038216
038316
038416
038516
One-shot start flag
Trigger select register
Up-down flag
ONSF
TRGSR
UDF
038616
038716
038816
038916
038A16
038B16
038C16
038D16
038E16
038F16
039016
039116
039216
039316
039416
039516
039616
Timer A0
TA0
Timer A1
TA1
Timer A2
TA2
Timer A3
TA3
Timer A4
TA4
Timer B0
TB0
Timer B1
TB1
Timer B2
TB2
Timer A0 mode register
TA0MR
0016
039716
Timer A1 mode register
TA1MR
0016
039816
Timer A2 mode register
TA2MR
0016
039916
Timer A3 mode register
TA3MR
0016
039A16
Timer A4 mode register
TA4MR
0016
039B16
039C16
039D16
Timer B0 mode register
Timer B1 mode register
Timer B2 mode register
TB0MR
TB1MR
TB2MR
03A016
UART0 transmit/receive mode register
U0MR
03A116
03A216
03A316
03A416
03A516
03A616
03A716
03A816
UART0 bit rate generator
UART0 transmit buffer register
U0BRG
U0TB
UART0 transmit/receive control register 0
UART0 transmit/receive control register 1
UART0 receive buffer register
U0C0
U0C1
U0RB
0816
0216
1.109
1.110
1.107
UART1 transmit/receive mode register
U1MR
0016
03A916
03AA16
03AB16
03AC16
03AD16
03AE16
03AF16
03B016
03B116
03B216
03B316
03B416
03B516
03B616
03B716
03B816
03B916
03BA16
03BB16
03BC16
03BD16
03BE16
UART1 bit rate generator
U1BRG
1.108, 1.114,
1.120
1.107
UART1 transmit buffer register
UART1 transmit/receive control register 0
UART1 transmit/receive control register 1
U1TB
U1C0
U1C1
UART1 receive buffer register
UART transmit/receive control register 2
U1RB
UCON
Flash memory control register (Note)
FMCR
DMA0 request cause select register
DM0SL
0016
1.60
DMA1
DM1SL
0016
1.61
CRC data register
CRCD
1.164
CRC input register
CRCIN
1.164
0
0
0
0
0
0
0
0
0016
0016
1.72
1.72, 1.94
1.71
1.71
1.71, 1.90
1.71, 1.90
1.71
1.71, 1.90
1.83
1.83
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1.83, 1.90
1.70, 1.73,
1.77, 1.78
1.70, 1.73,
1.77, 1.78,
1.70, 1.73,
1.77, 1.78,
1.70, 1.72,
1.77, 1.78
1.70, 1.73,
1.77, 1.78,
1.84, 1.87,
1.84, 1.87,
1.84, 1.87,
1.95
1.74,
1.74,
1.95
1.74,
1.95
1.73,
1.74,
1.95
1.90
1.90
1.90,
039E16
039F16
Note: This register only exists in flash memory version
? = Undefined
1-18
1.108, 1.114,
1.120
1.107
1.107
0016
1.107
1.109
1.110
0816
0216
0
0
0
0
0
0
0
1.107
1.111
0
0
0
1
1.176
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Special function registers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.9.
1.8. Location and value after reset of peripheral unit control registers (5)
(4)
SFR
Address
Register Name
Acronym
Value after Reset
b7
03C016
03C116
03C216
03C316
03C416
03C516
03C616
03C716
03C816
03C916
03CA16
03CB16
03CC16
03CD16
03CE16
03CF16
03D016
03D116
03D216
03D316
03D416
03D516
b6
b5
b4
b3
b2
Page Number
b1
b0
1.154
A-D register 0
AD0
A-D register 1
AD1
A-D register 2
AD2
A-D register 3
AD3
A-D register 4
AD4
A-D register 5
AD5
A-D register 6
AD6
A-D register 7
AD7
A-D control register 2
ADCON2
0
0
0
0
03D616
A-D control register 0
ADCON0
0
0
0
0
03D716
A-D control register 1
ADCON1
03D816
03D916
03DA16
03DB16
03DC16
03DD16
03DE16
03DF16
03E016
03E116
03E216
03E316
03E416
03E516
03E616
03E716
03E816
03E916
03EA16
03EB16
03EC16
03ED16
03EE16
03EF16
03F016
03F116
03F216
03F316
03F416
03F516
03F616
03F716
03F816
03F916
03FA16
03FB16
03FC16
03FD16
03FE16
03FF16
D-A register 0
DA0
1.153, 1.155,
1.156, 1.157,
1.158, 1.159
1.153, 1.155,
1.156, 1.157,
1.158, 1.159
1.163
D-A register 1
DA1
1.163
D-A control register
DACON
Port P3
P3
Port P3 direction register
Port P4
PD3
P4
0016
1.170
1.170
Port P4 direction register
PD4
0016
1.170
Port P6
Port P7
Port P6 direction register
Port P7 direction register
Port P8
Port P9
Port P8 direction register
Port P9 direction register
Port P10
P6
P7
PD6
PD7
P8
P9
PD8
PD9
P10
Port P10 direction register
PD10
0016
1.170
Pull-up control register 0
Pull-up control register 1
Pull-up control register 2
Real-time port control register
PUR0
PUR1
PUR2
RTP
0016
0016
0016
0
1.171
1.171
1.171
1.83
1.154
1.154
1.154
1.154
1.154
1.154
1.154
0
0
0016
0016
1.154
1.163
1.170
? = Undefined
1-19
0
0
0
0016
0016
0
0
0
0
0016
0
0
0
0
0
0
0
0
0
1.170
1.170
1.170
1.170
1.170
1.170
1.170
1.170
1.170
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Software Reset
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Software Reset
Writing “1” to bit 3 of the processor mode register 0 (address 000416) applies a (software) reset to the
microcomputer. A software reset has the same effect as a hardware reset. The contents of internal RAM
are preserved.
Figure 1.10 shows processor mode register 0 and 1.
Processor mode register 0 (Note)
b7
b6
b5
b4
0 0
b3
b2
b1
b0
0
Symbol
PM0
Address
000416
Bit symbol
Bit name
When reset
0016
Function
R W
Nothing is assigned.
Write "0" when writing to this these bits. If read, the value is indeterminate.
PM03
Software reset bit
The device is reset when this bit is set
to “1”. The value of this bit is “0” when
read.
Nothing is assigned.
Write "0" when writing to this these bits. If read, the value is indeterminate.
Reserved bit
Must always be set to "0"
Note : Set bit 1 of the protect register (address 000A 16) to “1” when writing new
values to this register.
Processor mode register 1 (Note)
b7
0
b6
b5
b4
b3
b2
b1
b0
Symbol
PM1
0 0
Bit symbol
Address
000516
Bit name
When reset
0XXXXX00 2
Function
R W
Must always be set to “0”
Reserved bit
Nothing is assigned.
Write "0" when writing to this these bits. If read, the value is indeterminate.
PM17
0 : No wait state
1 : Wait state inserted
Wait bit
OO
Note : Set bit 1 of the protect register (address 000A 16 ) to “1” when writing new values
to this register.
Fig. 1.10. Processor mode register 0 and 1
1-20
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Clock Generating Circuit
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Clock generating Circuit
The clock generating circuit contains two oscillator circuits that supply the operating clock sources to
the CPU and internal peripheral units. Table 1.10 shows some examples of the main clock and
subclock generating circuits.
Table 1.10. Main clock and sub-clock generating circuits
Main clock generating circuit
Use of clock
Sub-clock generating circuit
Operating clock source for CPU
Operating clock source for Internal
peripheral
Operating clock source
Count clock source for Timers A/B
Operating clock source for LCD
Usable oscillator
Ceramic or crystal oscillator
Crystal oscillator
Pins to connect oscillator
Xin, Xout
Xcin, Xcout
Oscillation stop/restart function
Available
Available
Oscillator status immediately
after Reset
Oscillating
Stopped
Other
Externally derived clock can be input (Note)
Note: Max. voltage is the same as VDC
Figure 1.11 shows some examples of the main clock circuit, one using an oscillator connected to the
circuit, and the other one using an externally derived clock for input. Figure 1.12 shows some examples of sub-clock circuits, one using an oscillator connected to the circuit, and the other one using
an externally derived clock for input. Circuit constants in Figures 1.11 and 1.12 vary with each oscillator used. Use the values recommended by the manufacturer of your oscillator.
Microcomputer
Microcomputer
(Built-in feedback resistor)
X in
Xin
Xout
Xout
Open
(Note)
Rd
Externally derived clock
Cin
Vcc
Cout
Vss
Note: Insert a damping resistor if required. The resistance will vary depending on the oscillator and the oscillation drive
capacity setting. Use the value recommended by the maker of the oscillator.
When the oscillation drive capacity is set to low, check that oscillation is stable. Also, if the oscillator manufacturer's
data sheet specifies that a feedback resistor be added external to the chip, insert a feedback resistor between X in
and Xout following the instruction.
Fig. 1.11. Examples of main clock
1-21
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Generating Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Microcomputer
Microcomputer
(Built-in feedback resistor)
X cin
Xcout
Xcin
Xcout
Open
(Note 1)
R
Externally derived clock
Ccin
VDC (Note 2)
Ccout
Vss
Note 1: Insert a damping resistor if required. The resistance will vary depending on the oscillator and the oscillation drive
capacity setting. Use the value recommended by the maker of the oscillator.
When the oscillation drive capacity is set to low, check that oscillation is stable. Also, if the oscillator manufacturer's
data sheet specifies that a feedback resistor be added external to the chip, insert a feedback resistor between X cin
and Xcout following the instruction.
Note 2: Reference XCin to VDC supply.
Fig. 1.12. Examples of sub-clock
Figure 1.13 shows a block diagram of the clock generating circuit.
CM14=1
fC1
XCIN
fC132
1/32
XCOUT
CM14=0
fC32
f1
CM04
fAD
fC
f8
Sub clock
CM10 "1"
Write signal
f32
S Q
XIN
XOUT
b
R
a
c
d
Divider
RESET
CM07=0
BCLK
Software reset
fC
CM07=1
Main clock
CM02
CM05
NMI
Interrupt request
level judgment
output
S Q
WAIT instruction
R
c
b
1/2
a
1/2
1/2
1/2
1/2
CM06=0
CM17,CM16=11
CM06=1
CM06=0
CM17,CM16=10
d
CM06=0
CM17,CM16=01
CM06=0
CM17,CM16=00
CM0i : Bit i at address 0006 16
CM1i : Bit i at address 0007 16
WDCi : Bit i at address 000F 16
Details of divider
Fig. 1.13. Clock generating circuit
1-22
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Clock Generating Circuit
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
The following paragraphs describes the clocks generated by the clock generating circuit.
(1) Main clock
The main clock is generated by the main clock oscillation circuit. After a reset, the clock is divided by 8 to
the BCLK. The clock can be stopped using the main clock stop bit (bit 5 at address 000616). Stopping the
clock, after switching the operating clock source of CPU to the sub-clock, reduces the power dissipation.
After the oscillation of the main clock oscillation circuit has stabilized, the drive capacity of the main clock
oscillation circuit can be reduced using the XIN-XOUT drive capacity select bit (bit 5 at address 000716).
Reducing the drive capacity of the main clock oscillation circuit reduces the power dissipation. This bit
changes to “1” when shifting from high-speed/medium-speed mode to stop mode and at a reset. When
shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.
(2) Sub-clock
The sub-clock is generated by the sub-clock oscillation circuit. No sub-clock is generated after a reset. After
oscillation is started using the port Xc select bit (bit 4 at address 000616), the sub-clock can be selected as
the BCLK by using the system clock select bit (bit 7 at address 000616). However, be sure that the sub-clock
oscillation has fully stabilized before switching.
After the oscillation of the sub-clock oscillation circuit has stabilized, the drive capacity of the sub-clock
oscillation circuit can be reduced using the XCIN-XCOUT drive capacity select bit (bit 3 at address 000616).
Reducing the drive capacity of the sub-clock oscillation circuit reduces the power dissipation. This bit changes
to “1” when shifting to stop mode and at a reset.
(3) BCLK
The BCLK is the clock that drives the CPU, and is fc or the clock is derived by dividing the main clock by 1, 2,
4, 8, or 16. The BCLK is derived by dividing the main clock by 8 after a reset.
The main clock division select bit 0(bit 6 at address 000616) changes to “1” when shifting from high-speed/
medium-speed to stop mode and at reset. When shifting from low-speed/low power dissipation mode to stop
mode, the value before stop mode is retained.
(4) Peripheral function clock (f1, f8, f32, fAD)
The clock for the peripheral devices is derived from the main clock or by dividing it by 1, 8, or 32. The peripheral function clock is stopped by stopping the main clock or by setting the WAIT peripheral function clock stop
bit (bit 2 at 000616) to “1” and then executing a WAIT instruction.
(5) fC132
This clock is derived by dividing the sub-clock by 1 or 32. The clock is selected by fC132 clock select bit (bit4
at address 000716). It is used for the Timer A and Timer B counts, intermittent pull up operation of key input.
(6) fC
This clock has the same frequency as the sub-clock. It is used for the BCLK and for the Watchdog timer.
Figure 1.14 shows the system clock control registers 0 and 1.
1-23
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Generating Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
System clock control register 0 (Note 1)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
CM0
Address
000616
Bit symbol
When reset
4816
Bit name
Function
Clock output function
select bits
0 0 : I/O port P75
0 1 : f C1 output
1 0 : f 1 output
1 1 : Clock divide counter output
CM02
WAIT peripheral function
clock stop bit
0 : Do not stop peripheral function clock in wait mode
1 : Stop peripheral function clock in wait mode (Note 7)
CM03
Xcin-Xout drive capacity 0 : LOW
select bit (Note 2)
1 : HIGH
CM04
Port Xc Select Bit
0 : I/O port
1 : Xcin - Xcout generation
CM05
Main clock (Xin -Xout )
stop bit (Note 3, 4)
0 : Main clock on
1 : Main clock off
CM06
Main clock division select
bit 0 (Note 6)
0 : CM16 and CM17 valid
1 : Division by 8 mode
CM07
System clock select bit
(Note 5)
0 : Xin, Xout
1 : Xcin, Xcout
CM00
CM01
RW
b1 b0
Note 1: Set bit 0 of the protect register (address 000A 16) to "1" before writing to this register.
Note 2: Changes to "1" when shifting to stop mode and at a reset.
Note 3: When inputting external clock, only clock oscillation buffer is stopped and clock input is acceptable.
Note 4: If this bit is set to "1", Xout turns "H". The built-in feedback resistor remains being connected, so X IN turns
pulled up to Xout ("H") via the feedback resistor.
Note 5: Set subclock (Xcin - Xcout) enable bit (CM04) to "1" and allow the subclock to stabilize before setting CM07 from
from "0" to "1". Do not write to both bits at the same time. Likewise, set the main clock stop bit (CM05) to "0" and
allow the subclock to stabilize before settng CM07 bit from "1" to "0".
Note 6: This bit changes to "1" when shifting from high-speed/medium-speed mode to stop mode and at a reset. When
shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.
Note 7: f C, fC132, fC1, fC32 is not included.
System clock control register 1 (Note 1)
b7
b6
b5
b4
b3
b2
b1
0 0
0
b0
Symbol
CM1
Address
000716
Bit symbol
CM10
When reset
2016
Bit name
All clock stop control bit
(Note 4)
Reserved bit
Function
Always set to "0"
fC132 clock select bit
0 : f C32
1 : f C1
CM15
Xin -Xout drive capacity
select bit (Note 2)
0 : LOW
1 : HIGH
CM16
Main clock division
select bit 1 (Note 3)
CM14
R W
0 : Clock on
1 : All clocks off (stop mode)
b7 b6
CM17
0 0 : No division mode
0 1 : Division by 2 mode
1 0 : Division by 4 mode
1 1 : Division by 16 mode
Note 1: Set bit 0 of the protect register (address 000A 16) to "1" before writing to this register.
Note 2: This bit changes to "1" when shifting from high-speed/medium-speed mode to stop mode and at a reset. When
shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.
Note 3: Can be selected when bit 6 of the system clock control register 0 (address 0006 16) is "0". If "1", division mode is
fixed at 8.
Note 4: If this bit is set to "1", Xout goes "H", and the built-in feedback resistor is cut off. Xcin and Xcout goes into high
impedance state.
Fig. 1.14. Clock control registers 0 and 1
1-24
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock output
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Clock Output
The M30222 provides for a clock output signal (P73/CLKOUT pin) of user defined frequency. The clock
output function select bit (CM00, CM01) allows you to choose the clock source from f1, fC1, or a divide-byn clock for output to the P73/CLKOUT pin. The clock divide counter is an 8-bit counter whose count source
is f32, and its divide ratio can be set in the range of 0016 to FF16. Also, the clock divided counter can be
controlled for start or stop by the clock divide counter start flag. Figure 1.15 shows a block diagram of
clock output. Figure 1.16 shows a clock divided counter related register.
Clock source
selection
P75
f1
fC1
P75/CLKOUT
1/2
f32
Clock divided counter (8)
Division n+1 n=0016 to FF16
Reload register (8)
Address 036E16
Low-order 8 bits
Data bus low-order bits
Example:
When f(XIN)=10MHz, count source = f32
n=0716 : approx. 19.5kHz
n=2616 : approx. 4.0kHz
n=4D16 : approx. 2.0kHz
n=9B16 : approx. 1.0kHz
Fig. 1.15. Block diagram of clock output
Clock divided counter
b7
b0
Symbol
CDC
When reset
XX16
Address
036E16
Function
Values that can be set
8-bit timer
R W
0016 to FF16
Clock divided counter control register
b7
b6
b5
b4
b3
b2
b1
b0
Address
036C16
Symbol
CDCC
Bit symbol
When reset
0XXXXXXX 2
Bit name
Function
Nothing is assigned. Write "0" when writing to these bits.
When read, the value is indeterminate.
CDCS
Clock divided counter
start flg
Fig. 1.16. Clock divided counter related register
1-25
0 : Stop
1 : Start
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Wait Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Wait Mode
When a WAIT instruction is executed, the BCLK stops and the microcomputer enters the wait mode. In
this mode, oscillation continues but the BCLK and Watchdog timer stop. Writing “1” to the WAIT peripheral function clock stop bit and executing a WAIT instruction stops the clock being supplied to the
internal peripheral functions, allowing power dissipation to be reduced. Table 1.11 shows the status of
the ports in wait mode.
Wait mode is cancelled by a hardware reset or an interrupt. If an interrupt is used to cancel wait mode,
the microcomputer restarts from the interrupt routine using as BCLK, the clock that had been selected
when the WAIT instruction was executed.
Usage Precautions
When switching to either wait mode or stop mode, instructions occupying four bytes either from the WAIT
instruction or from the instruction that sets the every-clock stop bit to “1” within the instruction queue are
prefetched and then the program stops. So put at least four NOPs in succession either to the WAIT instruction or to the instruction that sets the every-clock stop bit to “1”.
Table 1.11. Port Status during wait mode
Pin
Port
CLKOUT/P75
Mode
Single-chip mode
Retains status before wait mode
When f C1 selected
Does not stop
When f1, clock divided
counter output selected
Retains status before stop mode.
Does not stop when the WAIT
peripheral function clock stop bit is "0".
When the WAIT peripheral function
clock stop bit is "1", the status immediately prior to entering wait mode
is maintained.
1-26
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Stop Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Stop Mode
Writing "1" to all-clock stop control bit (bit 0 at address 000716) stops all oscillation and the microcomputer enters stop mode. In stop mode, the content of the internal RAM is retained provided that VCC
remains above 2V.
Because the oscillation , BCLK, f1 to f32, fC, fC132, fC1, fC32 and fAD stops in stop mode, peripheral
functions such as the A-D converter and watchdog timer do not function. However, Timer A and Timer
B operate provided that the event counter mode is set to an external pulse, and UART0 to UART2
functions provided an external clock is selected. Table 1.12 shows the status of the ports in stop mode.
Stop mode is cancelled by a hardware reset or an interrupt. If an interrupt is to be used to cancel stop
mode, that interrupt must first have been enabled. If coming out of stop mode is caused by an interrupt,
that interrupt routine is executed.
When shifting from high-speed/medium-speed mode to stop mode and at a reset, the main clock division select bit 0 (bit 6 at address 000616) is set to “1”. When shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.
Usage Precautions
(1) When returning from stop mode by hardware reset, RESET pin must be set to “L” level until main clock
oscillation is stabilized.
(2) When switching to either wait mode or stop mode, instructions occupying four bytes either from the WAIT
instruction or from the instruction that sets the every-clock stop bit to “1” within the instruction queue are
prefetched and then the program stops. Put at least four NOPs in succession either to the WAIT instruction or
to the instruction that sets the every-clock stop bit to “1”.
Table 1.12 Port status during stop mode
Pin
Mode
Port
CLKOUT/
P75
Status
Retains status before stop mode
When fc1 selected
"H"
When f1, clock divided
output selected
Retains status before stop mode
1-27
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Status Transition of BCLK
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Status Transition Of BCLK
Power dissipation can be reduced and low-voltage operation achieved by changing the count source for
BCLK. Table 1.13 shows the operating modes corresponding to the settings of system clock control
registers 0 and 1.
When reset, the device starts in division by 8 mode. The main clock division select bit 0(bit 6 at address
000616) changes to “1” when shifting from high-speed/medium-speed to stop mode and at a reset. When
shifting from low-speed/low power dissipation mode to stop mode, the value before stop mode is retained.
The following shows the operational modes of BCLK.
(1) Division by 2 mode
The main clock is divided by 2 to obtain the BCLK.
(2) Division by 4 mode
The main clock is divided by 4 to obtain the BCLK.
(3) Division by 8 mode
The main clock is divided by 8 to obtain the BCLK. When reset, the device starts operating from this
mode. Before the user can go from this mode to no division mode, division by 2 mode, or division by 4
mode, the main clock must be oscillating stably. When going to low-speed or lower power consumption
mode, make sure the sub-clock is oscillating stably.
(4) Division by 16 mode
The main clock is divided by 16 to obtain the BCLK.
(5) No-division mode
The main clock is divided by 1 to obtain the BCLK.
(6) Low-speed mode
fC is used as the BCLK. Note that oscillation of both the main and sub-clocks must have stabilized before
transferring from this mode to another or vice versa. At least 2 to 3 seconds are required after the subclock starts. Therefore, the program must be written to wait until this clock has stabilized immediately
after powering up and after stop mode is cancelled.
(7) Low power dissipation mode
fC is the BCLK and the main clock is stopped.
Note : Before the count source for BCLK can be changed from XIN to XCIN or vice versa, the clock to which
the count source is going to be switched must be oscillating stably. Allow time in software for
the source to stabilize before switching over the clock.
1-28
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Status Transition of BCLK
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.13. Operating modes dictated by settings of system clock control registers 0 and 1
CM17
CM16
CM07
CM06
CM05
CM04
0
1
0
0
0
Invalid
Divide by 2
1
0
0
0
0
Invalid
Divide by 4
Invalid
Invalid
0
1
0
Invalid
Divide by 8
1
1
0
0
0
Invalid
Divide by 16
0
1
0
0
0
Invalid
None
Invalid
Invalid
1
Invalid
0
1
Low-speed
Invalid
Invalid
1
Invalid
1
1
Low power dissipation
1-29
BCLK operating mode
r
d e ent
U n opm
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Voltage Down Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Voltage Down Converter
The Voltage Down Converter (VDC) is a bandgap reference based voltage regulator used for generating
a low-voltage supply. The VDC block inputs the external supply VCC (up to 5.5 volts) and generates a 3.3volt (nominal) supply (VDD). Table 1.14 describes the specified voltage regulation. The VDC is programmable in terms of drive limit and power level. In low power mode, the VDC can source up to 20mA
and uses less than 10uA bias current. In high-power mode, the VDC can source up to 200mA. There is
a programmable option to limit the current of the VDC in high-power mode to about 80mA. The VDC
default state (from reset) is high-power mode with current limiting enabled. The current limiting is enabled at reset in order to avoid a large in-rush current to an external hold capacitor (required) on the
VDC pin. Once the external hold capacitor is charged, the current limiter can be disabled in software.
Figures 1.17 and 1.18 describe the programmable features of the VDC. The external hold capacitor is
required to stabilize the VDC and to minimize voltage ripple on the 3.3 volt supply during operation.
Table 1.15 describes the external hold capacitor requirements.
Table 1.14. VDC voltage regulations
Signal
Package Supply (Vcc)
Description
Range: 2.7v to 5.5v (input to VDC)
Internal Supply (Vdd)
3.3v (nominal) +/- 10% (output from VDC) OR
Vcc - 200mV @ Icc(AVG) <15 mA (Note)
Note: Whichever is smaller
Voltage Down Converter control register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
VDCC
Address
001816
When reset
XXX00X002
Function
Bit symbol
R W
b1 b0
VDCC0
VDCC1
0 0 : VDC enabled
0 1 : Reserved
1 0 : Reserved
1 1 : VDC disabled
Nothing is assigned. Write "0" when writing to this bit. If read, the
value is indeterminate.
HPOWER
_ _
0 : High power
1: Low power
0 : Current limit enabled
1 : Current limit disabled
Nothing is assigned. Write "0" when writing to these bits. If read, the
value is indeterminate.
ILIMEN
Figure 1.17. VDC Control/Status Register
Table 1.15. Required External Components
Component
External Hold Capacitor
Value
Material
0.1µF +/- 20%
Ceramic
1-30
_ _
r
d e ent
U n opm
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Voltage Down Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
EXTERNAL
SUPPLY (5 V)
Vcc
HIGH POWER REGULATOR
3.3 V SUPPLY
BANDGAP
REFERENCE
(0)
Vcc
(1.22V)
CURRENT
LIMIT
EN
(1)
(1)
(0)
VDCC0
VDCC1
VDC Pin
VDC
Control
HPOWER
Status
Register
0.1 µ F
ILIMEN
EXTERNAL
HOLD CAPACITOR
LOW POWER REGULA TOR
Vcc
EN
Fig. 1.18. VDC Functional block diagram
1-31
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Power Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Power control
The following is a description of the three available power control modes:
Modes
Power control is available in three modes.
(a) Normal operation mode
• High-speed mode
Divide-by-1 frequency of the main clock becomes the BCLK. The CPU operates with the internal clock
selected. Each peripheral function operates according to its assigned clock.
• Medium-speed mode
Divide-by-2, divide-by-4, divide-by-8, or divide-by-16 frequency of the main clock becomes the BCLK. The CPU
operates according to the internal clock selected. Each peripheral function operates according to its assigned clock.
• Low-speed mode
fC becomes the BCLK. The CPU operates according to the fc clock. The fc clock is supplied by the secondary
clock. Each peripheral function operates according to its assigned clock.
• Low power consumption mode
The main clock operating in low-speed mode is stopped. The CPU operates according to the fC clock. The
fc clock is supplied by the secondary clock. The only peripheral functions that operate are those with the subclock selected as the count source.
(b) Wait mode
The CPU operation is stopped. The oscillators do not stop.
(c) Stop mode
All oscillators stop. The CPU and all built-in peripheral functions stop. This mode, among the three modes
listed here, is the most effective in decreasing power consumption.
Figure 1.19 is the state transition diagram of the above modes.
1-32
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Power Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
State Transitions for Stop and Wait modes
RESET
All oscillators stopped
Interrupt
Stop Mode
All oscillators stopped
CM10 = "1"
Stop Mode
CM10 ="1"
CPU operation stopped
WAIT
instruction
High speed /
Medium-speed mode
Wait mode
Interrupt
All oscillators stopped
Interrupt
Wait mode
Interrupt
CM10 = "1"
Stop Mode
CPU operation stopped
WAIT
instruction
Medium-speed mode
(divided-by-8 mode)
CPU operation stopped
WAIT
instruction
Low-speed / Low power
dissipation mode
Wait mode
Interrupt
Normal Mode
State Transitions for normal mode
Main clock is oscillating
Sub clock is stopped
Medium-speed mode
(divided-by-8 mode)
CM06 = "1"
Main clock is oscillating
Sub clock is oscillating
BCLK : f(X in )/8
CM07 = "0" CM06 = "1"
CM04 = "0"
CM07 = "0" (Note 1)
CM06 = "1"
CM04 = "0"
CM04 = "1" (Notes 1, 3)
High-speed mode
BCLK ; f(X in )
CM07 = "0" CM06 = "0"
CM17 = "0" CM16 = "0"
Medium-speed mode
(divided-by-2 mode)
BCLK ; f(X in )/2
CM07 = "0" CM06 = "0"
CM17 = "0" CM16 = "1"
Medium-speed mode
(divided-by-4 mode)
BCLK : f(X in )/4
CM07 = "0" CM06 = "0"
CM17 = "1" CM16 = "0"
Medium-speed mode
(divided-by-16 mode)
BCLK : f(X in )/4
CM07 = "0" CM06 = "0"
CM17 = "1" CM16 = "1"
Medium-speed mode
(divided-by-8 mode)
BCLK : f(X in )/8
CM07 = "0"
CM06 = "1"
CM07 = "0"
(Note 1, 3)
CM07 = "1"
(Note 2)
Main clock is oscillating
Sub clock is oscillating
Low-speed mode
BCLK : f(Xcin)
CM07 = "1"
CM05 = "0"
CM04 = "0"
Main clock is oscillating
Sub clock is stopped
High-speed mode
BCLK ; f(X in )
CM07 = "0" CM06 = "0"
CM17 = "0" CM16 = "0"
CM06 = "0"
(Notes 1, 3)
Medium-speed mode
(divided-by-4 mode)
BCLK : f(X in )/4
CM07 = "0" CM06 = "0"
CM17 = "1" CM16 = "0"
Note 1:
Note 2:
Note 3:
Note 4:
CM05 = "1"
CM04 = "1"
Medium-speed mode
(divided-by-2 mode)
BCLK ; f(X in )/2
CM07 = "0" CM06 = "0"
CM17 = "0" CM16 = "1"
Medium-speed mode
(divided-by-16 mode)
BCLK : f(X in )/4
CM07 = "0" CM06 = "0"
CM17 = "1" CM16 = "1"
Main clock is stopped
Sub clock is oscillating
Low-power dissipation mode
CM07 = "1" (Note 2)
CM05 = "1"
CM07 = "0" (Note 1)
CM06 = "0" (Note 3)
CM04 = "1"
Switch clock after oscillation of main clock is sufficiently stable.
Switch clock after oscillation of sub clock is sufficiently stable.
Change CM06 after changing CM17 and CM16.
Transit in accordance with arrow.
Fig. 1.19. State Transition diagram of power control mode
1-33
BCLK : f(Xcin)
CM07 = "1"
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Software Wait
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Software wait
A software wait can be inserted by setting the wait bit (bit 7) of the processor mode register 1 (address
000516) (Note) and bits 4 to 7 of the chip select control register (address 000816).
A software wait is inserted in the internal ROM/RAM area by setting the wait bit of the processor mode
register 1. When set to “0”, each bus cycle is executed in one BCLK cycle. When set to “1”, each bus
cycle is executed in two or three BCLK cycles. After the microcomputer has been reset, this bit defaults
to “0”. When set to “1”, a wait is applied to all memory areas (two or three BCLK cycles), regardless of
the contents of bits 4 to 7 of the chip select control register. Set this bit after referring to the recommended operating conditions (main clock input oscillation frequency) of the electric characteristics.
The SFR area is always accessed in two BCLK cycles regardless of the setting of these control bits.
Table 1.16 shows the software wait and bus cycles.
Note: Before attempting to change the contents of the processor mode register 1, set bit 1 of the protect
register (address 000A16) to “1”.
Table 1.16. Software wait and bus cycles
Area
Wait bit
Bus cycle
SFR
Invalid
2 BCLK cycles
Internal
ROM/RAM
0
1 BCLK cycle
1
2 BCLK cycles
1-34
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Protection
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Protection
The protection function is provided so that the values in important registers cannot be changed in the event
that the program runs out of control. Figure 1.20 shows the protect register. The values in the processor
mode register 0 (address 000416), processor mode register 1 (address 000516), system clock control
register 0 (address 000616), system clock control register 1 (address 000716), Port P9 direction register
(address 03F316) and VDC control register (address 001816)can only be changed when the respective bit
in the protect register is set to “1”.
The system clock control registers 0 and 1 write-enable bit (bit 0 at 000A16) and processor mode register
0 and 1 write-enable bit (bit 1 at 000A16) do not automatically return to “0” after a value has been written to
an address. The program must therefore be written to return these bits to “0”.
Protect register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
PRCR
Address
000A 16
When reset
XXXX0000 2
Bit symbol
Bit name
PRC0
Enables writing to system clock
control registers 0 and 1 (addresses
000616 and 0007 16)
0 : Write-inhibited
1 : Write-enabled
Function
PRC1
Enables writing to processor mode
registers 0 and 1 (addresses 0004 16
and 0005 16)
0 : Write-inhibited
1 : Write-enabled
PRC2
Enables writing to Port P9 direction
register (address 03F3 16) and SI/Oi
control register (i=3,4) (addresses
036216 and 0366 16) (Note)
0 : Write-inhibited
1 : Write-enabled
PRC3
Enables writing to VDC control
register (address 001816)
0 : Write-inhibited
1 : Write-enabled
R W
O O
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is indeterminate.
Note: Writing a value to these addresses after “1” is written to this bit returns the bit
to “0” . Other bits do not automatically return to “0” and they must
therefore be reset by the program
Fig. 1.20. Protect register
1-35
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Overview of Interrupts
Types of Interrupts
Figure 1.21 lists the types of interrupts.
Undefined instruction (UND instruction)
Overflow (INTO instruction)
BRK instruction
Software
INT instruction
Interrupt
Address matched
Reset
NMI
DBC
Watchdog timer
Special
Single step
Hardware
Peripheral I/O (Note)
Note: Peripheral I/O interrupts are generated by the peripheral functions built into the microcomputer system.
Figure 1.21. Classification of interrupts
• Maskable interrupt :
An interrupt which can be enabled (disabled) by the interrupt enable flag (I
flag) or whose interrupt priority can be changed by priority level.
• Non-maskable interrupt : An interrupt which cannot be enabled (disabled) by the interrupt enable
flag (I flag) or whose interrupt priority cannot be changed by priority level.
Software Interrupts
A software interrupt occurs when executing certain instructions. Software interrupts are non-maskable
interrupts.
• Undefined instruction interrupt
An undefined instruction interrupt occurs when executing the UND instruction.
• Overflow interrupt
An overflow interrupt occurs when an executing arithmetic instruction overflows. The following instructions will set an O flag when an overflow occurs :
ABS, ADC, ADCF, ADD, CMP, DIV, DIVU, DIVX, NEG, RMPA, SBB, SHA, SUB
• BRK interrupt
A BRK interrupt occurs when executing the BRK instruction.
• INT interrupt
An INT interrupt occurs when specifying one of the software interrupt numbers 0 through 63 and executing the INT instruction. Software interrupt numbers 0 through 31 are assigned to peripheral I/O interrupts, so executing the INT instruction executes the same interrupt routine as the peripheral I/O interrupt.
The stack pointer (SP), used for the INT interrupt, is dependent on which software interrupt number is
selected.
As far as software interrupt numbers 0 through 31 are concerned, the microcomputer saves the stack
pointer assignment flag (U flag) when it accepts an interrupt request. The U flag is set to "0" selecting the
interrupt stack pointer then the interrupt sequence is executed. When returning from the interrupt routine,
the U flag is returned to its previous state before accepting the interrupt request.
As far as software numbers 32 through 63 are concerned, the stack pointer does not change.
1-36
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Hardware Interrupts
Hardware interrupts are classified into two types — special interrupts and peripheral I/O interrupts.
(1) Special interrupts
Special interrupts are non-maskable interrupts.
• Reset
Reset occurs if an “L” is input to the RESET pin.
• NMI interrupt
An NMI interrupt occurs if an “L” is input to the NMI pin.
• DBC interrupt
This interrupt is exclusively for the debugger, do not use it in other circumstances.
• Watchdog timer interrupt
Generated by the watchdog timer.
• Single-step interrupt
This interrupt is exclusively for the debugger, do not use it in other circumstances. With the debug flag (D
flag) set to “1”, a single-step interrupt occurs after one instruction is executed.
• Address match interrupt
An address match interrupt occurs immediately before the instruction held in the address indicated by the
address match interrupt register is executed with the address match interrupt enable bit set to “1”. If an
address other than the first address of the instruction in the address match interrupt register is set, no
address match interrupt occurs.
(2) Peripheral I/O interrupts
A peripheral I/O interrupt is generated by one of built-in peripheral functions. Built-in peripheral functions
are dependent on classes of products, so the interrupt factors too are dependent on classes of products.
The interrupt vector table is the same as the one for software interrupt numbers 0 through 31 the INT
instruction uses. Peripheral I/O interrupts are maskable interrupts.
• Bus collision detection interrupt
This is an interrupt that the serial I/O bus collision detection generates.
• DMA0 interrupt, DMA1 interrupt
These are interrupts that DMA generates.
• Key-input interrupt
A key-input interrupt occurs if an “L” is input to the KI pin.
• A-D conversion interrupt
This is an interrupt that the A-D converter generates.
• SIO3, SIO4 interrupt
These are the interrupts for SIO3, SIO4
• UART0, UART1, UART2/NACK transmission interrupt
These are interrupts that the serial I/O transmission generates.
• UART0, UART1, UART2/ACK reception interrupt
These are interrupts that the serial I/O reception generates.
• Timer A0 interrupt through Timer A4 interrupt
These are interrupts that Timer A generates
• Timer B0 interrupt through Timer B5 interrupt
These are interrupts that Timer B generates.
• INT0 interrupt through INT7 interrupt
An INT interrupt occurs if either a rising edge or a falling edge or a both edge is input to one of the INT pins.
1-37
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupts and Interrupt Vector Tables
If an interrupt request is accepted, program execution branches to the interrupt routine set in the
interrupt vector table. Set the first address of the interrupt routine in each vector table. Figure 1.22
shows the format for specifying the address.
Two types of interrupt vector tables are available — fixed vector table in which addresses are fixed
and variable vector table in which addresses can be varied by the setting.
LSB
MSB
Vector address + 0
Low address
Vector address + 1
Vector address + 2
Vector address + 3
Figure 1.22.
Mid address
0000
High address
0000
0000
Format for specifying interrupt vector addresses
• Fixed vector tables
The fixed vector table is a table in which addresses are fixed. The vector tables are located in an area
extending from FFFDC16 to FFFFF16. One vector table comprises four bytes. Set the first address of
interrupt routine in each vector table. Table 1.17 shows the interrupts assigned to the fixed vector tables and
addresses of vector tables.
Table 1.17. Interrupts assigned to the fixed vector tables and addresses of vector tables
Interrupt source
Vector table addresses
Address (L) to address (H)
Undefined instruction
FFFDC16 to FFFDF16
Interrupt on UND instruction
Overflow
FFFE0 16 to FFFE3 16
BRK instruction
FFFE4 16 to FFFE7 16
Interrupt on overflow
If thisvector contains FFFFF16, program execution starts from
the address shown by the vector in the variable vector table
Address match
FFFE8 16 to FFFEB 16
Requires address-matching interrupt enable bit
Single step (Note)
Watchdog timer
FFFEC 16 to FFFEF 16
FFFF0 16 to FFFF3 16
Do not use
DBC (Note)
NMI
FFFF4 16 to FFFF7 16
FFFF8 16 to FFFFB 16
FFFFC 16 to FFFFF 16
Do not use
Reset
Remarks
External interrupt by input to NMI pin
Note: Interrupts used for debugging purposes only.
1-38
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
• Variable vector tables
The addresses in the variable vector table can be modified, according to the user’s settings. Before enabling
interrupts, the user msut load the INTB register with the address of the first entry in the table. The 256-byte
area subsequent to the address the INTB indicates becomes the area for the variable vector tables. One
vector table comprises four bytes. Set the first address of the interrupt routine in each vector table. Table
1.18 shows the interrupts assigned to the variable vector tables and addresses of vector tables. shows the
interrupts assigned to the variable vector tables and addresses of vector tables.
Table 1.18. Interrupts assigned to the variable vector tables and addresses of vector tables
Software interrupt number
Interrupt source
Vector table address
Address (L) to address (H)
Software interrupt number 0
+0 to +3 (Note 1)
Software interrupt number 4
+16 to +19 (Note 1)
INT3 / SIO4 (Note 3)
Software interrupt number 5
+20 to +23 (Note 1)
Timer B5
Software interrupt number 6
+24 to +27 (Note 1)
Timer B4
Software interrupt number 7
+28 to +31 (Note 1)
Timer B3
Software interrupt number 8
+32 to +35 (Note 1)
INT7
Software interrupt number 9
+36 to +39 (Note 1)
INT6
~
~
BRK instruction
Software interrupt number 10
+40 to +43 (Note 1)
Bus collision detection
Software interrupt number 11
+44 to +47 (Note 1)
DMA0
Software interrupt number 12
+48 to +51 (Note 1)
DMA1
Software interrupt number 13
+52 to +55 (Note 1)
Key input interrupt
Software interrupt number 14
+56 to +59 (Note 1)
A-D
Software interrupt number 15
+60 to + 63 (Note 1)
UART2 transmit (Note 2)
Software interrupt number 16
+64 to +67 (Note 1)
UART2 receive (Note 2)
Software interrupt number 17
+68 to +71 (Note 1)
UART0 transmit
Software interrupt number 18
+72 to +75 (Note 1)
UART0 receive
Software interrupt number 19
+76 to +79 (Note 1)
UART1 transmit
Software interrupt number 20
+80 to +83 (Note 1)
UART1 receive
Software interrupt number 21
+84 to +87 (Note 1)
Timer A0
Software interrupt number 22
+88 to +91 (Note 1)
Timer A1
Software interrupt number 23
+92 to +95 (Note 1)
Timer A2
Software interrupt number 24
+96 to +99 (Note 1)
Timer A3/ INT4 (Note 3)
Software interrupt number 25
+100 to +103 (Note 1)
Timer A4 / INT5 (Note 3)
Software interrupt number 26
+104 to +107 (Note 1)
Timer B0
Software interrupt number 27
+108 to +111 (Note 1)
Timer B1
Software interrupt number 28
+112 to +115 (Note 1)
Timer B2
Software interrupt number 29
+116 to +119 (Note 1)
INT0
Software interrupt number 30
+120 to +123 (Note 1)
INT1
Software interrupt number 31
+124 to +127 (Note 1)
INT2 / SIO3 (Note 3)
Software interrupt number 32
+128 to +131 (Note 1)
to
Software interrupt number 63
to
Software interrupt
+252 to +255 (Note 1)
Note 1: Address relative to address in interrupt table register (INTB).
Note 2: When IIC mode is selected, NACK and ACK interrupts are selected.
Note 3: Selected by Interrupt Request Cause Select bit (bits 4, 5, 6, 7 at address 035F16)
1-39
Remarks
Not masked by I flag
Not masked by I flag
~
~
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupt Control
Descriptions are given here regarding how to enable or disable maskable interrupts and how to set the
priority to be accepted. What is described here does not apply to non-maskable interrupts.
Enable or disable a maskable interrupt using the interrupt enable flag (I flag), interrupt priority level
selection bits, or processor interrupt priority level (IPL). Whether an interrupt request is present or
absent is indicated by the interrupt request bit. The interrupt request bit and the interrupt priority level
selection bit are located in the interrupt control register of each interrupt. Also, the interrupt enable
flag (I flag) and the IPL are located in the CPU flag register (FLG). Figure 1.23 shows the memory map
of the interrupt control registers.
Interrupt control register (Note 1)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
TBiIC(i=3 to 5)
BCNIC
DMiIC(i=0, 1)
KUPIC
ADIC
SiTIC(i=0 to 2)
SiRIC(i=0 to 2)
TAiIC(i=0 to 2)
TBiIC(i=0 to 2)
Bit symbol
Address
0045 16 to 0047 16
004A16
004B16, 004C16
004D 16
004E 16
0051 16 0053 16 , 004F16
0052 16, 0054 16, 0050 16
0055 16 to 0057 16
005A 16 to 005C 16
Bit name
ILVL0
ILVL1
Function
R
W
b2 b1 b0
Interrupt priority level
select bit
0
0
0
0
1
1
1
1
Interrupt request bit
0 : Interrupt not requested
1 : Interrupt requested
ILVL2
IR
When reset
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
XXXX0000 2
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
:
:
:
:
:
:
:
:
Level
Level
Level
Level
Level
Level
Level
Level
0 (interrupt disabled)
1
2
3
4
5
6
7
(Note 2)
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note 1: To rewrite the interrupt control register, do so at a point that does not generate the
interrupt request for that register. For details, see the precautions for interrupts.
Note 2: This bit can only be accessed for reset (= 0), but cannot be accessed for set (= 1).
b7
b6
b5
0
b4
b3
b2
b1
b0
Symbol
INTiIC(i=0 to 1)
INT2IC/SI3IC
INT31C/SI4IC
INT4IC/TA3IC
INT5/TA4IC
INTiIC(i= 6 to 7)
Bit symbol
Address
005D16 , 005E16
005F16
004416
005816
005916
004916, 004816
Bit name
When reset
XX000000 2
XX000000 2
XX000000 2
XX000000 2
XX000000 2
XX000000 2
Function
R
W
b2 b1 b0
ILVL0
ILVL1
Interrupt priority level
select bit
ILVL2
IR
POL
Interrupt request bit
Polarity select bit
0 0 0 : Level 0 (interrupt disabled)
0 0 1 : Level 1
0 1 0 : Level 2
0 1 1 : Level 3
1 0 0 : Level 4
1 0 1 : Level 5
1 1 0 : Level 6
1 1 1 : Level 7
0: Interrupt not requested
1: Interrupt requested
0: Selects falling edge
1: Selects rising edge
(Note 2)
Always set to “0”
Reserved bit
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note 1 To rewrite the interrupt control register, do so at a point that does not generate the
interrupt request for that register. For details, see the precautions for interrupts.
Note 2: This bit can only be accessed for reset (= 0), but cannot be accessed for set (= 1).
Figure 1.23. Memory map of the interrupt control registers.
1-40
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupt Enable Flag (I flag)
The interrupt enable flag (I flag) controls the enabling and disabling of maskable interrupts. Setting this flag
to “1” enables all maskable interrupts; setting it to “0” disables all maskable interrupts. This flag is set to “0”
after reset.
Interrupt Request Bit
The interrupt request bit is set to "1" by hardware when an interrupt is requested. After the interrupt is accepted and jumps to the corresponding interrupt vector, the request bit is set to "0" by hardware. The interrupt
request bit can also be set to "0" by software. (Do not set this bit to "1").
Interrupt Priority Level Select Bit and Processor Interrupt Priority Level (IPL)
Set the interrupt priority level using the interrupt priority level select bits, which consists of three interrupt
control register bits. When an interrupt request occurs, the interrupt priority level is compared with the IPL of
the CPU flag register. The interrupt is enabled only when the priority level of the interrupt is higher than the
IPL. Therefore, setting the interrupt priority level to “0” disables the interrupt.
Table 1.19 shows the settings of interrupt priority levels and Table 1.20 shows the interrupt levels enabled,
according to the contents of the IPL.
The following are conditions under which an interrupt is accepted:
•interrupt enable flag (I flag) = 1
•interrupt request bit = 1 (set by hardware)
•interrupt priority level > IPL
The interrupt enable flag (I flag), the interrupt request bit, the interrupt priority select bit, and the IPL are
independent, and they are not affected by one another.
Table 1.19. Settings of interrupt priority levels
Interrupt priority
level select bit
Interrupt priority
level
Table 1.20. Interrupt levels enabled
according to the contents of the IPL
Priority
order
IPL
b2 b1 b0
Enabled interrupt priority levels
IPL2 IPL1 IPL0
0
0
0
Level 0 (interrupt disabled)
0
0
0
Interrupt levels 1 and above are enabled
0
0
1
Level 1
0
0
1
Interrupt levels 2 and above are enabled
0
1
0
Level 2
0
1
0
Interrupt levels 3 and above are enabled
0
1
1
Level 3
0
1
1
Interrupt levels 4 and above are enabled
1
0
0
Level 4
1
0
0
Interrupt levels 5 and above are enabled
1
0
1
Level 5
1
0
1
Interrupt levels 6 and above are enabled
1
1
0
Level 6
1
1
0
Interrupt levels 7 and above are enabled
1
1
1
Level 7
1
1
1
Low
High
1-41
All maskable interrupts are disabled
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Modifying the interrupt control register
When modifying the interrupt control register, do so at a point that does not generate the interrupt request for
that register. If there is a possibility of the interrupt request occurring, access the interrupt control register
after the interrupt is disabled. The program examples are described below:
Example 1:
INT_SWITCH1:
FCLR
AND.B
NOP
NOP
FSET
I
#00h, 0055h
:Disable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Four NOP instructions are required when using the HOLD function.
I
;Enable interrupts.
INT_SWITCH2:
FCLR
AND.B
MOV.W
FSET
I
#00h, 0055h
MEM, R0
I
:Disable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Dummy read.
;Enable interrupts.
INT_SWITCH3:
PUSHC
FCLR
AND.B
POPC
FLG
I
#00h, 0055h
FLG
;Push Flag register onto stack
;Diable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Enable interrupts.
Example 2:
Example 3:
The reason why two NOP instructions (four using the HOLD function) or dummy read is inserted before FSET I in
Examples 1 and 2, is to prevent the interrupt enable flag I from being set before the interrupt control register is
rewritten due to the effects of the instruction queue.
When modifying an interrupt control register, it is recommended to use only the instructions: AND, OR, BCLR
and BSET. Using the "MOV" or other instruction may cause an interrupt to be missed.
1-42
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupt Sequence
The interrupt sequence, described below, is performed over a period from the instant an interrupt is
accepted to the instant the interrupt routine is executed.
If an interrupt occurs during execution of an instruction, the processor determines its priority when the
execution of the instruction is completed, and transfers control to the interrupt sequence from the next
cycle. If an interrupt occurs during execution of either the SMOVB, SMOVF, SSTR or RMPA instruction, the processor temporarily suspends the instruction being executed, and transfers control to the
interrupt sequence.
The processor carries out the following in sequence after an interrupt request:
(1) CPU gets the interrupt information (the interrupt number and interrupt request level) by reading address
0000016.
(2) Saves the contents of the flag register (FLG) as it was immediately before the start of interrupt sequence
in the temporary register (Note) within the CPU.
(3) Sets the interrupt enable flag (I flag), the debug flag (D flag), and the stack pointer select flag (U flag) to
“0” (the U flag, however does not change if the INT instruction, in software interrupt numbers 32 through 63,
is executed).
(4) Saves the contents of the temporary register (Note) within the CPU in the stack area.
(5) Saves the contents of the program counter (PC) in the stack area.
(6) Sets the interrupt priority level of the accepted instruction in the IPL.
After the interrupt sequence is completed, the processor resumes executing instructions from the first address
of the interrupt routine.
Note: This register cannot be utilized by the user.
Interrupt Response Time
'Interrupt response time' is the period between the instant an interrupt occurs and the instant the first instruction within the interrupt routine has been executed. This time comprises the period from the occurrence of an
interrupt to the completion of the instruction under execution at that moment (a) and the time required for
executing the interrupt sequence (b). Figure 1.24 shows the interrupt response time.
Interrupt request generated
Interrupt request acknowledged
Time
Instruction
(a)
Interrupt sequence
Instruction in
interrupt routine
(b)
Interrupt response time
(a) Time from interrupt request is generated to when the instruction then under execution is completed.
(b) Time in which the instruction sequence is executed.
Figure 1.24. Interrupt response time
1-43
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Time (a) is dependent on the instruction under execution. Thirty cycles is the maximum
required for the DIVX instruction (without wait).
Time (b) is as shown in Table 1.21.
Table 1.21. Time required for executing the interrupt sequence
Interrupt vector address
Stack pointer (SP) value
16-bit bus, without wait
8-bit bus, without wait
Even
Even
18 cycles (Note 1)
20 cycles (Note 1)
Even
Odd
19 cycles (Note 1)
20 cycles (Note 1)
Odd (Note 2)
Even
19 cycles (Note 1)
20 cycles (Note 1)
Odd (Note 2)
Odd
20 cycles (Note 1)
20 cycles (Note 1)
Note 1: Add 2 cycles in the case of a DBC interrupt.
Add 1 cycle in the case of either an address coincidence interrupt or a single-step interrupt.
Note 2: If possible, locate an interrupt vector address in an even address.
Figure 1.25 shows the time required for executing the interrupt sequence
1
2
3
4
5
6
7
8
9
10
11
12
BCLK
Internal
Address bus
Address 0000
Interrupt
Internal
Data bus
information
Indeterminate
Indeterminate
SP-2
SP-4
SP-2 contents
SP-4 contents
PC
The indeterminate segment is dependent on the queue buffer.
If the queue buffer is ready to take an instruction, a read cycle occurs.
Fig. 1.25. Time required for executing the interrupt sequence
Variation of IPL when Interrupt Request is Accepted
If an interrupt request is accepted, the interrupt priority level of the accepted interrupt is set in the IPL.
If an interrupt request, that does not have an interrupt priority level, is accepted, one of the values shown in
Table 1.22 is set in the IPL.
Table 1.22. Relationship between interrupts without interrupt priority levels and IPL
Interrupt sources without priority levels
Value set in the IPL
Watchdog timer, NMI
7
RESET
0
Other
No change
1-44
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Saving Registers
In the interrupt sequence, only the contents of the flag register (FLG) and that of the program counter (PC)
are saved in the stack area.
First, the processor saves the four higher-order bits of the program counter, and 4 upper-order bits and 8
lower-order bits of the FLG register, 16 bits in total, in the stack area, then saves 16 lower-order bits of the
program counter. Figure 1.26 shows the state of the stack as it was before the acceptance of the interrupt
request, and the state the stack after the acceptance of the interrupt request.
Save other necessary registers at the beginning of the interrupt routine using software. Using the PUSHM
instruction alone can save all the registers except the stack pointer (SP).
Address
MSB
Stack area
Address
MSB
LSB
m–4
m–3
m–2
m
Content of previous stack
m+1
Content of previous stack
[SP]
Stack pointer
value before
interrupt occurs
Stack status before interrupt request
is acknowledged
LSB
m–4
Program counter (PC L)
m–3
Program counter (PCM)
m–2
m–1
Stack area
m–1
Flag register (FLG L)
Flag register
(FLG H)
Program
counter (PC H)
m
Content of previous stack
m+1
Content of previous stack
Stack status after interrupt request
is acknowledged
Figure 1.26. State of stack before and after acceptance of interrupt request
1-45
[SP]
New stack
pointer
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
The operation of saving registers carried out in the interrupt sequence is dependent on whether the content of
the stack pointer, at the time of acceptance of an interrupt request, is even or odd. If the content of the stack
pointer (Note) is even, the content of the flag register (FLG) and the content of the program counter (PC) are
saved, 16 bits at a time. If odd, their contents are saved in two steps, 8 bits at a time. Figure 1.27 shows
the operation of the saving registers.
Note: When any INT instruction in software number 32 to 63 is executed, the stack pointer is indicated by the
U Flag, otherwise, it is the interrupt stack pointer (ISP)
(1) Stack pointer (SP) contains even number
Address
Stack area
Sequence in which order
registers are saved
[SP] – 5 (Odd)
[SP] – 4 (Even)
Program counter (PC L)
[SP] – 3 (Odd)
Program counter (PC M)
[SP] – 2 (Even)
[SP] – 1 (Odd)
[SP]
(2) Saved simultaneously,
all 16 bits
Flag register (FLG L)
Flag register
(FLG H)
Program
counter (PCH)
(1) Saved simultaneously,
all 16 bits
(Even)
Finished saving registers
in two operations.
(2) Stack pointer (SP) contains odd number
Address
Stack area
Sequence in which order
registers are saved
[SP] – 5 (Even)
[SP] – 4 (Odd)
Program counter (PC L)
(3)
[SP] – 3 (Even)
Program counter (PC M)
(4)
[SP] – 2 (Odd)
[SP] – 1 (Even)
[SP]
Flag register (FLG L)
Flag register
(FLG H)
Saved simultaneously,
all 8 bits
(1)
Program
counter (PC H)
(2)
(Odd)
Finished saving registers
in four operations.
Note: [SP] denotes the initial value of the stack pointer (SP) when interrupt request is acknowledged.
After registers are saved, the SP content is [SP] minus 4.
Figure 1.27. Operation of saving registers
1-46
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Returning from an Interrupt Routine
Executing the REIT instruction at the end of an interrupt routine returns the contents of the flag
register (FLG) as it was immediately before the start of interrupt sequence and the contents of the
program counter (PC), both of which have been saved in the stack area. Then control returns to the
program that was being executed before the acceptance of the interrupt request, so that the suspended process resumes.
Return the other registers saved by software within the interrupt routine using the POPM or similar
instruction before executing the REIT instruction.
Interrupt Priority
If there are two or more interrupt requests occurring at a point in time within a single sampling (checking whether interrupt requests are made), the interrupt assigned a higher priority is accepted.
Assign an arbitrary priority to maskable interrupts (peripheral I/O interrupts) using the interrupt priority
level select bits. If the same interrupt priority level is assigned, however, the interrupt assigned a
higher hardware priority is accepted.
Priorities of the special interrupts, such as Reset (dealt with as an interrupt assigned the highest
priority), watchdog timer interrupt, etc. are regulated by hardware.
Software interrupts are not affected by the interrupt priority. If an instruction is executed, control is
distributed to the interrupt routine. Figure 1.28 shows the priorities of hardware interrupts.
Reset > NMI > DBC > Watchdog timer > Peripheral I/O > Single step > Address match
Figure 1.28. Hardware interrupts priorities
Interrupt resolution circuit
When two or more interrupts are generated simultaneously, this circuit selects the interrupt with the
highest priority level. Figure 1.29 shows the circuit that judges the interrupt priority level.
1-47
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Priority level of each interrupt
Level 0 (initial value)
High
INT1
Timer B2
Timer B0
Timer A3/INT4
Timer A1
Timer B4
INT3/SI04
INT2/SI03
INT0
Timer B1
Timer A4/INT5
Timer A2
Timer B3
Timer B5
UART1 reception
UART0 reception
Priority of peripheral I/O interrupts
(if priority levels are same)
UART2 reception/ACK
A-D conversion
DMA1
Bus collision detection
INT7
Timer A0
UART1 transmission
UART0 transmission
UART2 transmission/NACK
Key input interrupt
DMA0
Low
INT6
Interrupt enable flag (I flag)
Interrupt
request
accepted
Address match
Watchdog timer
DBC
NMI
Reset
Figure 1.29. Maskable interrupts priorities (peripheral I/O interrupts)
1-48
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
INT Interrupt
INT0 to INT7 are triggered by the edges of external inputs. The edge polarity is selected using the polarity
select bit. The interrupt control registers, 005816 is used both as Timer A3 and external interrupt INT4 input
control register, and 005916 is used both as Timer A4 and as external interrupt INT5 input control register.
Also, 005F16 is used as both SIO3 and external interrupt INT2 input control register and 004416 is used as
both SIO4 and external interrupt INT3 input control register. Use the interrupt request cause select bits - bits
4, 5, 6 and 7 of the interrupt request cause select register 0 (address 035E16) - to specify which interrupt
request cause to select. When INT4 is selected as an interrupt source, the input port for it can be selected by
bits 0 and 1 of the interrupt source select register 0 (address 035E16). Similarly, when INT5 is selected as an
interrupt source, the input port for it can be selected by bits 2 and 3 of the interrupt source select register 0
(address 035E16). After having set an interrupt request cause and interrupt input ports, be sure to set the
corresponding interrupt request bit to "0" before enabling an interrupt.
The interrupt control registers - 005816, 005916, 005F16, and 004416 - have the polarity-switching bit. Be sure
to set this bit to “0” to select a timer or SIO as the interrupt request cause.
The external interrupt input can be generated both at the rising edge and at the falling edge by setting “1” in
the INTi interrupt polarity switching bit of the interrupt request cause select register 1 (035F16). To select two
edges, set the polarity switching bit of the corresponding interrupt control register to ‘falling edge’ (“0”).
When INT4 input pin select bits = "11", INT4 interupt polarity switching bit = "0", and polarity select bit = "1" of
the INT4 interrupt control register, an interrupt is generated by a rising edge on the input port when the
exclusive pin is "H", as shown by "Single edge, Rise" in Figure 1.32. When the exclusive pin is "H", interrupts
can only be generated by an active transition on a single edge. The same applies to INT5.
Figure 1.30 shows the Interrupt request cause select registers. Figure 1.31 shows the block diagram of INT4
and INT5.
1-49
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Interrupt request cause select register 0
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
IFSR0
Address
035E16
When reset
0016
Bit name
Bit symbol
IFSR00
INT4 input pin select bit
IFSR01
IFSR02
INT5 input pin select bit
IFSR03
Fumction
R W
0 0 : No INT4 input
0 1 : P7 6 input enable
1 0 : P7 7 input enable
1 1 : P7 6, P7 7 input enable
0 0 : No INT5 input
0 1 : P8 0 input enable
1 0 : P8 1 input enable
1 1 : P8 0, P8 1 input enable
IFSR04
Interrupt request cause
select bit
0 : SIO3
1 : INT2
IFSR05
Interrupt request cause
select bit
0 : SIO4
1 : INT3
IFSR06
Interrupt request cause
select bit
0 : Timer A3
1 : INT4
IFSR07
Interrupt request cause
select bit
0 : Timer A4
1 : INT5
Interrupt request cause select register 1
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
IFSR1
Bit symbol
Address
035F 16
Bit name
When reset
0016
Function
IFSR10
INT0 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR11
INT1 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR12
INT2 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR13
INT3 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR14
INT4 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR15
INT5 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR16
INT6 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
IFSR17
INT7 interrupt polarity
swiching bit
0 : Single edge
1 : Both edges
Figure 1.30. Interrupt request cause select register
1-50
R W
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
TAiOUT/INTi+1
Interrupt edge
select bit
i= 3, 4
Two edge detect
TAiN/INTi+1
Interrupt edge
INTi+1
input pin
select bit
Interrupt
request
Two edge detect
Figure 1.31. INT4 and INT5 block diagram
Polarity select bit (bit4 of interrupt control register)
0: Falling edge
1: Rising edge
0: One edge
“H”
“L”
“L”
“H”
“H”
“L”
“L”
“H”
1: Two edges
INT4, INT5 interrupt polarity switching bit
(Bits 4, 5 of interrupt request cause select register 1)
“H”
“L”
“H”
“L”
Figure 1.32. Typical timing of interrupts INT4 and INT5
1-51
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
NMI Interrupt
An NMI interrupt is generated when the input to the P83/NMI pin changes from “H” to “L”. The NMI interrupt is
a non-maskable external interrupt. The pin level can be checked in the Port P83 register (bit 3 at address
03F016). This pin cannot be used as a normal port input. (See Interrupt Precautions section).
Key Input Interrupt
All bits of Port 6 can be used as Key Input interrupts. Enable the interrupts using the KUPIC register, then set
the direction register of any of P60 to P67 bits for input, and a falling edge to that port will generate a key input
interrupt. A key input interrupt can also be used as a key-on wakeup function for cancelling the wait mode or
stop mode.
Figure 1.33 shows the block diagram of the key input interrupt. Note that if an “L” level is input to any pin that
has not been disabled for input, inputs to the other pins are not detected as an interrupt.
Port P60-P67 pull-up select bit
Pull-up
transistor
Port P67 direction register
Port P67 direction register
Two edge detect
P67/KI7
"1"
Key input interrupt control register (address 004D16)
"0"
Pull-up
transistor
Port P66 direction register
Two edge detect
P66/KI6
"1"
"0"
Pull-up
transistor Port P65 direction register
Two edge detect
"1"
P65/KI5
P6 Key input enable bit
Pull-up
Port P64 direction register
transistor
Two edge detect
P64/KI4
"1"
"0"
Pull-up Port P60 direction register
transistor
P60/KI0
Interrupt control circuit
"0"
Two edge detect
"1"
"0"
Figure 1.33. Block diagram of key input interrupt
1-52
Key input interrupt request
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Figure 1.34 shows the Key input mode register. With bits 0 and 1 of this register, it is possible to select both
edges or the fall edge of the key input for P6. Port P6 is set for pull-up using the pll-up control register.
Key input mode register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
KUPM
Address
012616
When reset
XXXXXX00 2
Bit symbol
Bit name
Function
P6KIS
P6 key input select bit (Note)
0 : Falling edge
1 : Two edges
P6KIE
P6 key input enable bit
0 : Disable
1 : Enable
Nothing is assigned. Write "0" when writing to these bits.
The value is indeterminate when read.
Note :
R W
__
If this bit is set for “Two edges” when the corresponding port has been
specified to have a pull up, the port is automatically pulled high intermittently
by the operating subclock.
The pull-up resistance is not connected for pins that are set for output from
peripheral functions, regardless of the setting in the pull-up control register
Fig. 1.34. Key input mode register
1-53
d
r
t
de e n
Un o p m
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Overview of Interrupts
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Address Match Interrupt
An address match interrupt is generated when the address match interrupt address register contents match
the program counter value. Two address match interrupts can be set, each of which can be enabled and
disabled by an address match interrupt enable bit. Address match interrupts are not affected by the interrupt
enable flag (I flag) and processor interrupt priority level (IPL). The stack value of the program counter (PC) for
an address match interrupt varies depending on the instruction being executed.
Figure 1.35 shows the address match interrupt-related registers.
Address match interrupt enable register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
AIER
Address
0009 16
Bit symbol
When reset
XXXXXX00 2
Bit name
Function
AIER0
Address match interrupt 0
enable bit
0 : Interrupt disabled
1 : Interrupt enabled
AIER1
Address match interrupt 1
enable bit
0 : Interrupt disabled
1 : Interrupt enabled
RW
Nothing is assigned.
Write 0 when writing to these bits. If read, the value is indeterminate.
Address match interrupt register i (i = 0, 1)
(b23)
b7
(b19)
b3
(b16)(b15)
b0 b7
(b8)
b0 b7
b0
Symbol
RMAD0
RMAD1
Address
001216 to 0010 16
001616 to 0014 16
Function
Address setting register for address match interrupt
When reset
X00000 16
X00000 16
Values that can be set R W
00000 16 to FFFFF 16
Nothing is assigned.
Write 0 when writing to these bits. If read, the value is indeterminate.
Figure 1.35. Address match interrupt-related registers.
1-54
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Interrupt Precautions
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Precautions for Interrupts
(1) Reading address 0000016
• When a maskable interrupt occurs, the CPU reads the interrupt information (the interrupt number and
interrupt request level)from address 0000016 in the interrupt sequence.
The interrupt request bit of the interrupt written in address 0000016 will then be set to “0”.
Reading address 0000016 by software enables the highest priority interrupt source request bit.
Though the interrupt is generated, the interrupt routine may not be executed.
Do not read address 0000016 by software.
(2) Setting the stack pointer
• The stack pointers immediately after reset are initialized to 000016. The stack pointers must nbe set to
valid RAM areas for proper operation. An interrupt occurring immediately after reset will cause a runaway
condition.
(3) The NMI interrupt
•The NMI interrupt can not be disabled. Be sure to connect NMI pin to Vcc via a pull-up resistor if unused.
• The NMI pin also serves as P85, which is exclusively input. Reading the contents of the P8 register
allows reading the pin value. Use the reading of this pin only for establishing the pin level at the time
when the NMI interrupt is input.
• Do not reset the CPU with the input to the NMI pin being in the “L” state.
• Do not attempt to go into stop mode with the input to the NMI pin being in the “L” state. With the input to the
NMI being in the “L” state, the CM10 is fixed to “0”, so attempting to go into stop mode is ignored.
• Do not attempt to go into wait mode with the input to the NMI pin being in the “L” state. With the input to the
NMI pin being in the “L” state, the CPU stops but the oscillation does not stop, so no power is saved. In this
instance, the CPU is returned to the normal state by a later interrupt.
• Minimum NMI pulse width is 1 BCLK cycle.
(4) External interrupts
• A minimum of 250ns pulse width is necessary for the signal input to pins INT0
through INT7 regardless of the CPU operation clock.
• When the polarity of the INT0 to INT7 pins is changed, the interrupt request bit is sometimes set to "1". After
changing the polarity, set the interrupt request bit to "0". Figure 1.36 shows the procedure for changing the
INT interrupt generate factor.
1-55
r
t
de e n
Un o p m
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Interrupt Precautions
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Clear the interrupt enable flag to “0”
(Disable interrupt)
Set the interrupt priority level to level 0
(Disable INTi interrupt)
Set the polarity select bit
Clear the interrupt request bit to “0”
Set the interrupt priority level to level 1 to 7
(Enable the accepting of INTi interrupt request)
Set the interrupt enable flag to “1”
(Enable interrupt)
Figure 1.36. Switching condition of INT interrupt request
(5) Rewrite the interrupt control register
• To rewrite the interrupt control register, do so at a point that does not generate the interrupt request for that
register. If there is possibility of the interrupt request occur, rewrite the interrupt control register after the
interrupt is disabled. The program examples are described below:
Example 1:
INT_SWITCH1:
FCLR
AND.B
NOP
NOP
FSET
I
#00h, 0055h
:Disable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Four NOP instructions are required when using the HOLD function.
I
;Enable interrupts.
INT_SWITCH2:
FCLR
AND.B
MOV.W
FSET
I
#00h, 0055h
MEM, R0
I
:Disable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Dummy read.
;Enable interrupts.
INT_SWITCH3:
PUSHC
FCLR
AND.B
POPC
FLG
I
#00h, 0055h
FLG
;Push Flag register onto stack
;Diable interrupts.
;Clear TA0IC int. priority level and int. request bit.
;Enable interrupts.
Example 2:
Example 3:
The reason why two NOP instructions (four using the HOLD function) or dummy read is inserted before FSET I in
Examples 1 and 2, is to prevent the interrupt enable flag I from being set before the interrupt control register is
rewritten due to the effects of the instruction queue.
• When modifying an interrupt control register, it is recommended to use only the instructions: AND, OR,
BCLR, BSET. Using the "MOV" or other instruction may cause an interrrupt to be missed.
1-56
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Watchdog Timer
SINGLE-CHIP 8-BIT CMOS MICROCOMPUTER
Watchdog Timer
The Watchdog timer has the function of detecting when the program is out of control. The Watchdog timer
is a 15-bit counter which down-counts the clock derived by dividing the BCLK using the prescaler. A
Watchdog timer interrupt is generated when an underflow occurs in the Watchdog timer. When XIN is
selected for the BCLK, bit 7 of the Watchdog timer control register (address 000F16) selects the prescaler
division ratio (by 16 or by 128). When XCIN is selected as the BCLK, the prescaler is set for division by 2
regardless of bit 7 of the Watchdog timer control register (address 000F16). Thus the Watchdog timer's
period can be calculated as given below. The Watchdog timer's period is, however, subject to an error due
to the prescaler.
With XIN chosen for BCLK
Watchdog timer period =
prescaler dividing ratio (16 or 128) X Watchdog timer count (32768)
BCLK
With XCIN chosen for BCLK
Watchdog timer period =
prescaler dividing ratio (2) X Watchdog timer count (32768)
BCLK
For example, suppose that BCLK runs at 16 MHz and that 16 has been chosen for the dividing ratio of the
prescaler, then the Watchdog timer's period becomes approximately 32.8 ms.
The Watchdog timer is initialized by writing to the watchdog timer start register (address 000E16) and when
a Watchdog timer interrupt request is generated. The prescaler must be set before initializing the Watchdog timer. Once initialized, the Watchdog timer can only be stopped by a reset. The counter is reset to
7EEE16 by writing any value to the Watchdog timer start register (address 000E16). Figure 1.37 shows the
Watchdog timer block diagram. Figure 1.38 shows the Watchdog timer-related registers.
Prescaler
“CM07 = 0”
“WDC7 = 0”
1/16
BCLK
1/128
“CM07 = 0”
“WDC7 = 1”
Watchdog timer
HOLD
“CM07 = 1”
1/2
Write to the watchdog timer
start register
(address 000E 16)
Set to
“7FFF16”
RESET
Fig. 1.37. Block diagram of Watchdog timer
1-57
Watchdog timer
interrupt request
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Watchdog Timer
SINGLE-CHIP16-BIT CMOS MICROCOMPUTER
Watchdog timer control register (Note)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
WDC
0 0
Bit symbol
Address
000F 16
When reset
000XXXXX 2
Bit name
Function
R W
High-order bit of Watchdog timer
Reserved bit
WDC7
Must always be set to “0”
0 : Divided by 16
1 : Divided by 128
Prescaler select bit
Note: Set the desired prescale value before initializing the Watchdog timer.
Watchdog timer start register
b7
b0
Symbol
WDTS
Address
000E 16
When reset
Indeterminate
Function
The Watchdog timer is initialized and starts counting after the first write instruction
to this register after reset. Writing any value to this register resets the counter to
7FFF16.
Fig. 1.38. Watchdog timer control and start registers
1-58
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
DMAC
This microcomputer has two DMAC (direct memory access controller) channels that allow data to be sent
to memory without using the CPU. The DMAC shares the same data bus with the CPU. The DMAC uses
a high speed cycle-stealing method because it has a higher right to use the bus than the CPU. DMA
transfers word (16-bit) or a byte (8-bit) data. Figure 1.39 shows the block diagram of the DMAC. Table 1.23
shows the DMAC specifications. Figures 1.40 to 1.42 show the registers used by the DMAC.
Address bus
DMA0 source pointer SAR0(20)
(addresses 0022 16 to 0020 16)
DMA0 destination pointer DAR0 (20)
(addresses 0026 16 to 0024 16)
DMA0 forward address pointer (20) (Note)
DMA0 transfer counter reload register TCR0 (16)
DMA1 source pointer SAR1 (20)
(addresses 0029 16, 0028 16)
(addresses 0032 16 to 0030 16)
DMA0 transfer counter TCR0 (16)
DMA1 destination pointer DAR1 (20)
DMA1 transfer counter reload register TCR1 (16)
DMA1 forward address pointer (20) (Note)
(addresses 0036 16 to 0034 16)
(addresses 0039 16, 0038 16)
DMA latch high-order bits
DMA1 transfer counter TCR1 (16)
DMA latch low-order bits
Data bus low-order bits
Data bus high-order bits
Note: Pointer is incremented by a DMA request.
Figure 1.39. Block diagram of DMAC
Either a write signal to the software DMA request bit or an interrupt request signal is used as a DMA
transfer request signal. The DMA transfers are not affected by the interrupt enable flag (I flag) or by the
interrupt priority level and the DMA transfer doesn't affect any interrupt.
If the DMAC is active (the DMA enable bit is set to 1), data transfer starts every time a DMA transfer
request signal occurs. If the cycle of the occurrences of DMA transfer request signals is higher than the
DMA transfer cycle, there can be instances in which the number of transfer requests doesn't agree with the
number of transfers. For details, see the description of the DMA request bit.
1-59
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.23. DMAC specifications
Item
Number of channels
Transfer memory space
Maximum number of bytes transferred
DMA request factors (Note)
Specification
2 (cycle-stealing method)
From any address in the 1m byte space to a fixed address
From a fixed address to any address in the 1 M byte space
From a fixed address to a fixed address
DMA-related registers (002016 to 003F16) cannot be accessed
128K bytes (with 16-bit transfers) or 64K bytes (with 8-bit transfers)
Falling edge of INT0 or INT1or both edges
(INT0 can be selected by DMA0, INT1 by DMA1)
Timer A0 to Timer A4 interrupt requests
Timer B0 to Timer B5 interrupt requests
UART0 transfer and receive interrupt requests
UART1 transfer and receive interrupt requests
UART2 transfer and receive interrupt requests
Serial I/O 3,4 interrupt requests
A-D conversion interrupt requests
Software triggers
Channel priority
DMA0 has priority if DMA0 and DMA1 requests are generated simultaneously
Transfer unit
8 bit or 16 bit
Transfer address direction
Forward/Fixed
(Forward direction cannot be specified for both source and destination
simultaneously)
Transfer mode
DMA interrupt request generation timing
Single transfer mode
After the transfer counter underflows, the DMA enable becomes 0 and the
DMAC becomes inactive.
Repeat transfer mode
After the transfer counter underflows, the value of the transfer counter
reload register is reloaded to the transfer counter. The DMAC remains
active unless a 0 is written to the DMA enable bit.
When an underflow occurs in the transfer counter
Active
When the DMA enable bit is set to 1 , the DMA is active.
When the DMA is active, data transfer starts each time the DMA transfer
request signal occurs.
Inactive
When the DMA enable bit is set to 0 , the DMAC is inactive.
After the transfer counter underflows in single transfer mode.
Forward address pointer and reload timing
for transfer counter
When the DMAC is enabled, the DMA source pointer is loaded to the DMA forward
address pointer. The DMA transfer load pointer is copied to the DMA transfer
counter at that time.
Writing to register
Registers specified for forward direction transfer are always write enabled. Registers specified for fixed address transfer are write enabled when the DMA enable bit
is 0 .
Reading the register
Can be read anytime. However, when the DMA enable bit is 1 , reading the register set up as the forward register is the same as reading the value of the forward
address pointer.
Note: DMA transfers do not effect any interrupt and are not affected by the interrupt enable flag (I flag) or by any interrupt
priority level.
1-60
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
DMA0 request cause select register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
DM0SL
Bit symbol
Address
03B816
When reset
0016
Bit name
Function (Note)
b3 b2 b1 b0
DSEL0
1 : Expanded cause
DSEL1
DMA request cause
select bits
DSEL2
DSEL3
0 0 0 0 : Falling edge of INT0 pin
0 0 0 1 : Software trigger
0 0 1 0 : Timer A0
0 0 1 1 : Timer A1
0 1 0 0 : Timer A2
0 1 0 1 : Timer A3
0 1 1 0 : Timer A4 (DMS=0) /two edges of INT0 pin (DMS=1)
0 1 1 1 : Timer B0 (DMS=0) Timer B3 (DMS=1)
1 0 0 0 : Timer B1 (DMS=0) Timer B4 (DMS=1)
1 0 0 1 : Timer B2 (DMS=0) Timer B5 (DMS=1)
1 0 1 0 : UART0 transmit
1 0 1 1 : UART0 receive
1 1 0 0 : UART2 transmit
1 1 0 1 : UART2 receive
1 1 1 0 : A-D conversion
1 1 1 1 : UART1 transmit
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
DMS
DMA request cause
expansion bit
DSR
Software DMA
request bit
0: Normal
1: DMA caused by setting DSEL0 to DSEL3 (Expanded cause)
If software trigger is selected, a DMA request is generated by
setting this bit to “1” (When read, the value of this bit is always “0”)
Note: When the selected functions of the interrupt request are set, a DMA transfer request will occur.
Fig. 1.40. DMAC register (1)
1-61
R
W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
DMA0 request cause select register
b7
b6
b5
b4
b3
b2
b1
Symbol
DM1SL
b0
Bit symbol
Address
03BA16
When reset
0016
Bit name
Function (Note)
R
b3 b2 b1 b0
DSEL0
DSEL1
DMA request cause
select bits
DSEL2
DSEL3
0 0 0 0 : Falling edge of INT1 pin
0 0 0 1 : Software trigger
0 0 1 0 : Timer A0
0 0 1 1 : Timer A1
0 1 0 0 : Timer A2
0 1 0 1 : Timer A3 (DMS=0) /serial I/O3 (DMS=1)
0 1 1 0 : Timer A4 (DMS=0) /serial I/O4 (DMS=1)
0 1 1 1 : Timer B0 (DMS=0)/two edges of INT1 (DMS=1)
1 0 0 0 : Timer B1
1 0 0 1 : Timer B2
1 0 1 0 : UART0 transmit
1 0 1 1 : UART0 receive
1 1 0 0 : UART2 transmit
1 1 0 1 : UART2 receive
1 1 1 0 : A-D conversion
1 1 1 1 : UART1 transmit
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
DMS
DMA request cause
expansion bit
DSR
Software DMA
request bit
0: Normal
1: DMA is caused by setting DSEL0 to DSEL3 (Expanded cause)
If software trigger is selected, a DMA request is generated by
setting this bit to “1” (When read, the value is always “0”)
Note: When the selected functions of the interrupt request are set, a DMA transfer request will occur.
DMAi control register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
DMiCON(i=0,1)
Bit symbol
Address
002C 16, 003C 16
When reset
XX000000 2
Bit name
Function
DMBIT
Transfer unit bit select bit
0 : 16 bits
1 : 8 bits
DMASL
Repeat transfer mode
select bit
0 : Single transfer
1 : Repeat transfer
DMAS
DMA request bit (Note 1)
0 : DMA not requested
1 : DMA requested
DMA enable bit
0 : Disabled
1 : Enabled
DSD
Source address direction
select bit (Note 3)
0 : Fixed
1 : Forward
DAD
Destination address
0 : Fixed
direction select bit (Note 3) 1 : Forward
DMAE
R
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note 1: DMA request can be cleared by resetting the bit.
Note 2: This bit can only be set to “0”.
Note 3: Source address direction select bit and destination address direction select bit
cannot be set to “1” simultaneously.
Fig. 1.41. DMAC register (2)
1-62
W
(Note 2)
W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
DMAi source pointer (i = 0, 1)
(b23)
b7
(b19)
b3
(b16)(b15)
b0 b7
(b8)
b0 b7
b0
Symbol
SAR0
SAR1
Address
002216 to 0020 16
003216 to 0030 16
When reset
Indeterminate
Indeterminate
Transfer count
specification
Function
• Source pointer
Stores the source address
R W
0000016 to FFFFF 16
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
DMAi destination pointer (i = 0, 1)
(b23)
b7
(b19)
b3
(b16) (b15)
b0 b7
(b8)
b0 b7
b0
Symbol
DAR0
DAR1
Address
002616 to 0024 16
003616 to 0034 16
When reset
Indeterminate
Indeterminate
Transfer count
specification
Function
• Destination pointer
Stores the destination address
R W
0000016 to FFFFF 16
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
DMAi transfer counter (i = 0, 1)
(b15)
b7
(b8)
b0 b7
b0
Symbol
TCR0
TCR1
Address
002916, 0028 16
003916, 0038 16
Function
• Transfer counter
Set a value one less than the transfer count
Fig. 1.42. DMAC register (3)
1-63
When reset
Indeterminate
Indeterminate
Transfer count
specification
0000 16 to FFFF 16
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Transfer cycle
The transfer cycle consists of the bus cycle in which data is read from memory or from the SFR area
(source read) and the bus cycle in which the data is written to memory or to the SFR area (destination
write). The number of read and write bus cycles depends on the source and destination addresses. Also,
the bus cycle itself is longer when software waits are inserted.
(a) Effect of source and destination addresses
When 16-bit data is transferred on a 16-bit data bus, and the source and destination starts at odd addresses, there is one more source read cycle and destination write cycle than when the source and destination both start at even addresses.
(b) Effect of software wait
When the SFR area or a memory area with a software wait is accessed, the number of cycles is increased
for the wait by 1 bus cycle. The length of the cycle is determined by BCLK.
Figure 1.43 shows the transfer cycles for a source read. For convenience, the destination write cycle is
shown as one cycle and the source read cycles for the different conditions are shown. In reality, the
destination write cycle is subject to the same conditions as the source read cycle, with the transfer cycle
changing accordingly. When calculating the transfer cycle, remember to apply the respective conditions
to both the destination write cycle and the source read cycle.
1-64
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) 8-bit transfers
16-bit transfers from even address and the source address is even.
BCLK
Address
bus
CPU use
Source
Destination
Note 2
CPU use
RD
WR
Data
bus
CPU use
Source
Destination
Note 2
CPU use
(2) 16-bit transfers and the source address is odd
BCLK
Address
bus
CPU use
Source
Source + 1 Destination
Note 2
CPU use
RD
WR
Data
bus
CPU use
Source + 1 Destination
Source
CPU use
Note 2
(3) One wait is inserted into the source read under the conditions in (1)
BCLK
Address
bus
CPU use
Source
Destination
Note 2
CPU use
RD
WR
Data
bus
CPU use
Source
Destination
Note 2
CPU use
(4) One wait is inserted into the source read under the conditions in (2)
BCLK
Address
bus
CPU use
Source
Source + 1
Destination
Note 2
CPU use
RD
WR
Data
bus
CPU use
Source
Source + 1
Destination
Note 2
CPU use
Note 1: The same timing changes occur with the respective conditions at the destination as at the source.
Note 2: This cycle may be added depending on the instruction queue.
Fig. 1.43. Example of the transfer cycle for a source read
1-65
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(2) DMAC transfer cycles
Any combination of even or odd transfer read and write addresses is possible. Table 1.24 shows the
number of DMAC transfer cycles. The number of DMAC transfer cycles can be calculated as follows:
No. of transfer cycles per transfer unit = No. of read cycles x j + No. of write cycles x k
Table 1.24. No. of DMAC transfer cycles
Access
address
No. of read
No. of write
cycles
cycles
Even
1
1
Odd
1
1
16-bit
Even
1
1
(BYTE = “L”)
Odd
2
2
Bus width
Transfer unit
8-bit transfers
(DMBIT= “1”)
16-bit
(BYTE= “L”)
16-bit transfers
(DMBIT= “0”)
Coefficient j, k
Internal memory
Internal ROM/RAM
No Wait
1
Internal ROM/RAM
SFR area
With Wait
2
2
1-66
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
DMA enable bit
Setting the DMA enable bit to "1" makes the DMAC active. The DMAC carries out the following operations at the time data transfer starts immediately after DMAC is turned active.
(1) Reloads the value of one of the source pointer and the destination pointer - the one specified for the
forward direction - to the forward direction address pointer.
(2) Reloads the value of the transfer counter reload register to the transfer counter.
Thus overwriting "1" to the DMA enable bit with the DMAC being active carries out the operations given
above, so the DMAC operates again from the initial state at the instant "1" is overwritten to the DMA
enable bit.
DMA request bit
The DMA request bit is set by a DMA transfer request signal. This signal is triggered by a factor selected
in advance by the DAMi Request Cause select bits.
DMA request factors include the following:
•Factors effected by using the interrupt request signals from the built-in peripheral functions and software
DMA factors (internal factors) effected by a program.
• External factors effected by utilizing the input from external interrupt signals.
For the selection of DMA request factors, see the descriptions of the DMAi register.
The DMA request bit turns to "1" if the DMA transfer request signal occurs regardless of the DMAC's
state (regardless of whether the DMA enable bit is set "1" or to "0"). It turns to "0" immediately before
data transfer starts.
In addition, it can be set to "0" by use of a program, but cannot be set to "1".
There can be instances in which a change in DMA request factor selection bit causes the DMA request
bit to turn to "1". Be sure to set the DMA request bit to "0" after the DMA request factor selection bit is
changed.
The DMA request bit turns to "1" if a DMA transfer request signal occurs, and turns to "0" immediately
before data transfer starts. If the DMAC is active, data transfer starts immediately, so the value of the
DMA request bit, if read by use of a program, turns out to be "0" in most cases. To examine whether the
DMAC is active, read the DMA enable bit.
The timing of changes in the DMA request bit is explained below.
(1) Internal factors
Except the DMA request factors triggered by software, the timing for the DMA request bit to turn to "1" due to
an internal factor is the same as the timing for the interrupt request bit of the interrupt control register to turn
to "1" due to several factors. Turning the DMA request bit to "1" due to an internal factor is timed to be effected
immediately before the transfer starts.
1-67
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Direct Memory Access Controller
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(2) External factors
An external factor is a factor caused to occur by the leading edge of input from the INTi pin (i depends on
which DMAC channel is used).
Selecting the INTi pins as external factors using the DMA request factor selection bit causes input from these
pins to become the DMA transfer request signals.
The timing for the DMA request bit to turn to "1" when an external factor is selected synchronizes with the
signal's edge applicable to the function specified by the DMA request factor selection bit (synchronizes with
the trailing edge of the input signal to each INTi pin, for example).
With an external factor selected, the DMA request bit is timed to turn to "0" immediately before data transfer
starts similarly to the state in which an internal factor is selected.
(3) The priorities of channels and DMA transfer timing
If a DMA transfer request signal falls on a single sampling cycle (a sampling cycle means one period from
the leading edge to the trailing edge of BCLK), the DMA request bits of applicable channels concurrently turn
to "1". If the channels are active at that moment, DMA0 is given a high priority to start data transfer. When
DMA0 finishes data transfer, it gives the bus right to the CPU. When the CPU finishes single bus access,
then DMA1 starts data transfer and gives the bus right to the CPU.
Figure 1.44 shows an example in which DMA transfer is carried out in minimum cycles at the time when DMA
transfer request signals due to external factors concurrently occur.
Example of DMA transmission that is carried out in minimum cycles
at the time DMA transmission occur concurrently.
BCLK
///////////
DMA0
///////////
DMA1
CPU
/////////////////
///////
INT0
DMA0
request bit
INT1
DMA1
request bit
Fig. 1.44. An example of DMA transfer affected by external factors
1-68
//////////////
Bus
control
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timers
There are eleven 16-bit timers. These timers can be classified by function into Timers A (five) and
Timers B (six). All these timers function independently. Figures 1.45 and 1.46 show the block diagram
of timers.
Clock prescaler
f1
XIN
1/32
XCIN
f8
1/8
1/4
Clock prescaler reset flag (bit 7
f32 at address 038116) set to “1”
fC32
Reset
f1 f8 f32 fC32
• Timer mode
• One-shot mode
• PWM mode
Timer A0 interrupt
TA0 IN
Noise
filter
Timer A0
• Event counter mode
Port 3 real-time
output trigger
• Timer mode
• One-shot mode
• PWM mode
TA1 IN
Noise
filter
Timer A1 interrupt
Timer A1
• Event counter mode
Port 4 real-time
output trigger
• Timer mode
• One-shot mode
• PWM mode
Timer A2 interrupt
TA2 IN
Noise
filter
Timer A2
• Event counter mode
• Timer mode
• One-shot mode
• PWM mode
Timer A3 interrupt
TA3 IN
Noise
filter
(Note 1)
Timer A3
• Event counter mode
• Timer mode
• One-shot mode
• PWM mode
Timer A4 interrupt
TA4 IN
Noise
filter
(Note 2)
Timer A4
• Event counter mode
Timer B2 overflow
Note 1: The TA3 IN pin (P7 7) is shared with INT4 pin.
Note 2: The TA4 IN pin (P8 1) is shared with INT5 pin.
Figure 1.45. Timer A block diagram
1-69
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timers
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Clock prescaler
f1
XIN
f8
1/8
1/4
f32
fC32
1/32
XCIN
Clock prescaler reset flag (bit 7
at address 038116) set to “1”
Reset
f1 f8 f32 fC32
Timer A
• Timer mode
• Pulse width measuring mode
TB0IN
Timer B0 interrupt
Noise
filter
Timer B0
(Note 1)
• Event counter mode
• Timer mode
• Pulse width measuring mode
TB1IN
Noise
filter
Timer B1 interrupt
Timer B1
• Event counter mode
• Timer mode
• Pulse width measuring mode
TB2IN
Noise
filter
Timer B2 interrupt
Timer B2
• Event counter mode
• Timer mode
• Pulse width measuring mode
TB3IN
Noise
filter
Timer B3 interrupt
Timer B3
• Event counter mode
• Timer mode
• Pulse width measuring mode
TB4IN
Noise
filter
Timer B4 interrupt
Timer B4
• Event counter mode
• Timer mode
• Pulse width measuring mode
TB5IN
Noise
filter
Timer B5
• Event counter mode
Note 1: The TB0 IN pin (P9 0) is shared with INT2 pin
Figure 1.46. Timer B block diagram
1-70
Timer B5 interrupt
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer A
Figure 1.47 shows the block diagram of Timer A. Figures 1.48 to 1.50 show the Timer A-related registers.
Except in event counter mode, Timers A0 through A4 all have the same function. Use the Timer Ai mode
register (i = 0 to 4) bits 0 and 1 to choose the desired mode.
Timer A has the four operation modes listed as follows:
• Timer mode: The timer counts an internal count source.
• Event counter mode: The timer counts pulses from an external source or a timer over flow.
• One-shot timer mode: The timer stops counting when the count reaches “000016”.
• Pulse width modulation (PWM) mode: The timer outputs pulses of a given width.
• Real-time port mode.
Data bus high-order bits
Clock source
selection
Data bus low-order bits
• Timer
• One shot
• PWM
f1
f8
f32
Low-order
8 bits
• Timer
(gate function)
fC32
High-order
8 bits
Reload register (16)
• Event counter
Counter (16)
Polarity
selection
Up count/down count
Clock selection
TAi IN
(i = 0 to 4)
Always down count except
in event counter mode
Count start flag
(Address 0380 16)
TAi
Timer A0
Timer A1
Timer A2
Timer A3
Timer A4
Down count
TB2 overflow
External
trigger
TAj overflow
(j = i – 1. Note that j = 4 when i = 0)
(k = i + 1. Note that k = 0 when i = 4)
Up/down flag
(Address 0384 16)
Addresses
038716 038616
038916 038816
038B16 038A16
038D16 038C16
038F 16 038E16
TAj
Timer A4
Timer A0
Timer A1
Timer A2
Timer A3
TAk overflow
Pulse output
TAi OUT
(i = 0 to 4)
Toggle flip-flop
Fig. 1.47. Block diagram of Timer A
Timer Ai mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
TAiMR(i=0 to 4)
Bit symbol
Address
When reset
0016
039616 to 039A 16
Bit name
Function
b1 b0
TMOD0
Operation mode select bit
TMOD1
0 0 : Timer mode
0 1 : Event counter mode
1 0 : One-shot timer mode
1 1 : Pulse width modulation
(PWM) mode
MR0
MR1
MR2
Function varies with each operation mode
MR3
TCK0
TCK1
Count source select bit
(Function varies with each operation mode)
Fig. 1.48. Timer A-related registers (1)
1-71
R W
TAk
Timer A1
Timer A2
Timer A3
Timer A4
Timer A0
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Ai register (Note)
(b15)
b7
(b8)
b0 b7
b0
Symbol
TA0
TA1
TA2
TA3
TA4
Address
038716,0386 16
038916,0388 16
038B16,038A 16
038D16,038C 16
038F16,038E 16
When reset
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Function
Values that can be set
• Timer mode
Counts an internal count source
000016 to FFFF 16
• Event counter mode
Counts pulses from an external source or timer overflow
000016 to FFFF 16
• One-shot timer mode
Counts a one shot width
0000 16 to FFFF 16
• Pulse width modulation mode (16-bit PWM)
Functions as a 16-bit pulse width modulator
000016 to FFFE 16
• Pulse width modulation mode (8-bit PWM)
Timer low-order address functions as an 8-bit
prescaler and high-order address functions as an 8-bit
pulse width modulator
R W
0016 to FE 16
(Both high-order
and low-order
addresses)
Note: Read and write data in 16-bit units.
Count start flag
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
TABSR
Bit symbol
Address
0380 16
When reset
0016
Bit name
TA0S
Timer A0 count start flag
TA1S
Timer A1 count start flag
TA2S
Timer A2 count start flag
TA3S
Timer A3 count start flag
TA4S
Timer A4 count start flag
TB0S
Timer B0 count start flag
TB1S
Timer B1 count start flag
TB2S
Timer B2 count start flag
Function
R W
0 : Stops counting
1 : Starts counting
Up/down flag
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
UDF
Bit symbol
Address
038416
Bit name
TA0UD
Timer A0 up/down flag
TA1UD
Timer A1 up/down flag
TA2UD
Timer A2 up/down flag
TA3UD
Timer A3 up/down flag
TA4UD
Timer A4 up/down flag
TA2P
Timer A2 two-phase pulse
signal processing select bit
TA3P
Timer A3 two-phase pulse
signal processing select bit
TA4P
Timer A4 two-phase pulse
signal processing select bit
Fig. 1.49. Timer A-related registers (2)
1-72
When reset
0016
Function
0 : Down count
1 : Up count
This specification becomes valid
when the up/down flag content is
selected for up/down switching
cause
0 : two-phase pulse signal
processing disabled
1 : two-phase pulse signal
processing enabled
When not using the two-phase
pulse signal processing function,
set the select bit to “0”
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
One-shot start flag
b7
b6
b5
b4
b3
b2
b1
Symbol
ONSF
b0
Bit symbol
Address
038216
When reset
00X00000 2
Bit name
Function
TA0OS
Timer A0 one-shot start flag
TA1OS
Timer A1 one-shot start flag
TA2OS
Timer A2 one-shot start flag
TA3OS
Timer A3 one-shot start flag
TA4OS
Timer A4 one-shot start flag
R W
1 : Timer start
When read, the value is “0”
Nothing is assigned.
Write "0" when writing to this bit. When read, the value is indeterminate.
b7 b6
TA0TGL
TA0TGH
Timer A0 event/trigger
select bit
0
0
1
1
0
1
0
1
:
:
:
:
Input on TA0 IN is selected (Note)
TB2 overflow is selected
TA4 overflow is selected
TA1 overflow is selected
Note: Set the corresponding port direction register to “0”.
Trigger select register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
TRGSR
Bit symbol
Address
0383 16
When reset
0016
Bit name
Function
R W
b1 b0
TA1TGL
Timer A1 event/trigger
select bit
TA1TGH
0
0
1
1
0
1
0
1
:
:
:
:
TB2 overflow is selected
TA0 overflow is selected
TA2 overflow is selected
:
:
:
:
TB2 overflow is selected
TA1 overflow is selected
TA3 overflow is selected
Input on TA1 IN is selected (Note)
b3 b2
TA2TGL
Timer A2 event/trigger
select bit
TA2TGH
0
0
1
1
0
1
0
1
Input on TA2 IN is selected (Note)
b5 b4
TA3TGL
TA3TGH
Timer A3 event/trigger
select bit
0
0
1
1
0
1
0
1
:
:
:
:
Input on TA3 IN is selected (Note)
TB2 overflow is selected
TA2 overflow is selected
TA4 overflow is selected
b7 b6
TA4TGL
TA4TGH
Timer A4 event/trigger
select bit
0
0
1
1
0
1
0
1
:
:
:
:
Input on TA4 IN is selected (Note)
TB2 overflow is selected
TA3 overflow is selected
TA0 overflow is selected
Note: Set the corresponding port direction register to “0”.
Clock prescaler reset flag
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
CPSRF
Bit symbol
Address
0381 16
Bit name
When reset
0XXXXXXX 2
Function
R W
Nothing is assigned.
Write "0" when writing to these bits. When read, the value is indeterminate.
CPSR
Clock prescaler reset flag
Fig. 1.50. Timer A-related registers (3)
1-73
0 : No effect
1 : Prescaler is reset
(When read, the value is “0”)
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Timer mode
In this mode, the timer counts an internally generated count source. (See Table 1.25.) Figure 1.51 shows
the Timer Ai mode register in timer mode.
Usage Precautions
Reading the Timer Ai register while a count is in progress allows reading, with arbitrary timing, the value of
the counter. Reading the Timer Ai register with the reload timing gets “FFFF16”. Reading the Timer Ai register
after setting a value in theTimer Ai register with a count halted but before the counter starts counting gets a
proper value.
Table 1.25. Timer mode specifications
Item
Count source
Count operation
Specification
f1, f8, f32, fc32
Count down
When the timer underflows, it reloads the reload register contents before counting continues.
Divide ratio
1/(n+1)
n: Set value
Count start condition
Count start flag is set (=1)
Count stop condition
Count start flag is reset (=0)
Interrupt request
generation timing
When timer underflows
TAiIN pin function
Programmable I/O port or gate input
TAiOUT pin function
Programmable I/O port or pulse output
Read from timer
Count value can be read out by reading Timer Ai register
Write to timer
When counting stops
When a value is written to Timer Ai register, it is written to both reload register
and counter
When counting is in progress
When a value is written to Timer Ai regiser, it is written to only reload register
(Transferred to counter at next reload time).
Select function
Gate function
Counting can be started and stopped by the TAiIN pin s input signal.
Pulse output function
Each timer the timer underflows, the TAiOUT pin s polarity is reversed.
1-74
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Ai mode register
b7
b6
b5
b4
b3
b2
0
b1
b0
0 0
Symbol
TAiMR(i=0 to 4)
Bit symbol
TMOD0
TMOD1
MR0
When reset
0016
Address
039616 to 039A 16
Bit name
Function
R W
b1 b0
Operation mode
select bit
0 0 : Timer mode
Pulse output function
select bit
0 : Pulse is not output
(TAiOUT pin is a normal port pin)
1 : Pulse is output (Note 1)
(TA iOUT pin is a pulse output pin)
b4 b3
0 X (Note 2) : Gate function not available
MR1
(TAi IN pin is a normal port pin)
Gate function select bit
MR2
MR3
1 0 : Timer counts only when TA iIN pin is
held “L” (Note 3)
1 1 : Timer counts only when TA iIN pin is
held “H” (Note 3)
0 (Must always be fixed to “0” in timer mode)
b7 b6
TCK0
Count source select bit
TCK1
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
Note 1: The settings of the corresponding port register and port direction register
are invalid.
Note 2: The bit can be "0" or "1".
Note 3: Set the corresponding port direction register to "0".
Fig. 1.51. Timer Ai mode register in timer mode
(2) Event counter mode
In this mode, the timer counts an external signal or an internal timer’s overflow. Timers A0 and A1 can
count a single-phase external signal. Timers A2, A3, and A4 can count a single-phase and a two-phase
external signal. Table 1.26 lists timer specifications when counting a single-phase external signal.
Figure 1.52 shows the Timer Ai mode register in event counter mode. Table 1.27 lists timer specifications when counting a two-phase external signal. Figure 1.53 shows the Timer Ai mode register in event
counter mode.
Usage Precautions
(1) Reading the Timer Ai register while a count is in progress allows reading, with arbitrary timing, the value
of the counter. Reading the Timer Ai register with the reload timing gets “FFFF16” by underflow or “000016” by
overflow. Reading the Timer Ai register after setting a value in the Timer Ai register with a count halted but
before the counter starts counting gets a proper value.
(2) When stop counting in free run type, set timer again.
1-75
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.26. Timer specifications in event counter mode (when not processing two-phase pulse signal)
Item
Specification
Count source
External signals input to TAiIN pin (effective edge can be selected by software)
TB2 overflow, TAj overflow
Count operation
Up count or down count can be selected by external signal or software.
When the timer overflows or underflows, it reloads the reload register contents
before counting continues (Note)
Divide ratio
1/(FFFF16 - n+1) for up count
1/(n + 1) for down count
n: Set value
Count start condition
Count start flag is set (=1)
Count stop condition
Count start flag is reset (=0)
Interrupt request
generation timing
The timer overflows or underflows.
TAiIN pin function
Programmable I/O port or count source input
TAiOUT pin function
Programmable I/O port or pulse output, or up/down count select input
Read from timer
Count value can be read out by reading Timer Ai register
Write to timer
When counting stops
When a value is written to Timer Ai register, it is written to both reload register
and counter
When counting is in progress
When a value is written to Timer Ai register, it is written to only reload register
(Transferred to counter at next reload time).
Select function
Free-run count function
Even when the timer overflows or underflows, the reload register content is not
reloaded to it.
Pulse output function
Each timer the timer overflows or underflows, the TAiOUT pin s polarity is
reversed.
Note: This does not apply when the free-fun function is selected.
Timer Ai mode register
b7
b6
b5
0
b4
b3
b2
b1
b0
Symbol
TAiMR(i = 0, 1)
0 1
Bit symbol
TMOD0
TMOD1
Address
0396 16, 039716
Bit name
Operation mode select bit
When reset
0016
Function
0 1 : Event counter mode (Note 1)
Pulse output function
select bit
0 : Pulse is not output
(TA iOUT pin is a normal port pin)
1 : Pulse is output (Note 2)
(TA iOUT pin is a pulse output pin)
MR1
Count polarity
select bit (Note 3)
0 : Counts external signal's falling edge
1 : Counts external signal's rising edge
MR2
Up/down switching
cause select bit
0 : Up/down flag's content
1 : TA iOUT pin's input signal (Note 4)
MR3
0 (Must always be fixed to “0” in event counter mode)
TCK0
Count operation type
select bit
TCK1
Invalid in event counter mode
Can be “0” or “1”
MR0
RW
b1 b0
0 : Reload type
1 : Free-run type
Note 1: In event counter mode, the count source is selected by the event / trigger select bit
(addresses 0382 16 and 0383 16).
Note 2: The settings of the corresponding port register and port direction register are invalid.
Note 3: Valid only when counting an external signal.
Note 4: When an "L" signal is input to the TAiOUT pin, the downcount is activated. When "H",
the upcount is activated. Set the corresponding port direction register to "0".
Fig. 1.52. Timer Ai mode register in event counter mode
1-76
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.27. Timer specifications in event counter mode (when processing two-phase pulse signal with
Timers A2, A3,and A4)
Item
Specification
Count source
• Two-phase pulse signals input to TAi IN or TAi OUT pin
Count operation
• Up count or down count can be selected by two-phase pulse signal
• When the timer overflows or underflows, the reload register content is
reloaded and the timer starts over again (Note)
Divide ratio
1/ (FFFF 16 - n + 1) for up count
1/ (n + 1) for down count
n : Set value
Count start condition
Count start flag is set (= 1)
Count stop condition
Count start flag is reset (= 0)
Interrupt request generation timing
Timer overflows or underflows
TAi IN pin function
Two-phase pulse input
TAi OUT pin function
Two-phase pulse input
Read from timer
Count value can be read out by reading Timer A2, A3, or A4 register
Write to timer
• When counting stopped
When a value is written to Timer A2, A3, or A4 register, it is written to both
reload register and counter
• When counting in progress
When a value is written to Timer A2, A3, or A4 register, it is written to only
reload register. (Transferred to counter at next reload time.)
Select function
• Normal processing operation
The timer counts up rising edges or counts down falling edges on the TAi IN
pin when input signal on the TAi OUT pin is “H”
TAi OUT
TAi IN
(i=2,3)
Up
Count
Up
Count
Up
Count
Down
Count
Down
Count
Down
Count
• Multiply-by-4 processing operation
If the phase relationship is such that the TAi IN pin goes “H” when the input
signal on the TAi OUT pin is “H”, the timer counts up rising and falling edges
on the TAi OUT and TAi IN pins. If the phase relationship is such that the
TAi IN pin goes “L” when the input signal on the TAiOUT pin is “H”, the timer
counts down rising and falling edges on the TAi OUT and TAi IN pins.
TAiOUT
Count up all edges
Count down all edges
TAiIN (i=3,4)
Count up all edges
Note: This does not apply when the free-run function is selected
1-77
Count down all edges
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Ai mode register
(When not using two-phase pulse signal processing)
b7
b6
b5
b4
b3
b2
0
b1
b0
0 1
Symbol
Address
When reset
TAiMR(i = 2 to 4) 039816 to 039A 16
0016
Bit symbol
TMOD0
Bit name
Function
Operation mode select bit
0 1 : Event counter mode
MR0
Pulse output function
select bit
0 : Pulse is not output
(TAi OUT pin is a normal port pin)
1 : Pulse is output (Note 1)
(TAi OUT pin is a pulse output pin)
MR1
Count polarity
select bit (Note 2)
0 : Counts external signal's falling edges
1 : Counts external signal's rising edges
MR2
Up/down switching
cause select bit
0 : Up/down flag's content
1 : TA iOUT pin's input signal (Note 3)
TMOD1
R W
b1 b0
MR3
0 : (Must always be “0” in event counter mode)
TCK0
Count operation type
select bit
0 : Reload type
1 : Free-run type
TCK1
Two-phase pulse signal
processing operation
select bit (Note 4)(Note 5)
0 : Normal processing operation
1 : Multiply-by-4 processing operation
Note 1: The settings of the corresponding port register and port direction register are invalid.
Note 2: This bit is valid when only counting an external signal.
Note 3: Set the corresponding port direction register to “0”.
Note 4: This bit is valid for the timer A3 mode register.
For timer A2 and A4 mode registers, this bit can be “0 ”or “1”.
Note 5: When performing two-phase pulse signal processing, make sure the two-phase pulse
signal processing operation select bit (address 0384 16) is set to “1”. Also, always be
sure to set the event/trigger select bit (addresses 0382 16 and 0383 16) to “00”.
Timer Ai mode register
(When using two-phase pulse signal processing)
b7
b6
b5
b4
b3
b2
b1
b0
0 1 0 0 0 1
Symbol
Address
When reset
0016
TAiMR(i = 2 to 4) 039816 to 039A 16
Bit symbol
Bit name
TMOD0
Operation mode select bit
TMOD1
Function
R W
b1 b0
0 1 : Event counter mode
MR0
0 (Must always be “0” when using two-phase pulse signal
processing)
MR1
0 (Must always be “0” when using two-phase pulse signal
processing)
MR2
1 (Must always be “1” when using two-phase pulse signal
processing)
MR3
0 (Must always be “0” when using two-phase pulse signal
processing)
TCK0
Count operation type
select bit
0 : Reload type
1 : Free-run type
TCK1
Two-phase pulse
processing operation
select bit (Note 1)(Note 2)
0 : Normal processing operation
1 : Multiply-by-4 processing operation
Note 1: This bit is valid for Timer A3 mode register.
For Timer A2 and A4 mode registers, this bit can be “0” or “1”.
Note 2: When performing two-phase pulse signal processing, make sure the two-phase
pulse signal processing operation select bit (address 038416) is set to "1".
Always be sure to set the event/trigger select bit (address 038216 ) to "00".
Fig. 1.53. Timer Ai mode register in event counter mode
1-78
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) One-shot timer mode
In this mode, the timer operates only once as shown in Table 1.28. When a trigger occurs, the timer
starts up and continues operating for a given period. Figure 1.54 shows the Timer Ai mode register in
one-shot timer mode.
Usage Precautions
(1) Setting the count start flag to “0” while a count is in progress causes as follows:
• The counter stops counting and a content of reload register is reloaded.
• The TAiOUT pin outputs “L” level.
• The interrupt request generated and the Timer Ai interrupt request bit goes to “1”.
(2) The Timer Ai interrupt request bit goes to “1” if the timer's operation mode is set using any of the following
procedures:
• Selecting one-shot timer mode after reset.
• Changing operation mode from timer mode to one-shot timer mode.
• Changing operation mode from event counter mode to one-shot timer mode.
Therefore, to useTimer Ai interrupt (interrupt request bit), set Timer Ai interrupt request bit to “0” after the
above listed changes have been made.
Table 1.28. Timer specifications in one-shot timer mode
Item
Count source
Specification
f1, f8, f32, fc32
Count operation
Divide ratio
Timer counts down
When the count reaches 000016, the timer stops counting after reloading a new
count.
If a trigger occurs when counting, the timer reloads a new count and restarts
counting.
1/n
n: Set value
Count start condition
An external trigger is input
Timer overflows
One-shot start flag is set (=1)
Count stop condition
A new count is reloaded after the count has reached 000016
The count start flag is reset (=0)
Interrupt request
generation timing
The count reaches 000016
TAiIN pin function
Programmable I/O port or trigger input
TAiOUT pin function
Programmable I/O port or pulse output
Read from timer
When Timer Ai register is read, it indicates an indeterminate value.
Write to timer
When counting stops
When a value is written to Timer Ai register, it is written to both reload register
and counter
When counting is in progress
When a value is written to Timer Ai register, it is written to only reload register
(Transferred to counter at next reload time).
1-79
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Ai mode register
b7
b6
b5
0
b4
b3
b2
b1
b0
1 0
Symbol
Address
When reset
0016
TAiMR(i = 0 to 4) 039616 to 039A 16
Bit name
Bit symbol
TMOD0
TMOD1
Function
R W
b1 b0
Operation mode select bit 1 0 : One-shot timer mode
MR0
Pulse output function
select bit
0 : Pulse is not output
(TA iOUT pin is a normal port pin)
1 : Pulse is output (Note 1)
(TAi OUT pin is a pulse output pin)
MR1
External trigger select
bit (Note 2)
0 : Falling edge of TAi IN pin's input signal (Note 3)
1 : Rising edge of TAi IN pin's input signal (Note 3)
MR2
Trigger select bit
0 : One-shot start flag is valid
1 : Selected by event/trigger select
register
MR3
0 (Must always be “0” in one-shot timer mode)
b7 b6
TCK0
Count source select bit
TCK1
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
Note 1: The settings of the corresponding port register and port direction register are invalid.
Note 2: Valid only when the TAiIN pin is selected by the event/trigger select bit (address 038216
and 038316). If timer overflow is selected, this bit can be "1" or "0".
Note 3: Set the corresponding port direction register to "0".
Fig. 1.54. Timer Ai mode register in one-shot timer mode
(4) Pulse width modulation (PWM) mode
In this mode, the timer outputs pulses of a given width in succession. (See Table 1.29.) In this mode, the
counter functions as either a 16-bit pulse width modulator or an 8-bit pulse width modulator. Figure 1.55
shows theTimer Ai mode register in pulse width modulation mode. Figure 1.56 shows the example of
how a 16-bit pulse width modulator operates. Figure 1.57 shows the example of how an 8-bit pulse width
modulator operates.
Usage Precautions
(1) The timer Ai interrupt request bit becomes “1” if setting operation mode of the timer in compliance with
any of the following procedures:
• Selecting PWM mode after reset.
• Changing operation mode from timer mode to PWM mode.
• Changing operation mode from event counter mode to PWM mode.
Therefore, to useTimer Ai interrupt (interrupt request bit), set Timer Ai interrupt request bit to “0” after the
above listed changes have been made.
(2) Setting the count start flag to “0” while PWM pulses are being output causes the counter to stop counting.
If the TAiOUT pin is outputting an “H” level in this instance, the output level goes to “L”, and the Timer Ai
interrupt request bit goes to “1”. If the TAiOUT pin is outputting an “L” level in this instance, the level does not
change, and theTimer Ai interrupt request bit does not becomes “1”.
1-80
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.29. Timer specifications in pulse width modulation mode
Item
Specification
Count source
f1, f8, f32, fc32
Count operation
Timer counts down (operating as an 8-bit or 16-bit pulse modulator)
Timer reloads new count at a rising edge of PWM pulse and continues counting.
Timer is not affected by a trigger that occurs when counting.
16-bit PWM
High level width
Cycle time
n/fi
(216-1)/fi
8-bit PWM
High level width
Cycle time
n x (m + 1)/fi
n: values set Timer Ai s high-order address
(28-1) x (m+1)/fi m: values set Timer Ai s low-order address
Count start condition
External trigger is input
Timer overflows
Count start flag is set (=1)
Count stop condition
Count start flag is reset (=0)
n: Set value
fixed
Interrupt request
generation timing
PWM pulse goes L
TAiIN pin function
Programmable I/O port or trigger input
TAiOUT pin function
Pulse output
Read from timer
When Timer Ai register is read, it indicates an indeterminate value.
Write to timer
When counting stops
When a value is written to Timer Ai register, it is written to both reload register and
counter.
When counting is in progress
When a value is written to Timer Ai register, it is written to only reload register
(Transferred to counter at next reload time).
Timer Ai mode register
b7
b6
b5
b4
b3
b2
b1
b0
1 1
1
Symbol
TAiMR(i=0 to 4)
Bit symbol
TMOD0
TMOD1
Address
When reset
039616 to 039A 16
0016
Bit name
Operation mode
select bit
Function
R W
b1 b0
1 1 : PWM mode
MR0
1 (Must always be “1” in PWM mode)
MR1
External trigger select
bit (Note 1)
0: Falling edge of TAi IN pin's input signal (Note 2)
1: Rising edge of TAi IN pin's input signal (Note 2)
MR2
Trigger select bit
0: Count start flag is valid
1: Selected by event/trigger select register
MR3
16/8-bit PWM mode
select bit
0: Functions as a 16-bit pulse width modulator
1: Functions as an 8-bit pulse width modulator
Count source select bit
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
b7 b6
TCK0
TCK1
Note 1: Valid only when the TA iIN pin is selected by the event/trigger select bit
(addresses 0382 16 and 0383 16). If timer overflow is selected, this bit can be “1” or “0”.
Note 2: Set the corresponding port direction register to "0".
Fig. 1.55. Timer Ai mode register in pulse width modulation mode
1-81
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Condition
: Reload register = 0003 16 , when external trigger
(rising edge of TA iIN pin input signal) is selected
1 / f i X (2 16 – 1)
Count source
“H”
TA iIN pin
input signal
“L”
Trigger is not generated by this signal
Note: n = 0000
1 / fi X n
PWM pulse output
from TA iOUT pin
“H”
Timer Ai interrupt
request bit
“1”
“L”
“0”
fi : Frequency of count source
(f1, f8, f32, fC32)
Cleared to “0” when interrupt request is accepted, or cleared by software
Note: n = 000016 to FFFE 16
Fig. 1.56. Example of how a 16-bit pulse width modulator operates
Condition :
Reload register high-order 8 bits = 02 16
Reload register low-order 8 bits = 02 16
External trigger (falling edge of TAiIN pin input signal) is selected
8
1 / fi X (m + 1) X (2 – 1)
Count source (Note1)
TA iIN pin input signal
“H”
“L”
1 / f i X (m + 1)
“H”
Underflow signal of
8-bit prescaler (Note2) “L”
1 / f i X (m + 1) X n
PWM pulse output
from TA iOUT pin
“H”
Timer Ai interrupt
request bit
“1”
“L”
“0”
fi : Frequency of count source
(f1, f8, f32, f C32)
Cleared to “0” when interrupt request is accepted, or cleared by software
Note 1: The 8-bit prescaler counts the count source.
Note 2: The 8-bit pulse width modulator counts the 8-bit prescaler's underflow signal.
Note 3: m = 0016 to FE16; n = 0016 to FE16
Fig. 1.57. Example of how an 8-bit pulse width modulator operates
1-82
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(5) Real-time port mode
When Real-time port output is selected, the data previously written to the port Pm latch is clocked into
the Real-time port latch each time the corresponding Timer Ai underflows. The Real-time port data is
written to the corresponding port Pm register. When the Real-time port mode select bit changes state
from "0" to "1", the value of the Real-time port latch becomes "0", which is ouput from the corresponding pin. It is when Timer Ai underflows first that the Real-time port data is ouput. If the Real-time port
data is modified when the Real-time port function is enabled, the modified value is output when Timer
Ai underflows next time. The port functions as an ordinary port when the Real-time port function is
disabled.
Make sure Timer Ai for Real-time port output is set for timer mode, and is set to have "no gate
function" using the gate function select bit. Also, before setting the Real-time port mode select bit to
"1", temporarily turn off Timer Ai and write its set value to the register. Figure 1.58 shows the block
diagram for Real-time port output. Figure 1.59 shows the Real-time control register. Figure 1.60
shows timing in Real-time port output operation.
T Q
Data bus
Port
latch
P30/RTP00
D
RTP0 Real-time
port select bit
T Q
f 1 f S f 32 f C132
Timer Bj overflow
Data bus
Port
latch
P31/RTP01
D
Timer Ak
overflow
* Timer mode
Data bus
~
~
Timer Ai
Noise
filter
2
TA iiN
~
~
Timer Ai interrupt
Timer Ai+1
overflow
T Q
Data bus
Port
latch
P46/RTP70
D
j=2, k=4, 0, m=0, 1 when i=0, 1
RTP7 Real-time
port select bit
Set values for Real-time port used in Timer Ai mode register
T Q
Timer Ai mode register (Address 039616 and 039716)
b7
b6
b5
b4
0
0
b3
b2
b1
b0
0
0
Data bus
Port
latch
D
Real time port latch
Fig. 1.58. Block diagram of Real-time port output
1-83
P47/RTP71
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer A
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Real-time port control register (Note)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
RTP
Bit symbol
Address
03FF 16
When reset
XXXX0000 2
Bit name
RTP1
RTP2
RTP3
P40, P4 1 real-time port
mode select bit
RTP4
R W
Function
P30 , P3 1 real-time port
mode select bit
P32, P33 real-time port
mode select bit
P34, P3 5 real-time port
mode select bit
P36, P3 7 real-time port
mode select bit
RTP0
The corresponding ports of
output is controlled
0 : Ordinary port output
1 : Real-time port output
O O
P42, P4 3 real-time port
mode select bit
P44, P45 real-time port
mode select bit
RTP5
RTP6
O O
O O
P46, P4 7 real-time port
mode select bit
RTP7
O O
Note: The corresponding port direction register is invalid
Figure 1.59. Real-time port control register
Underflow
Counter content (hex)
d
r
t
de en
Un opm
el
ev
Underflow
Start count
“1”
Timer Ai. Count start flag
“0”
Timer Ai interrupt
request bit
“1”
“0”
(i=0, 1, 5, 6)
AA16
5516
Real time port output
Writing to port Pm register
(m=0, 1, 2, 12)
5516
Value to port Pm (example)
AA16
Note : After a reset, the value of the real time port latch is “00”.
The value of the real time port latch changes irrespective of the real time
port mode select bit as the value of the port Pm register is updated by
an underflow of the corresponding timer
Figure 1.60. Timing in Real-time port output operation
1-84
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer B
Figure 1.61shows the block diagram of Timer B. Figures 1.62 and 1.63 show the Timer B-related registers.
Use the Timer Bi mode register (i= 0 to 5) bits 0 and 1 to choose the desired mode.
Timer B has three operation modes listed as follows:
•Timer mode: The timer counts an internal count source.
•Event counter mode: The timer counts pulses from an external source or a timer overlfow.
•Pulse period/pulse width measuring mode: The timer measures an external signal's pulse period or
pulse width.
Data bus high-order bits
Data bus low-order bits
Clock source selection
Low-order 8 bits
f1
• Timer
• Pulse period/pulse width measurement
f8
f32
fC32
Reload register (16)
Counter (16)
• Event counter
Count start flag
Polarity switching
and edge pulse
TBiIN
(i = 0 to 5)
High-order 8-bits
(address 0380 16)
Counter reset circuit
Can be selected in only
event counter mode
TBi
Timer B0
Timer B1
Timer B2
Timer B3
Timer B4
Timer B5
TBj overflow
j = i – 1.
Note, however, j = 2 when i = 0
j = 5 when i = 3
Address
0391 16 0390 16
0393 16 0392 16
039516 039416
035116 035016
035316 035216
035516 035416
TBj
Timer B2
Timer B0
Timer B1
Timer B5
Timer B3
Timer B4
Fig. 1.61. Block diagram of Timer B
Timer Bi mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
Address
TBiMR(i = 0 to 5) 039B16 to 039D 16
035B16 to 035D 16
Bit symbol
Function
Bit name
R
b1 b0
TMOD0
TMOD1
When reset
00XX0000 2
00XX0000 2
Operation mode select bit
0 0 : Timer mode
0 1 : Event counter mode
1 0 : Pulse period/pulse width
measurement mode
1 1 : Inhibited
MR0
MR1
MR2
Function varies with each operation mode
(Note 1)
(Note 2)
MR3
TCK0
TCK1
Count source select bit
(Function varies with each operation mode)
Note 1: Timer B0, Timer B3.
Note 2: Timer B1, Timer B2, Timer B4, Timer B5.
Fig. 1.62. Timer B-related registers (1)
1-85
W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Bi register (Note)
(b15)
b7
(b8)
b0 b7
b0
Symbol
TB0
TB1
TB2
TB3
TB4
TB5
Address
039116, 0390 16
039316, 0392 16
039516, 0394 16
035116, 0350 16
035316, 0352 16
035516, 0354 16
Function
When reset
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Values that can be set
• Timer mode
Counts the timer's period
000016 to FFFF 16
• Event counter mode
Counts external pulses input or a timer overflow
000016 to FFFF 16
R W
• Pulse period / pulse width measurement mode
Measures a pulse period or width
Note: Read and write data in 16-bit units.
Count start flag
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
TABSR
Bit symbol
Address
038016
When reset
0016
Bit name
TA0S
Timer A0 count start flag
TA1S
Timer A1 count start flag
TA2S
Timer A2 count start flag
TA3S
Timer A3 count start flag
TA4S
Timer A4 count start flag
TB0S
Timer B0 count start flag
TB1S
Timer B1 count start flag
TB2S
Timer B2 count start flag
Function
R W
0 : Stops counting
1 : Starts counting
Timer B3, 4, 5 count start flag
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
TBSR
Bit symbol
Address
034016
When reset
000XXXXX 2
Bit name
Function
R W
Nothing is assigned.
Write "0" when writing to these bits. When read, the value is "0".
TB3S
Timer B3 count start flag
TB4S
Timer B4 count start flag
TB5S
Timer B5 count start flag
0 : Stops counting
1 : Starts counting
Clock prescaler reset flag
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
CPSRF
Bit symbol
Address
038116
When reset
0XXXXXXX 2
Bit name
Function
Nothing is assigned.
Write "0" when writing to these bits. When read, the value is "0".
CPSR
Clock prescaler reset flag
Fig. 1.63. Timer B-related registers (2)
1-86
0 : No effect
1 : Prescaler is reset
(When read, the value is “0”)
R W
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Timer mode
In this mode, the timer counts an internally generated count source. (See Table 1.30).
Figure 1.64 shows the Timer Bi mode register in timer mode.
Usage Precaution
Reading the Timer Bi register while a count is in progress allows reading , with arbitrary timing, the value of
the counter. Reading the Timer Bi register with the reload timing gets “FFFF16”. Reading the Timer Bi
register after setting a value in the Timer Bi register with a count halted but before the counter starts counting
gets a proper value.
Table 1.30. Timer mode specifications
Item
Count source
Count operation
Specification
f1, f8, f32, fc32
Count down
When the timer underflows, it reloads the reload register contents before continuous counting
Divide ratio
1/(n+1)
Count start condition
Count start flag is set (=1)
Count stop condition
Count start is reset (=0)
Interrupt request generation timing
When the timer underflows
TBiIN pin function
Programmable I/O port or gate input
Read from timer
Count value can be read out by reading Timer Bi register
Write to timer
n: Set value
When counting stopped
When a value is written to Timer Bi register, it is written to both reload register and counter
When the timer underflows, it reloads the reload register contents before continuous counting
When a value is written to Timer Bi register,it is written to only reload register
(Transferred to counter at next reload time)
1-87
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Bi mode register
b7
b6
b5
b4
b3
b2
b1
b0
0 0
Symbol
TBiMR(i=0 to 5)
Bit symbol
TMOD0
TMOD1
MR0
MR1
Address
039B16 to 039D 16
035B16 to 035D 16
When reset
00XX0000 2
00XX0000 2
Bit name
Function
Operation mode select bit
W
0 0 : Timer mode
Invalid in timer mode
Can be “0” or “1”
0 (Fixed to “0” in timer mode ; i = 0, 3)
MR2
R
b1 b0
(Note 1)
Nothing is assigned (i=1, 2, 4, 5)
Write "0" when writing to this bit. If read, the value is indeterminate. (Note 2)
Invalid in timer mode.
MR3
Write "0" when writing to this bit. If read in timer mode,
the value is indeterminate.
b7 b6
TCK0
Count source select bit
TCK1
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
Note 1: Timer B0, Timer B3.
Note 2: Timer B1, Timer B2, Timer B4, Timer B5.
Fig. 1.64. Timer Bi mode register in timer mode
(2) Event counter mode
In this mode, the timer counts an external signal or an internal timer's overflow. (See Table 1.31).
Figure 1.65. shows the Timer Bi mode register in event counter mode.
Usage Precaution
Reading the Timer Bi register while a count is in progress allows reading , with arbitrary timing, the value of
the counter. Reading the Timer Bi register with the reload timing gets “FFFF16”. Reading the Timer Bi
register after setting a value in the Timer Bi register with a count halted but before the counter starts counting
gets a proper value
1-88
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.31. Timer specifications in event counter mode
Item
Specification
Count source
•
•
External signals input to TBiIN pin
Effective edge of count source can be a rising edge or falling edge or both as
selected by software
Count operation
•
•
Count down
When the timer underflows, it reloads the reload register content before continous counting.
Divide ratio
1/(n + 1)
Count start condition
Count start flag is set (=i)
Count stop condition
Count start flag is reset (=0)
Interrupt request
generation timing
The timer underflows.
TBiIN pin function
Count source input
Read from timer
Count value can be read out by reading Timer Bi register
Write to timer
•
•
n: Set value
When counting stops
When a value is written to Timer Bi register, it is written to both reload register
and counter.
When counting is in progress
When a value is written to Timer Bi register, it is written to only reload register.
(Transferred to counter at next reload time).
Timer Bi mode register
b7
b6
b5
b4
b3
b2
b1
b0
0 1
Symbol
TBiMR(i=0 to 5)
Bit symbol
TMOD0
TMOD1
Address
039B 16 to 039D 16
035B 16 to 035D 16
When reset
00XX0000 2
00XX0000 2
Bit name
Function
Operation mode select bit
0 1 : Event counter mode
Count polarity select
bit (Note 1)
0 0 : Counts external signal's
falling edges
0 1 : Counts external signal's
rising edges
1 0 : Counts external signal's
falling and rising edges
1 1 : Inhibited
b3 b2
MR0
MR1
0 (Fixed to “0” in event counter mode; i = 0, 3)
MR2
Nothing is assigned (i = 1, 2, 4, 5).
Write "0" when writing to this bit. If read, the value
is indeterminate.
MR3
Invalid in event counter mode.
In an attempt to write to this bit, write “0”. If read, the value in
event counter mode, is indeterminate.
TCK0
Invalid in event counter mode.
Can be “0” or “1”.
TCK1
R
b1 b0
Event clock select
0 : Input from TBi IN pin (Note 4)
1 : TBj overflow
(j = i – 1; however, j = 2 when i = 0,
j = 5 when i = 3)
Note 1: Valid only when input from the TBi IN pin is selected as the event clock.
If timer's overflow is selected, this bit can be “0” or “1”.
Note 2: Timer B0, Timer B3.
Note 3: Timer B1, Timer B2, Timer B4, Timer B5.
Note 4: Set the corresponding port direction register to “0”.
Fig. 1.65. Timer Bi mode register in event counter mode
1-89
(Note 2)
(Note 3)
W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) Pulse period/pulse width measurement mode
In this mode, the timer measures the pulse period or pulse width of an external signal. (See Table 1.32).
Figure 1.66 shows the Timer Bi mode register in pulse period/pulse width measurement mode. Figure
1.67 shows the operation timing when measuring a pulse period. Figure 1.68 shows the operation timing
when measuring a pulse width.
Usage Precautions
(1) If changing the measurement mode select bit is set after a count is started, the Timer Bi interrupt request
bit goes to “1”.
(2) When the first effective edge is input after a count is started, an indeterminate value is transferred to the
reload register. At this time, Timer Bi interrupt request is not generated.
Table 1.32. Timer specifications in pulse period/pulse width measurement mode
Item
Count source
Specification
f1, f8, f32, fc32
Count operation
Count up
Counter value 000016 is transferred to reload register at measurement pulse s effective edge and the timer continues counting.
Count start condition
Count start flag is set (=1)
Count stop condition
Count start flag is reset (=0)
Interrupt request
generation timing
When measurement pulse s effective edge is input (Note 1)
When an overflow occurs. (Simultaneously, the Timer Bi overflow flag changes to
1 . The timer Bi overlfow changes to 0 when the count start flag is 1 and the
value is written to another Timer Bi timer mode register).
TBiIN pin function
Measurement pulse input
Read from timer
When Timer Bi register is read, it indicates the reload register s content (measurement
result) (Note 2)
Write to timer
Cannot write to timer
Note 1: An interrupt requst is not generated when the first effective edge is input after the timer has started counting.
Note 2: The value read out from the Timer Bi register is indeterminate until the second effective edge is input.
1-90
d
r
t
de en
Un opm
l
e
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer Bi mode register
b7
b6
b5
b4
b3
b2
b1
b0
1 0
Symbol
TBiMR(i=0 to 5)
Bit symbol
TMOD0
TMOD1
Address
039B 16 to 039D 16
035B 16 to 035D 16
When reset
00XX0000 2
00XX0000 2
Bit name
Function
R
W
b1 b0
Operation mode
select bit
1 0 : Pulse period / pulse width
measurement mode
b3 b2
MR0
Measurement mode
select bit
MR1
0 0 : Pulse period measurement (Interval between
measurement pulse's falling edge to falling edge)
0 1 : Pulse period measurement (Interval between
measurement pulse's rising edge to rising edge)
1 0 : Pulse width measurement (Interval between
measurement pulse's falling edge to rising edge,
and between rising edge to falling edge)
1 1 : Inhibited
0 (Fixed to “0” in pulse period/pulse width measurement mode; i = 0, 3)
MR2
MR3
Nothing is assigned. ( i= 1, 2, 4, 5)
Write "0" when writing to this bit. If read, the value is indeterminate.
Timer Bi overflow
flag ( Note 1)
0 : Timer did not overflow
1 : Timer has overflowed
Count source
select bit
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
(Note 3)
b7 b6
TCK0
TCK1
(Note 2)
Note 1: The Timer Bi overflow flag changes to “0” when the count start flag is “1” and a value is written to the
Timer Bi mode register. This flag cannot be set to “1” by software.
Note 2: Timer B0, Timer B3.
Note 3: Timer B1, Timer B2, Timer B4, Timer B5.
Fig. 1.66. Timer Bi mode register in pulse period/pulse width measurement mode
Count source
Measurement pulse
Reload register
transfer timing
“H”
“L”
Transfer
(indeterminate value)
Transfer
(measured value)
counter
(Note 1)
(Note 1)
(Note 2)
Timing at which counter
reaches “0000 16”
Count start flag
“1”
“0”
Timer Bi interrupt
request bit
“1”
Timer Bi overflow flag
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software.
“0”
Note 1: Counter is initialized at completion of measurement.
Note 2: Timer has overflowed.
Fig. 1.67. Operation timing when measuring a pulse period
1-91
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer B
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Count source
Measurement pulse
Reload register
transfer timing
“H”
“L”
counter
Transfer
(indeterminate
value)
(Note 1)
Transfer
(measured value)
(Note 1)
Transfer
(measured
value)
(Note 1)
Transfer
(measured value)
(Note 1)
(Note 2)
Timing at which counter
reaches “0000 16”
Count start flag
“1”
“0”
Timer Bi interrupt
request bit
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software.
Timer Bi overflow flag
“1”
“0”
Note 1: Counter is initialized at completion of measurement.
Note 2: Timer has overflowed.
Fig. 1.68. Operation timing when measuring a pulse width
1-92
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timer functions for three-phase motor control
Use of more than one built-in Timer A and Timer B provides the means of outputting three-phase motor
driving waveforms.
Figures 1.69 to 1.71 show registers related to timers for three-phase motor control.
Three-phase PWM control register 0
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
Address
When reset
INVC0
0348 16
0016
Bit symbol
INV00
Bit name
Description
R
W
Effective interrupt output 0: A Timer B2 interrupt occurs when the timer
polarity select bit
A1 reload control signal is “1”.
(Note 4)
1: A Timer B2 interrupt occurs when the timer
A1 reload control signal is “0”.
Effective only in three-phase mode 1
INV01
Effective interrupt output 0: Not specified.
specification bit
1: Selected by the effective interrupt output
(Note4)
polarity selection bit.
Effective only in three-phase mode 1
INV02
Mode select bit
(Note 2)
0: Normal mode
1: Three-phase PWM output mode
INV03
Output control bit
0: Output disabled
1: Output enabled
INV04
Positive and negative
phases concurrent L
output disable function
enable bit
0: Feature disabled
1: Feature enabled
INV05
Positive and negative
phases concurrent L
output detect flag
0: Not detected yet
1: Already detected
INV06
Modulation mode select
bit (Note 3)
0: Triangular wave modulation mode
1: Sawtooth wave modulation mode
INV07
Software trigger bit
1: Trigger generated
The value, when read, is “0”.
(Note 1)
Note 1: No value other than “0” can be written.
Note 2: Selecting three-phase PWM output mode causes P8 0, P8 1, and P7 2 through P7 5 to output U, U, V, V, W, and W, and works the
timer for setting short circuit prevention time, the U, V, W phase output control circuits, and the circuit for setting Timer B2 interrupt
frequency.
Note 3: In triangular wave modulation mode:
The short circuit prevention timer starts in synchronization with the falling edge of Timer Ai output.
The data transfer from the three-phase buffer register to the three-phase output shift register is made only once in synchronization
with the transfer trigger signal after writing to the three-phase output buffer register.
In sawtooth wave modulation mode:
The short circuit prevention timer starts in synchronization with the falling edge of Timer A output and with the transfer trigger signal
The data transfer from the three-phase output buffer register to the three-phase output shift register is made with respect to every
transfer trigger.
Note 4: To write “1” both to bit 0 (INV00) and bit 1 (INV01) of the three-phase PWM control register, set in advance the content of the Timer
B2 interrupt occurrences frequency set counter.
Three-phase
PWM control register 1
b7 b6 b5 b4 b3 b2 b1 b0
0
Symbol
Address
When reset
INVC1
0349 16
0016
Bit symbol
Bit name
Description
INV10
Timer Ai start trigger
signal select bit
0: Timer B2 overflow signal
1: Timer B2 overflow signal,
signal for writing to timer B2
INV11
Timer A1-1, A2-1, A4-1
control bit
0: Three-phase mode 0
1: Three-phase mode 1
INV12
Short circuit timer count
source select bit
0 : Not to be used
1 : f 1/2
Nothing is assigned.
Write "0" when writing to this bit. If read, the value is "0".
Reserved bit
Always set to “0”
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note 1: To use three-phase PWM output mode, write “1” to INV12.
Fig. 1.69. Registers related to timers for three-phase motor control
1-93
R
W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions For Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Three-phase output buffer register 0
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
IDB0
Address
034A 16
Bit Symbol
Bit name
When reset
3F16
Function
DU0
U phase output buffer 0
Setting in U phase output buffer 0
DUB0
U phase output buffer 0
Setting in U phase output buffer 0
DV0
V phase output buffer 0
Setting in V phase output buffer 0
DVB0
V phase output buffer 0
Setting in V phase output buffer 0
DW0
W phase output buffer 0
Setting in W phase output buffer 0
DWB0
W phase output buffer 0
Setting in W phase output buffer 0
R
W
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note: When executing read instruction of this register, the contents of three-phase shift
register is read out.
Three-phase output buffer register 1
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
IDB1
Address
034B 16
When reset
3F16
Bit Symbol
Bit name
Function
DU1
U phase output buffer 1
Setting in U phase output buffer 1
DUB1
U phase output buffer 1
Setting in U phase output buffer 1
DV1
V phase output buffer 1
Setting in V phase output buffer 1
DVB1
V phase output buffer 1
Setting in V phase output buffer 1
DW1
W phase output buffer 1
Setting in W phase output buffer 1
DWB1
W phase output buffer 1
Setting in W phase output buffer 1
R
W
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
Note: When executing read instruction of this register, the contents of three-phase shift
register is read out.
Dead time timer
b7
b0
Symbol
DTT
Address
034C 16
Function
When reset
Indeterminate
Values that can be set
Set dead time timer
R
W
R
W
1 to 255
Timer B2 interrupt occurrences frequency set counter
b3
b0
Symbol
ICTB2
Address
034D 16
Function
When reset
Indeterminate
Values that can be set
Set occurrence frequency of Timer B2
interrupt request
1 to 15
Note1: In setting 1 to bit 1 (INV01) - the effective interrupt output specification bit - of threephase PWM control register 0, do not change the B2 interrupt occurrences frequency
set counter to deal with the timer function for three-phase motor control.
Note 2: Do not write at the timing of an overflow occurrence in Timer B2
Fig. 1.70. Registers related to timers for three-phase motor control
1-94
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
Timer Ai register (Note)
(b15)
b7
(b8)
b0 b7
b0
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Symbol
TA1
TA2
TA4
TB2
Address
038916,0388 16
038B16,038A 16
038F16,038E 16
039516,0394 16
When reset
Indeterminate
Indeterminate
Indeterminate
Indeterminate
Function
Values that can be set
• Timer mode
Counts an internal count source
0000 16 to FFFF 16
• One-shot timer mode
Counts a one shot width
0000 16 to FFFF 16
R W
Note: Read and write data in 16-bit units.
Timer Ai-1 register (Note)
(b15)
b7
(b8)
b0 b7
b0
Symbol
TA11
TA21
TA41
Address
034316,0342 16
034516,0344 16
034716,0346 16
Function
When reset
Indeterminate
Indeterminate
Indeterminate
Values that can be set
Counts an internal count source
R W
0000 16 to FFFF 16
Note: Read and write data in 16-bit units.
Trigger select register
b7 b6 b5 b4
b3 b2 b1 b0
Symbol
TRGSR
Address
038316
Bit symbol
TA1TGL
Bit name
Timer A1 event/trigger
select bit
TA1TGH
TA2TGL
Timer A3 event/trigger
select bit
b5 b4
Timer A4 event/trigger
select bit
b7 b6
TA4TGH
R W
0 0 : Input on TA1 IN is selected (Note)
0 1 : TB2 overflow is selected
1 0 : TA0 overflow is selected
1 1 : TA2 overflow is selected
b3 b2
TA3TGH
TA4TGL
Function
b1 b0
Timer A2 event/trigger
select bit
TA2TGH
TA3TGL
When reset
0016
0 0 : Input on TA2 IN is selected (Note)
0 1 : TB2 overflow is selected
1 0 : TA1 overflow is selected
1 1 : TA3 overflow is selected
0 0 : Input on TA3 IN is selected (Note)
0 1 : TB2 overflow is selected
1 0 : TA2 overflow is selected
1 1 : TA4 overflow is selected
0 0 : Input on TA4 IN is selected (Note)
0 1 : TB2 overflow is selected
1 0 : TA3 overflow is selected
1 1 : TA0 overflow is selected
Note: Set the corresponding port direction register to “0”.
Count start flag
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
TABSR
Bit symbol
Address
038016
When reset
0016
Bit name
TA0S
Timer A0 count start flag
TA1S
Timer A1 count start flag
TA2S
Timer A2 count start flag
TA3S
Timer A3 count start flag
TA4S
Timer A4 count start flag
TB0S
Timer B0 count start flag
TB1S
Timer B1 count start flag
TB2S
Timer B2 count start flag
Function
0 : Stops counting
1 : Starts counting
Fig. 1.71. Registers related to timers for three-phase motor control
1-95
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions For Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Three-phase motor driving waveform output mode (three-phase waveform mode)
Setting “1” in the mode select bit (bit 2 at 034816) shown in Figure 1.69, causes three-phase waveform
mode that uses four Timers A1, A2, A4, and B2 to be selected. As shown in Figure 1.72, set Timers
A1, A2, and A4 in one-shot timer mode, set the trigger in Timer B2, and setTimer B2 in timer mode
using the respective timer mode registers.
Timer Ai mode register
Symbol
TA1MR
TA2MR
TA3MR
b7 b6 b5 b4 b3 b2 b1 b0
0 1
1 0
Bit symbol
TMOD0
Address
039716
0398 16
039A 16
When reset
0016
0016
0016
Bit name
Function
Operation mode
select bit
b1 b0
MR0
Pulse output function
select bit
0 (Must always be “0” in three-phase PWM
output mode)
MR1
External trigger select
bit
Invalid in three-phase PWM output mode
MR2
Trigger select bit
1 : Selected by event/trigger select
register
MR3
0 (Must always be “0” in one-shot timer mode)
TCK0
Count source select bit
TMOD1
TCK1
RW
1 0 : One-shot timer mode
b7 b6
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
Timer B2 mode register
b7 b6 b5 b4 b3 b2 b1 b0
0
0 0
Symbol
TB2MR
Bit symbol
TMOD0
Address
039D 16
Bit name
Operation mode select bit
TMOD1
MR0
When reset
00XX0000 2
Function
b1 b0
0 0 : Timer mode
MR1
Invalid in timer mode
Can be “0” or “1”
MR2
0 (Fixed to “0” in timer mode ; i = 0)
MR3
Invalid in timer mode.
b7 b6
TCK0
Count source select bit
TCK1
0 0 : f1
0 1 : f8
1 0 : f 32
1 1 : f C32
Fig. 1.72. Timer mode registers in three-phase waveform mode
1-96
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Figure 1.73 shows the block diagram for three-phase waveform mode. In three-phase waveform
mode, the positive-phase waveforms (U phase, V phase, and W phase) and negative waveforms (U
phase, V phase, and W phase), six waveforms in total, are output from P80, P81, P72, P73, P74, and
P75 as active on the “L” level. Of the timers used in this mode, Timer A4 controls the U phase and U
phase, timer A1 controls the V phase and V phase, and Timer A2 controls the W phase and W phase
respectively; Timer B2 controls the periods of one-shot pulse output from Timers A4, A1, and A2.
In outputting a waveform, dead time can be set so as to cause the “L” level of the positive waveform
output (U phase, V phase, and W phase) not to lap over the “L” level of the negative waveform output
(U phase, V phase, and W phase).
To set the dead time, use three 8-bit timers sharing the reload register. A value from 1 through 255
can be set as the count of the timer for setting dead time. The timer for setting dead time works as a
one-shot timer. If a value is written to the timer (034C16), the value is written to the reload register
shared by the three timers for setting dead time.
Any of the timers for setting dead time takes the value of the reload register into its counter, if a start
trigger comes from its corresponding timer, and performs a down count in line with the clock source
selected by the dead time timer count source select bit (bit 2 at 034916). The timer can receive another
trigger again before the count from the previous trigger is completed. In this instance, the timer reloads the reload register's contents aand starts the down count again.
Because the timer for setting dead time works as a one-shot timer, it starts outputting pulses if triggered; it stops outputting pulses as soon as its content becomes 0016, and waits for the next trigger.
The positive waveforms (U phase, V phase, and W phase) and the negative waveforms (U phase, V
phase, and W phase) in three-phase waveform mode are output from respective ports by means of
setting “1” in the output control bit (bit 3 at 034816). Setting “0” in this bit causes the ports to return to
a general purpose I/O port. This bit can be set to “0” by use of the applicable instruction, entering a
falling edge in the NMI terminal, or by resetting. Also, if “1” is set in the positive and negative phases
concurrently, the L output disable function enable bit (bit 4 at 034816) causes one of the pairs of U
phase and U phase, V phase and V phase, and W phase and W phase to go to “L”. As a result, the port
becomes the state set by the port direction register.
1-97
(Timer mode)
Timer B2
Timer A4-1
T Q
INV11
(One-shot timer mode)
Timer A4 counter
Reload
Fig. 1.73. Block diagram for three-phase waveform mode
1-98
T Q
(One-shot timer mode)
Timer A1 counter
INV11
Timer A1-1
Timer A2-1
(One-shot timer mode)
INV11
T Q
Timer A2 counter
Reload
Note: To use three-phase output mode, write "1" to INV12
To be set to “0” when Timer A2 stops
Trigger
Timer A2
1
INV06
INV06
T
Q
T
Q
T
D
Q
U phase output signal
W phase output signal
W phase output signal
n = 1 to 255
Dead time timer setting (8)
For short circuit
prevention
V phase output signal
V phase output signal
n = 1 to 255
INV05
INV04
RESET
NMI
R
INV03 D Q
W(P7 5)
W(P7 4)
V(P7 3)
V(P72)
U(P8 1)
U(P8 0)
Diagram for switching to P8 0, P81, and to P7 2 - P7 5 is not shown.
T
D Q
D Q
T
D Q
T
D Q
T
T
D Q
D Q
T
Interrupt request bit
Three-phase output
shift register
(U phase)
U phase output signal
Dead time timer setting (8)
T
U phase output
control circuit
Trigger
Trigger
Q
DUB0
D
DU0
V phase output
control circuit
Trigger
Trigger
D
DUB1
D
DU1
Bit 0 at 034B 16
Bit 0 at 034A 16
Dead time timer setting
n = 1 to 255
U phase output control circuit
Trigger
Trigger
Reload register
n = 1 to 255
Interrupt occurrence
frequency set counter
n = 1 to 15
Specifications in this manual are tentative and subject to change
To be set to “0” when timer A1 stops
Trigger
Reload
1/2
Trigger signal for
transfer
INV06
f1
INV12 (Note)
0
1
Circuit foriInterrupt occurrence
frequency set counter
Rev. G
Timer Functions For Three-phase Motor Control
Timer A1
To be set to “0” when timer A4 stops
Trigger
Timer A4
INV0 7
INV00
Control signal for timer A4 reload
Trigger signal for
timer Ai start
Signal to be
written to B2
INV10
Overflow
INV01
INV11
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
M30222 Group
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Delta modulation
To generate a PWM waveform of triangular wave modulation, set “0” in the modulation mode select
bit (bit 6 at 034816). Also, set “1” in the Timers A4-1, A1-1, A2-1 control bit (bit 1 at 034916). In this
mode, each of Timers A4, A1, and A2 has two timer registers, and alternately reloads the timer
register’s content to the counter every time Timer B2 counter’s content becomes 000016. If “1” is set to
the effective interrupt output specification bit (bit 1 at 034816), the frequency of interrupt requests that
occur every time the Timer B2 counter’s value becomes 000016 can be set by use of the Timer B2
counter (034D16) . The frequency of occurrences is dependent on the reload value of Timer B2. The
reload value cannot be "0".
Setting “1” in the effective interrupt output specification bit (bit 1 at 034816) provides the means to
choose which value of the Timer A1 reload control signal to use, “0” or “1”, to cause Timer B2’s
interrupt request to occur. To make this selection, use the effective interrupt output polarity selection
bit (bit 0 at 034816).
An example of U phase waveform is shown in Figure 1.74, and the description of waveform output
workings is given below. Set “1” in DU0 (bit 0 at 034A16). And set “0” in DUB0 (bit 1 at 034A16). In
addition, set “0” in DU1 (bit 0 at 034B16) and set “1” in DUB1 (bit 1 at 034B16). Also, set “0” in the
effective interrupt output specification bit (bit 1 at 034816) to set a value in the timer B2 interrupt
occurrence frequency set counter. By this setting, a Timer B2 interrupt occurs when the Timer B2
counter’s content becomes 000016 as many as (setting) times. Furthermore, set “1” in the effective
interrupt output specification bit (bit 1 at 034816), set in the effective interrupt polarity select bit (bit 0
at 034816) and set "1" in the interrupt occurrence frequency set counter (034D16). These settings
cause a Timer B2 interrupt to occur every other interval when the U phase output goes to “H”.
When the Timer B2 counter’s content becomes 000016, Timer A4 starts outputting one-shot pulses. In
this instance, the content of DU1 (bit 0 at 034B16) and that of DU0 (bit 0 at 034A16) are set in the threephase output shift register (U phase), the content of DUB1 (bit 1 at 034B16) and that of DUB0 (bit 1 at
034A16) are set in the three-phase shift register (U phase). After triangular wave modulation mode is
selected, however, no setting is made in the shift register even though the Timer B2 counter’s content
becomes 000016.
The value of DU0 and that of DUB0 are output to the U terminal (P80) and to the U terminal (P81)
respectively. When the Timer A4 counter counts the value written to Timer A4 (038F16, 038E16) and
when Timer A4 finishes outputting one-shot pulses, the three-phase shift register’s content is shifted
one position, and the value of DU1 and that of DUB1 are output to the U phase output signal and to U
phase output signal respectively. At this time, one-shot pulses are output from the timer for setting
dead time used for setting the time over which the “L” level of the U phase waveform does not lap over
the “L” level of the U phase waveform, which has the opposite phase of the former. The U phase
waveform output that started from the “H” level keeps its level until the timer for setting dead time
finishes outputting one-shot pulses even though the three-phase output shift register’s content
changes from “1” to “0” by the effect of the one-shot pulses. When the timer for setting dead time
1-99
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions For Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
finishes outputting one-shot pulses, "0" already shifted in the three-phase shift register goes effective,
and the U phase waveform changes to the "L" level. When the Timer B2 counter’s content becomes
000016, the Timer A4 counter starts counting the value written to Timer A4-1 (034716, 034616), and
starts outputting one-shot pulses. When Timer A4 finishes outputting one-shot pulses, the threephase shift register’s content is shifted one position, but if the three-phase output shift register’s content changes from “0” to “1” as a result of the shift, the output level changes from “L” to “H” without
waiting for the timer for setting dead time to finish outputting one-shot pulses. A U phase waveform is
generated by these workings repeatedly. With the exception that the three-phase output shift register
on the U phase side is used, the workings in generating a U phase waveform, which has the opposite
phase of the U phase waveform, are the same as in generating a U phase waveform. In this way, a
waveform can be picked up from the applicable terminal in a manner in which the "L" level of the U
phase waveform doesn’t lap over that of the U phase waveform, which has the opposite phase of the
U phase waveform. The width of the “L” level too can be adjusted by varying the values of Timer B2,
Timer A4, and Timer A4-1. In dealing with the V and W phases, and V and W phases, the latter are of
opposite phase of the former, have the corresponding timers work similarly to dealing with the U and
U phases to generate an intended waveform.
A carrier wave of triangular waveform
Carrier wave
Signal wave
Timer B2
Timer B2 interrupt occurs
Rewriting Timer A4 and Timer A4-1.
Possible to set the number of overflows to generate an
interrupt by use of the interrupt occurrences frequency
set circuit
Trigger signal for
Timer Ai start
(Timer B2 overflow
signal)
Timer A4 output
m
n
m
n
m
p
Control signal for
Timer A4 reload
U phase
output signal
U phase
output signal
U phase
U phase
Dead time
Note: Set to Triangular wave modulation mode and to Three-phase mode 1.
Fig. 1.74. Timing chart operation (1)
1-100
o
The Three-phase
shift register
shifts in
synchronization
with the falling
edge of the A4
output.
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Assigning certain values to DU0 (bit 0 at 034A16) and DUB0 (bit 1 at 034A16), and to DU1 (bit 0 at
034B16) and DUB1 (bit 1 at 034B16) allows the user to output the waveforms as shown in Figure 1.75,
that is, to output the U phase alone, to fix U phase to “H”, to fix the U phase to “H,” or to output the U
phase alone.
A carrier wave of triangular waveform
Carrier wave
Signal wave
Timer B2
Rewriting Timer A4 every Timer B2 interrupt occurres.
Timer B2 interrupt occurres.
Rewriting three-phase buffer register.
Trigger signal for
timer Ai start
(Timer B2 overflow
signal)
Timer A4 output
m
n
m
n
m
p
Control signal for
Tmer A4 reload
U phase
output signal
U phase
output signal
U phase
U phase
Dead time
Note: Set to triangular wave modulation mode and to three-phase mode 0.
Fig. 1.75. Timing chart of operation (2)
1-101
o
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions For Three-phase Motor Control
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Sawtooth modulation
To generate a PWM waveform of sawtooth wave modulation, set “1” in the modulation mode select bit
(bit 6 at 034816). Also, set “0” in the Timers A4-1, A1-1, and A2-1 control bit (bit 1 at 034916). In this
mode, the timer registers of Timers A4, A1, and A2 comprise conventional Timers A4, A1, and A2
alone, and reload the corresponding timer register’s content to the counter every time the Timer B2
counter’s content becomes 000016. The effective interrupt output specification bit (bit 1 at 034816) and
the effective interrupt output polarity select bit (bit 0 at 034816) go nullified.
An example of U phase waveform is shown in Figure 1.76, and the description of waveform output
workings is given below. Set “1” in DU0 (bit 0 at 034A16), and set “0” in DUB0 (bit 1 at 034A16). In
addition, set “0” in DU1 (bit 0 at 034A16) and set “1” in DUB1 (bit 1 at 034A16).
When the Timer B2 counter’s content becomes 000016, Timer B2 generates an interrupt, and Timer
A4 starts outputting one-shot pulses at the same time. In this instance, the contents of the three-phase
buffer registers DU1 and DU0 are set in the three-phase output shift register (U phase), and the
contents of DUB1 and DUB0 are set in the three-phase output register (U phase). After this, the threephase buffer register’s content is set in the three-phase shift register every time the Timer B2
counter’s content becomes 000016.
The value of DU0 and that of DUB0 are output to the U terminal (P80) and to the U terminal (P81)
respectively. When the timer A4 counter counts the value written to Timer A4 (038F16, 038E16) and
when Timer A4 finishes outputting one-shot pulses, the three-phase output shift register’s content is
shifted one position, and the value of DU1 and that of DUB1 are output to the U phase output signal
and to the U output signal respectively. At this time, one-shot pulses are output from the timer for
setting dead time used for setting the time over which the “L” level of the U phase waveform doesn’t
lap over the “L” level of the U phase waveform, which has the opposite phase of the former. The U
phase waveform output that started from the “H” level keeps its level until the timer for setting dead
time finishes outputting one-shot pulses even though the three-phase output shift register’s content
changes from “1” to “0 ”by the effect of the one-shot pulses. When the timer for setting dead time
finishes outputting one-shot pulses, 0 already shifted in the three-phase shift register goes effective,
and the U phase waveform changes to the “L” level. When the Timer B2 counter’s content becomes
000016, the contents of the three-phase buffer registers DU1 and DU0 are set in the three-phase shift
register (U phase), and the contents of DUB1 and DUB0 are set in the three-phase shift register (U
phase) again.
A U phase waveform is generated by these workings repeatedly. With the exception that the threephase output shift register on the U phase side is used, the workings in generating a U phase waveform, which has the opposite phase of the U phase waveform, are the same as in generating a U
phase waveform. In this way, a waveform can be picked up from the applicable terminal in a manner
in which the “L” level of the U phase waveform doesn’t lap over that of the U phase waveform, which
has the opposite phase of the U phase waveform. The width of the “L” level too can be adjusted by
varying the values of Timer B2 and Timer A4. In dealing with the V and W phases, and V and W
phases, the latter are of opposite phase of the former, have the corresponding timers work similarly to
dealing with the U and U phases to generate an intended waveform.
Setting “1” both in DUB0 and in DUB1 provides a means to output the U phase alone and to fix the U
phase output to “H” as shown in Figure 1.77.
1-102
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions for Three-phase Motor Control
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
A carrier wave of sawtooth waveform
Carrier wave
Signal wave
Timer B2
Interrupt occurres.
Rewriting the value of Timer A4.
Trigger signal for
Timer Ai start
(Timer B2 overflow
signal)
Timer A4 output
m
n
Data transfer is made from the threephase buffer register to the threephase shift register in step with the
timing of the Timer B overflow.
o
U phase output
signal
U phase
output signal
U phase
U phase
Dead time
Note: Set to sawtooth modulation mode and to three-phase mode 0.
Fig. 1.76. Timing chart of operation (3)
1-103
p
The three-phase
shift register
shifts in
synchronization
with the falling
edge of Timer A4.
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
Timer Functions For Three-phase Motor Control
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
A carrier wave of sawtooth waveform
Carrier wave
Signal wave
Timer B2
Interrupt occurres.
Rewriting the value of Timer A4.
Trigger signal for
Timer Ai start
(Timer B2 overflow
signal)
Timer A4 output
Interrupt occurres.
Rewriting the value of Timer A4.
Rewriting three-phase
output buffer register
m
n
Data transfer is made from the threephase buffer register to the threephase shift register in step with the
timing of the Timer B overflow.
p
U phase
output signal
U phase
output signal
U phase
U phase
Dead time
Note: Set to sawtooth modulation mode and to three-phase mode 0.
Fig. 1.77. Timing chart of operation (4)
1-104
The three-phase
shift register shifts
in synchronization
with the falling
edge of Timer A4.
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Serial Communications
The five channels of serial communication that are available are: UART0, UART1, UART2, SI/O3 and
SI/O4.
UART0 to 2
UART0, UART1 and UART2 have exclusive timers to generate the transfer clock, so each operates
independently from the others.
UARTi (i = 0 to 2) has two operation modes: a clock synchronous serial I/O mode and a clock asynchronous serial I/O mode (UART mode). The contents of the serial I/O mode select bits (bits 0 to 2 at
addresses 03A016, 03A816 and 037816) determine whether UARTi is used as a clock synchronous serial
I/O or as a UART.
UART0 through UART2 are almost equal in their functions with minor exceptions. UART2 is compliant
with the Subscriber Identity Module (SIM) interface with some extra settings added in clock-asynchronous serial I/O mode. It also has the bus collision detection function that generates an interrupt request
if the TxD pin and the RxD pin are different in level. UART2 also provides support for both I2C and SPI
transfer formats.
Figure 1.78 shows the block diagram of UART0, UART1 and UART2. Figures 1.79 and 1.80 show the
block diagram of the transmit/receive unit. Figures 1.81 to 1.86 show the registers related to UARTi.
Table 1.33 shows the comparison of functions of UART0 through UART2.
Table 1.33. Comparison of functions of UART0 through UART2
Function
UART0
UART1
UART2
CLK polarity selection
Supported (Note 1)
Supported (Note 1)
Supported (Note 1)
LSB first/MSB first selection
Supported (Note 1)
Supported (Note 1)
Supported (Note 2)
Continuous receive mode selection
Supported (Note 1)
Supported (Note 1)
Supported (Note 1)
Transfer clock output from multiple
pins selection
Not supported
Supported (Note 1)
Not supported
Separate CTS/RTS pins
Supported
Not supported
Not supported
Serial data logic switch
Not supported
Not supported
Supported (Note 4)
Sleep mode selection
Supported (Note 3)
Supported (Note 3)
Not supported
TxD, RxD I/O polarity switch
Not supported
Not supported
Supported
TxD, RxD port output format
CMOS or N-channel
open drain
CMOS or N-channel
open drain
N-channel open drain
output (Note 5)
Parity error signal output
Not supported
Not supported
Supported (Note 4)
Bus collision detection
Not supported
Not supported
Supported
I2C
Not supported
Not supported
Supported
SPI
Not supported
Not supported
Supported
Note 1: Only in Clock Synchronous Serial I/O mode.
Note 2: Only in Clock Synchronous Serial I/O mode and 8-bit UART mode.
Note 3: Only in UART mode.
Note 4: Using SIM interface.
Note 5: Input and output when using SIM interface for UART2 only.
1-105
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(UART0)
RxD0
TxD0
UART reception
1/16
Clock source selection
Reception
control circuit
Clock synchronous type
Bit rate generator
Internal (address 03A1 16)
f1
f8
f32
1 / (n0+1)
UART transmission
1/16
Transmission
control circuit
Clock synchronous type
External
Receive
clock
Transmit/
receive
unit
Transmit
clock
Clock synchronous type
(when internal clock is selected)
1/2
Clock synchronous type
(when internal clock is selected)
Clock synchronous type
(when external clock is
selected)
CLK
polarity
reversing
circuit
CLK0
CTS/RTS disabled
CTS/RTS selected
RTS 0
CTS0 / RTS 0
Vcc
CTS/RTS disabled
CTS0
CTS/RTS separated
CTS0 from UART1
(UART1)
RxD1
TxD1
Clock source selection
Bit rate generator
Internal (address 03A9 16)
f1
f8
f32
UART reception
1/16
Reception
control circuit
Clock synchronous type
UART transmission
1 / (n1+1)
1/16
Transmission
control circuit
Clock synchronous type
Clock synchronous type
External
Receive
clock
Transmit/
receive
unit
Transmit
clock
(when internal clock is selected)
1/2
receive
CLK
polarity
reversing
circuit
CLK1
CTS1 / RTS1
/ CTS0 / CLKS1
Clock synchronous type
(when internal clock is selected)
Clock synchronous type
(when external clock is
selected)
CTS/RTS disabled
CTS/RTS separated
RTS 1
VCC
Clock output pin
select switch
CTS/RTS disabled
CTS0
CTS 1
CTS0 to UART0
(UART2)
TxD
polarity
reversing
circuit
RxD polarity
reversing circuit
RxD2
Clock source selection
f1
f8
f32
Internal
UART reception
1/16
Bit rate generator
(address 0379 16)
Clock synchronous type
1/16
Clock synchronous type
Transmit/
unit
UART transmission
1 / (n2+1)
External
Reception
control circuit
Receive
clock
Transmission
control circuit
Transmit
clock
Clock synchronous type
1/2
CLK2
CLK
polarity
reversing
circuit
(when internal clock is selected)
Clock synchronous type
(when internal clock is selected)
CTS/RTS
selected
Clock synchronous type
(when external clock is
selected)
CTS/RTS disabled
RTS 2
CTS2 / RTS 2
Vcc
CTS/RTS disabled
CTS2
n0 : Values set to UART0 bit rate generator (BRG0)
n1 : Values set to UART1 bit rate generator (BRG1)
n2 : Values set to UART2 bit rate generator (BRG2)
Fig. 1.78. Block diagram of UARTi (i= 0 to 2)
1-106
TxD2
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Clock
synchronous type
RxDi
SP
SP
UART (7 bits)
UART (8 bits)
Clock
synchronous
type
PAR
disabled
1SP
UARTi receive register
UART (7 bits)
PAR
PAR
enabled
2SP
UART
UART (9 bits)
Clock
synchronous type
UART (8 bits)
UART (9 bits)
0
0
0
0
0
0
0
D8
D7
D6
D5
D4
D3
D2
D1
D0
UARTi receive
buffer register
Address 03A616
Address 03A716
Address 03AE16
Address 03AF16
MSB/LSB conversion circuit
Data bus low-order bits
MSB/LSB conversion circuit
D7
D8
D6
D5
D4
D3
D2
D1
D0
Address 03A216
Address 03A316
Address 03AA16
Address 03AB16
UART (8 bits)
UART (9 bits)
Clock synchronous
type
UART (9 bits)
PAR
enabled
2SP
SP
SP
UART
TxDi
PAR
1SP
UARTi transmit
buffer register
Clock
synchronous
type
PAR
disabled
UART (7 bits)
UARTi transmit register
UART (7 bits)
UART (8 bits)
“0”
SP: Stop bit
PAR: Parity bit
Clock synchronous
type
Fig. 1.79. Block diagram of UARTi (i = 0,1) transmit/receive unit
No reverse
RxD data
reverse circuit
RxD2
Reverse
Clock
synchronous type
PAR
disabled
1SP
SP
UART
(7 bits)
UART
(8 bits)
Clock
synchronous
type
2SP
PAR
enabled
UART
Clock
synchronous type
UART
(9 bits)
UART
(8 bits)
UART
(9 bits)
PAR: Parity bit
0
UART2 receive register
UART(7 bits)
PAR
SP
0
0
0
0
0
0
D8
D0
UART2 receive
buffer register
Logic reverse circuit + MSB/LSB conversion circuit
Address 037E16
Address 037F16
D7
D6
D5
D4
D3
D2
D1
Data bus high-order bits
Data bus low-order bits
Logic reverse circuit + MSB/LSB conversion circuit
D7
D8
D6
D5
D4
D3
D2
D1
D0
UART2 transmit
buffer register
Address 037A16
Address 037B16
UART
(8 bits)
UART
(9 bits)
PAR
enabled
2SP
SP
SP
UART
(9 bits)
Clock
synchronous type
UART
PAR
1SP
PAR
disabled
“0”
Clock
synchronous
type
UART
(7 bits)
UART
(8 bits)
UART(7 bits)
UART2 transmit register
Clock
synchronous type
Error signal output
disable
No reverse
TxD data
reverse circuit
Error signal
output circuit
Error signal output
enable
Reverse
SP: Stop bit
PAR: Parity bit
Fig. 1.80. Block diagram of UART2 transmit/receive unit
1-107
TxD2
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UARTi transmit buffer register
(b15)
b7
(b8)
b0 b7
b0
Symbol
U0TB
U1TB
U2TB
Address
03A3 16, 03A2 16
03AB 16, 03AA 16
037B 16, 037A 16
When reset
Indeterminate
Indeterminate
Indeterminate
Function
R W
Transmit data
Nothing is assigned.
In an attempt to write to these bits, write “0”. The value, if read, turn out to be indeterminate.
UARTi receive buffer register
(b8)
b0 b7
(b15)
b7
b0
O
Bit
symbol
Symbol
U0RB
U1RB
U2RB
Address
03A716, 03A6 16
03AF16, 03AE 16
037F16, 037E 16
When reset
Indeterminate
Indeterminate
Indeterminate
Function
(During clock synchronous
serial I/O mode)
Bit name
Receive data
Function
(During UART mode)
RW
Receive data
Nothing is assigned.
Write "0" when writing to this bit. If read, the value is "0".
SPI Mode fault flag
(Note 3)
0 : Not detected
1 : Detected
Invalid
ABT
Arbitration lost detecting
flag (Note 2)
0 : Not detected
1 : Detected
Invalid
OER
Overrun error flag (Note 1) 0 : No overrun error
1 : Overrun error found
0 : No overrun error
1 : Overrun error found
FER
Framing error flag (Note 1) Invalid
0 : No framing error
1 : Framing error found
PER
Parity error flag (Note 1)
Invalid
0 : No parity error
1 : Parity error found
SUM
Error sum flag (Note 1)
Invalid
0 : No error
1 : Error found
MDFLT
O O
Note 1: Bits 15 through 12 are set to “0” when the serial I/O mode select bit (bits 2 to 0 at addresses 03A0 16
03A816 and 0378 16) are set to “000 2” or the receive enable bit is set to “0”.
(Bit 15 is set to “0” when bits 14 to 12 all are set to “0”.) Bits 14 and 13 are also set to “0” when the
lower byte of the UARTi receive buffer register (addresses 03A6 16, 03AE16 and 037E 16) is read out.
Note 2: Arbitration lost detecting flag is allocated to U2RB and only “0” may be written. Nothing is
assigned in bit 11 of U0RB and U1RB. These bits can neither be set or reset. When read, the value
of this bit is “0”.
Note 3: Mode fault flag is allocated to U2RB only. Nothing is assigned in bit 10 of U0RB and U1RB.
The bit is read only. After MDFLT is set, it can be reset only by exiting SPI mdoe.
UARTi bit rate generator
b7
Symbol
U0BRG
U1BRG
U2BRG
b0
Address
03A1 16
03A9 16
037916
When reset
Indeterminate
Indeterminate
Indeterminate
Function
Assuming that set value = n, BRGi divides the count source by
n+1
Fig. 1.81. Serial I/O related register (1)
1-108
Values that can be set
0016 to FF 16
RW
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UARTi transmit/receive mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
UiMR(i=0,1)
Bit
symbol
Address
When reset
0016
03A016, 03A816
Function
(During clock synchronous
serial I/O mode)
Bit name
Function
(During UART mode)
Must be fixed to 001
SMD0 Serial I/O mode select bit
b2 b1 b0
1 0 0 : Transfer data 7 bits long
1 0 1 : Transfer data 8 bits long
1 1 0 : Transfer data 9 bits long
0 0 0 : Serial I/O invalid
0 1 0 : Inhibited
0 1 1 : Inhibited
1 1 1 : Inhibited
b2 b1 b0
0 0 0 : Serial I/O invalid
0 1 0 : Inhibited
0 1 1 : Inhibited
1 1 1 : Inhibited
SMD1
SMD2
R W
CKDIR Internal/external clock
select bit
0 : Internal clock
1 : External clock
0 : Internal clock
1 : External clock
STPS
Stop bit length select bit
Invalid
0 : One stop bit
1 : Two stop bits
PRY
Odd/even parity select bit Invalid
Valid when bit 6 = “1”
0 : Odd parity
1 : Even parity
PRYE
Parity enable bit
Invalid
0 : Parity disabled
1 : Parity enabled
SLEP
Sleep select bit
Must always be “0”
0 : Sleep mode deselected
1 : Sleep mode selected
UART2 transmit/receive mode register
b7
b6
b5
b4
b3
b2
b1
Symbol
U2MR
b0
Address
0378 16
When reset
0016
Function
(During clock synchronous
serial I/O mode)
Bit
symbol
Bit name
SMD0
Serial I/O mode select bit
Function
(During UART mode)
b2 b1 b0
Must be fixed to 001
1 0 0 : Transfer data 7 bits long
1 0 1 : Transfer data 8 bits long
1 1 0 : Transfer data 9 bits long
0 0 0 : Serial I/O invalid
0 1 0 : Inhibited
0 1 1 : Inhibited
1 1 1 : Inhibited
b2 b1 b0
0 0 0 : Serial I/O invalid
0 0 1 : SPI mode (Note)
0 1 0 : I 2C mode (Note)
0 1 1 : Inhibited
1 1 1 : Inhibited
SMD1
SMD2
CKDIR Internal/external clock
select bit
0 : Internal clock
1 : External clock
Must always be “0”
STPS
Stop bit length select bit
Invalid
0 : One stop bit
1 : Two stop bits
PRY
Odd/even parity select bit Invalid
PRYE
Parity enable bit
Invalid
0 : Parity disabled
1 : Parity enabled
IOPOL
TxD, RxD I/O polarity
reverse bit
0 : No reverse
1 : Reverse
Usually set to “0”
0 : No reverse
1 : Reverse
Usually set to “0”
Note: Bit 2 to bit 0 are set to “010 2” when I 2C or SPI mode are used.
Fig. 1.82. Serial I/O related registers (2)
1-109
Valid when bit 6 = “1”
0 : Odd parity
1 : Even parity
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UARTi transmit/receive control register 0
b7
b6
b5
b4
b3
b2
b1
b0
Address
03A4 16, 03AC 16
Symbol
UiC0(i=0,1)
Bit
symbol
CLK0
Function
(During clock synchronous
serial I/O mode)
Bit name
b1 b0
TXEPT
Function
(During UART mode)
0 0 : f 1 is selected
0 1 : f 8 is selected
1 0 : f 32 is selected
1 1 : Inhibited
0 0 : f 1 is selected
0 1 : f 8 is selected
1 0 : f 32 is selected
1 1 : Inhibited
CTS/RTS function
select bit
Valid when bit 4 = “0”
0 : CTS function is selected (Note 1)
1 : RTS function is selected (Note 2)
Valid when bit 4 = “0”
0 : CTS function is selected (Note 1)
1 : RTS function is selected (Note 2)
0 : Data present in transmit
register (during transmission)
1 : No data present in transmit
register (transmission
completed)
0 : Data present in transmit register
(during transmission)
1 : No data present in transmit
register (transmission completed)
Transmit register empty
flag
R W
b1 b0
BRG count source
select bit
CLK1
CRS
When reset
0816
CRD
CTS/RTS disable bit
0 : CTS/RTS function enabled
1 : CTS/RTS function disabled
(P60 and P6 4 function as
programmable I/O port)
0 : CTS/RTS function enabled
1 : CTS/RTS function disabled
(P60 and P6 4 function as
programmable I/O port)
NCH
Data output select bit
0 : TXDi pin is CMOS output
1 : TXDi pin is N-channel
open-drain output
0: TXDi pin is CMOS output
1: TXDi pin is N-channel
open-drain output
CKPOL
CLK polarity select bit
0 : Transmit data is output at
falling edge of transfer clock
and receive data is input at
rising edge
1 : Transmit data is output at
rising edge of transfer clock
and receive data is input at
falling edge
Must always be “0”
UFORM Transfer format select bit 0 : LSB first
1 : MSB first
Must always be “0”
Note 1: Set the corresponding port direction register to “0”.
Note 2: The settings of the corresponding port register and port direction register are invalid.
UART2 transmit/receive control register 0
b7
b6
b5
b4
b3
b2
b1
(Note 3)
b0
Symbol
U2C0
Bit
symbol
CLK0
Address
037C16
Bit name
TXEPT
CRD
Function
(During clock synchronous
serial I/O mode)
Function
(During UART mode)
BRG count source
select bit
b1 b0
b1 b0
0 0 : f 1 is selected
0 1 : f 8 is selected
1 0 : f 32 is selected
1 1 : Inhibited
0 0 : f 1 is selected
0 1 : f 8 is selected
1 0 : f 32 is selected
1 1 : Inhibited
CTS/RTS function
select bit
Valid when bit 4 = “0”
0 : CTS function is selected (Note 1)
1 : RTS function is selected (Note 2)
Valid when bit 4 = “0”
0 : CTS function is selected (Note 1)
1 : RTS function is selected (Note 2)
0 : Data present in transmit
register (during transmission)
1 : No data present in transmit
register (transmission
completed)
0 : Data present in transmit register
(during transmission)
1 : No data present in transmit
register (transmission completed)
0 : CTS/RTS function enabled
1 : CTS/RTS function disabled
(P73 functions
programmable I/O port)
0 : CTS/RTS function enabled
1 : CTS/RTS function disabled
(P73 functions programmable
I/O port)
CLK1
CRS
When reset
0816
Transmit register empty
flag
CTS/RTS disable bit
Nothing is assigned.
Write "0" when writing to this bit. If read, the value is "0".
CKPOL
CLK polarity select bit
0 : Transmit data is output at
falling edge of transfer clock
and receive data is input at
rising edge
For SPI, clock is high
between transfers
1 : Transmit data is output at
rising edge of transfer clock
and receive data is input at
falling edge
For SPI, clock is low
between transfers
UFORM Transfer format select bit 0 : LSB first
1 : MSB first
Must always be “0”
0 : LSB first
1 : MSB first
Note 1: Set the corresponding port direction register to “0”.
Note 2: The settings of the corresponding port register and port direction register are invalid.
Note 3: Only clock synchronous serial I/O mode and 8 bit UART mode are valid.
Fig. 1.83. Serial I/O-related registers (3)
1-110
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UARTi transmit/receive control register 1
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
UiC1(i=0,1)
Bit
symbol
Address
03A5 16,03AD 16
When reset
0216
Function
(During clock synchronous
serial I/O mode)
Bit name
Function
(During UART mode)
TE
Transmit enable bit
0 : Transmission disabled
1 : Transmission enabled
0 : Transmission disabled
1 : Transmission enabled
TI
Transmit buffer
empty flag
0 : Data present in
transmit buffer register
1 : No data present in
transmit buffer register
0 : Data present in
transmit buffer register
1 : No data present in
transmit buffer register
RE
Receive enable bit
0 : Reception disabled
1 : Reception enabled
0 : Reception disabled
1 : Reception enabled
RI
Receive complete flag
0 : No data present in
receive buffer register
1 : Data present in
receive buffer register
0 : No data present in
receive buffer register
1 : Data present in
receive buffer register
RW
Nothing is assigned. Write "0" when writing to these bits.
If read, the value is "0".
UART2 transmit/receive control register 1
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2C1
Bit
symbol
Address
037D16
When reset
0216
Function
(During clock synchronous
serial I/O mode)
Bit name
Function
(During UART mode)
TE
Transmit enable bit
0 : Transmission disabled
1 : Transmission enabled
0 : Transmission disabled
1 : Transmission enabled
TI
Transmit buffer
empty flag
0 : Data present in
transmit buffer register
1 : No data present in
transmit buffer register
0 : Data present in
transmit buffer register
1 : No data present in
transmit buffer register
RE
Receive enable bit
0 : Reception disabled
1 : Reception enabled
0 : Reception disabled
1 : Reception enabled
RI
Receive complete flag
0 : No data present in
receive buffer register
1 : Data present in
receive buffer register
0 : No data present in
receive buffer register
1 : Data present in
receive buffer register
UART2 transmit interrupt
cause select bit
0 : Transmit buffer empty
(TI = 1)
1 : Transmit is completed
(TXEPT = 1)
0 : Transmit buffer empty
(TI = 1)
1 : Transmit is completed
(TXEPT = 1)
U2RRM UART2 continuous
receive mode enable bit
0 : Continuous receive
mode disabled
1 : Continuous receive
mode enabled
Invalid
U2LCH Data logic select bit
0 : No reverse
1 : Reverse
0 : No reverse
1 : Reverse
U2ERE Error signal output
enable bit
Must be fixed to “0”
0 : Output disabled
U2IRS
1 : Output enabled
Fig. 1.84. Serial I/O-related registers (4)
1-111
RW
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART transmit/receive control register 2
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
UCON
Bit
symbol
U0IRS
Address
03B0 16
When reset
X0000000 2
Function
(During clock synchronous
serial I/O mode)
Bit name
UART0 transmit
interrupt cause select bit
0 : Transmit buffer empty (Tl = 1)
1 : Transmission completed
(TXEPT = 1)
U1IRS
UART1 transmit
interrupt cause select bit
0 : Transmit buffer empty (Tl = 1)
1 : Transmission completed
(TXEPT = 1)
Function
(During UART mode)
R W
0 : Transmit buffer empty (Tl = 1)
1 : Transmission completed
(TXEPT = 1)
0 : Transmit buffer empty (Tl = 1)
1 : Transmission completed
(TXEPT = 1)
U0RRM UART0 continuous
receive mode enable bit
0 : Continuous receive
mode disabled
1 : Continuous receive
mode enable
Invalid
U1RRM UART1 continuous
receive mode enable bit
0 : Continuous receive
mode disabled
1 : Continuous receive
mode enabled
Invalid
CLKMD0 CLK/CLKS select bit 0
Valid when bit 5 = “1”
0 : Clock output to CLK1
1 : Clock output to CLKS1
Invalid
CLKMD1 CLK/CLKS select
bit 1 (Note)
0 : Normal mode
Must always be “0”
(CLK output is CLK1 only)
1 : Transfer clock output
from multiple pins
function selected
RCSP
Separate CTS/RTS bit
0 : CTS/RTS shared pin
1 : CTS/RTS separated
0 : CTS/RTS shared pin
1 : CTS/RTS separated
Nothing is assigned.
Write "0" when writing to this bit. If read, the value is indeterminate.
Note: When using multiple pins to output the transfer clock, the following requirements must be met:
• UART1 internal/external clock select bit (bit 3 at address 03A8 16) = “0”.
UART2 special mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2SMR
Bit
symbol
Address
0377 16
Bit name
When reset
0016
Function
(During clock synchronous
serial I/O mode)
Function
(During UART mode)
IICM
I2C mode selection bit
0 : Normal mode
1 : I 2 C mode
Must always be “0”
ABC
Arbitration lost detecting
flag control bit
0 : Update per bit
1 : Update per byte
Must always be “0”
BBS
Bus busy flag
0 : STOP condition detected
1 : START condition detected
Must always be “0”
LSYN
SCLL sync output
enable bit
0 : Disabled
1 : Enabled
Must always be “0”
ABSCS
Bus collision detect
sampling
clock select bit
Must always be “0”
0 : Rising edge of transfer
clock
1 : Underflow signal of timer A0
ACSE
Auto clear function
select bit of transmit
enable bit
Must always be “0”
0 : No auto clear function
1 : Auto clear at occurrence of
bus collision
SSS
Transmit start condition
select bit
Must always be “0”
0 : Ordinary
1 : Falling edge of RxD2
SDDS
SDA digital delay select
bit (Note 2, 3)
0 : Analog delay output is
selected
1 : Digital delay output is
selected (Must always
be "0" when not using
I2C mode)
R W
(Note 1)
Must always be "0"
Note 1: Nothing but "0" may be written.
Note 2: When not in I 2C mode, do not set this bit by writing a "1". during normal mode, fix it to "0". When this
bit - "0" , UART2 special mode register 3 (U2SMR3 at address 037516) bits 7 to 5 (DL2 to DL0 = SDA
digital delay setup bits) are initialized to "000", with the analog delay circuit selected. Also, when SDDS
= "0", do not read or write to U2SMR3 register.
Note 3: When analog delay is selected, only the analog delay value is effective; when digital delay is selected
only the digital delay value is effective.
Fig. 1.85. Serial I/O-related registers (5)
1-112
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial Communications
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART2 special mode register 2
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
U2SMR2
Bit
symbol
Address
0376 16
When reset
0016
Bit name
R W
Function
IICM2
I2 C mode selection bit 2
CSC
Clock-synchronous bit
0 : Disabled
1 : Enabled
SWC
SCL wait output bit
0 : Disabled
1 : Enabled
ASL
SDA output stop bit
0 : Disabled
1 : Enabled
STAC
UART2 initialization bit
0 : Disabled
1 : Enabled
SWC2
SCL wait output bit 2
0: UART2 clock
1: 0 output
SDHI
SDA output disable bit
0: Enabled
1: Disabled (high impedance)
SHTC
Start/stop condition
control bit
Refer to Table 1.44
Set this bit to "1" in I 2C mode
UART2 Special mode register 3 (I2C and SPI bus exclusive use register)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2SMR3
Address
037516
Bit name
Bit symbol
SPIM
SPI mode select bit
CPHA
SPI clock-phase
select bit
When reset
0016
Function during clock
synchronous serial I/O mode
0 : Normal mode
1 : SPI mode
0 : Data latched on
falling clock edge
1 : Data latched on
rising clock edge
Function during
UART mode
Must always be "0'
Must always be "0'
Nothing is assigned. Write "0" when writing to these bits. If read, the value is
Indeterminate. However, when SDDS = "1", a "0" value is read. (Note 1)
SDA digital delay
set up bit (Notes
1, 2, 3, 4, 5)
DL0
DL1
DL2
Note 1:
Note 2:
Note 3:
Note 4:
Note 5:
RW
_ _
b7 b6 b5
000:
001:
010:
011:
100:
101:
110:
111:
Analog delay is selected
2 cycle of 1/f(X IN)
3 cycle of 1/f(X IN)
4 cycle of 1/f(X IN)
5 cycle of 1/f(X IN)
6 cycle of 1/f(X IN)
7 cycle of 1/f(X IN)
8 cycle of 1/f(X IN)
Digital delay
is selected
This bit can be read or written to when UART2 special mode register U2SMR at address 037716 bit 7
(SDDS: SDA digital delay select bit) = "1". When the initial value of UART2 special mode register 3
(U2SMR3 is read after setting SDDS = "1", the value is "0016". When writing to U2SMR3 after setting
SDDS = "1", be sure to write 0s to bits 0 - 4. When SDDS = "0", This register cannot be written to;
when read, the value is indeterminate.
These bits are initialized to "000" when SDDS = "0", with the analog delay circuit selected. After a reset
these bits are set to "000", with the analog delay circuit selected. However, because these bits can be read
only when SDDS = "1", the value read from these bits when SDDS = "0" is indeterminate.
When analog delay is selected, only the analog delay value is effective; when digital delay is selected,
only the digital delay value is effective.
The amount of delay varies with the load on SCL and SDA pins. Also, when using an external clock,
the amount of delay increases by about 100ns. Be sure to take this into account when using this device.
Reset values for SPIM and CPHA are not affected by the state of SDDs. Their reset values are always "0".
Fig. 1.86. Serial I/O-related registers (6)
1-113
r
t
de e n
Un o p m
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Clock synchronous serial I/O mode
The clock synchronous serial I/O mode uses a transfer clock to transmit and receive data. Tables 1.34 and
1.35 list the specifications of the clock synchronous serial I/O mode. Figure 1.87 shows the UARTi
transmit/receive mode register.
Table 1.34. Specifications of clock synchrounous serial I/O mode (1)
Item
Specification
Transfer data format
Transfer data length: 8 bits
Transfer clock
When internal clock is selected (bit 3 at addresses 03A016, 03A816, 037816 = 0 ): fi/
2 (n+1) (Note 1) fi = f1, f8, f32
When external clock is selected (bit 3 at addresses 03A016, 03A816 037816 = 1 ):
Input from CLKi pin
Transmission/
reception control
CTS function/RTS function/CTS, RTS function chosen to be invalid
Transmission start
condition
To start transmission, the following requirements must be met:
-Transmit enable bit (bit 0 at addresses 03A516, 03AD16, 037D16) = 1
-Transmit buffer empty flag (bit 1 at addresses 03A516, 03AD16, 037D16) = 0
-When CTS function selected, CTS input level = L
If external clock is selected, the following requirements must also me be:
-CLKi polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16,) = 0 : CLKi
input level = H
-CLKi polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16) = 1 : CLKi
input level = L
Receiving start
condition
To start reception, the following requirement must be met:
-Receive enable bit (bit 2 at addresses 03A516, 03AD16, 037D16) = 1
-Transmit enable bit (bit 0 at addresses 03A516, 03AD16, 037D16) = 1
-Transmit buffer empty flag (bit 1 at addresses 03A516, 03AD16, 037D16) = 0
If external clock is selected, the following requirements must also be met:
-CLKi polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16) = 0 : CLKi
input level = H
-CLKi polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16) = 1 : CLKi
input level = L
Interrupt request
generation timing
When transmitting:
-Transmit interrupt cause select bit (bits 0, 1 at address 03B016, bit 4 at address
037D16) = 0 : Interrupts requested when data transferred from UARTi transfer buffer
register to UARTi transmit register is complete
-Transmit interrupt cause select bit (bit 0, 1 at address 03B016, bit 4 at address
037D16) = 1 : Interrupts requested when data transmission from UARTi transfer register is complete
When receiving:
-Interrupts requested when data transferred from UARTi receive register to UARTi
receive buffer register is complete.
Error detection
Overrun error (Note 2)
This error occurs when the next data are ready before contents of UARTi receive
buffer register are read out
Note 1: n denotes the value 00 16 to FF16 that is set to the UART bit rate generator.
Note 2: If an overrun error occurs, the UARTi receive buffer will have the next data written in.
Also, the UART receive interrupt requst bit is not set to 1 .
1-114
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.35. Specifications of clock synchronous serial I/O mode (2)
Item
Specification
Select function
• CLK polarity selection
Whether transmit data is output/input at the rising edge or falling edge of the
transfer clock can be selected
• LSB first/MSB first selection
Whether transmission/reception begins with bit 0 or bit 7 can be selected
• Continuous receive mode selection
Reception is enabled simultaneously by a read from the receive buffer register
• Transfer clock output from multiple pins selection (UART1) (Note)
UART1 transfer clock can be chosen by software to be output from one of
the two pins set
• Separate CTS/RTS pins (UART0) (Note)
UART0 CTS and RTS pins each can be assigned to separate pins
• Switching serial data logic (UART2)
Whether to invert data in writing to the transmission buffer register or
reading the reception buffer register can be selected.
• TxD, RxD I/O polarity reverse (UART2)
This function is inverting TxD port output and RxD port input. All I/O data
level are inverted, including start and stop bits.
Note: The transfer clock output from multple pins and the separate CTS/RTS pins functions cannot be selected simultaneously.
UARTi transmit/receive mode registers
b7
b6
b5
b4
b3
0
b2
b1
b0
0 0 1
Symbol
UiMR(i=0,1)
Address
03A0 16, 03A816
Bit symbol
SMD0
When reset
0016
Bit name
Serial I/O mode select bit
SMD1
SMD2
Internal/external clock
select bit
CKDIR
Function
R W
b2 b1 b0
0 0 1 : Clock synchronous serial
I/O mode
0 : Internal clock
1 : External clock (Note)
STPS
PRY
Invalid in clock synchronous serial I/O mode
PRYE
SLEP
0 (Must always be “0” in clock synchronous serial I/O mode)
Note: Set the corresponding port direction register to "0".
UART2 transmit/receive mode register
b7
0
b6
b5
b4
b3
b2
b1
b0
0 0 1
Symbol
U2MR
Bit symbol
SMD0
Address
037816
Bit name
Serial I/O mode select bit
SMD1
SMD2
CKDIR
When reset
0016
Internal/external clock
select bit
Function
b2 b1 b0
0 0 1 : Clock synchronous serial
I/O mode
0 : Internal clock
1 : External clock (Note 1)
STPS
PRY
Invalid in clock synchronous serial I/O mode
PRYE
IOPOL
TxD, RxD I/O polarity
reverse bit (Note)
0 : No reverse (Note 2)
1 : Reverse
Note 1: Set the corresponding port direction register to "0".
Note 2: Usually set to "0".
Fig. 1.87. UARTi transmit/receive mode register in clock synchronous serial I/O mode
1-115
R W
r
t
de e n
Un o p m
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.36 lists the functions of the input/output pins during clock synchronous serial I/O mode. This table
shows the pin functions when the transfer clock output from multiple pins and the separate CTS/RTS pins
functions are not selected. Note that for a period from when the UARTi operation mode is selected to when
transfer starts, the TxDi pin outputs a “H”. (If the N-channel open-drain is selected, this pin is in floating
state).
Fig. 1.88 shows a typical transmit/receive timings in clock synchronous serial I/O mode.
Table 1.36. Input/output pin functions
Pin name
Function
Method of selection
TxDi
Serial data output
(P63, P6 7, P70)
(Outputs dummy data when performing reception only)
RxDi
Serial data input
(P62, P6 6, P71)
Port P6 2, P66 and P7 1 direction register (bits 2 and 6 at address 03EE 16,
bit 1 at address 03EF 16)= “0”
(Can be used as an input port when performing transmission only)
CLKi
Transfer clock output
(P61, P6 5, P72)
Transfer clock input
Internal/external clock select bit (bit 3 at address 03A0 16, 03A8 16, 0378 16) = “0”
CTSi/RTSi
CTS input
(P60, P6 4, P73)
Internal/external clock select bit (bit 3 at address 03A0 16, 03A8 16, 0378 16) = “1”
Port P6 1, P65 and P7 2 direction register (bits 1 and 5 at address 03EE 16,
bit 2 at address 03EF 16) = “0”
CTS/RTS disable bit (bit 4 at address 03A4 16, 03AC 16 , 037C16) =“0”
CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC 16, 037C 16) = “0”
Port P6 0, P64 and P7 3 direction register (bits 0 and 4 at address 03EE 16,
bit 3 at address 03EF 16) = “0”
RTS output
CTS/RTS disable bit (bit 4 at address 03A4 16, 03AC 16 , 037C16) = “0”
CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC 16, 037C 16) = “1”
Programmable I/O port
CTS/RTS disable bit (bit 4 at address 03A4 16, 03AC 16 , 037C16) = “1”
1-116
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Example of transit timing (when internal clock is selected)
Tc
Transfer clock
Transmit enable
bit (TE)
Transmit buffer
empty flag (Tl)
“1”
“0”
Data is set in UARTi transmit buffer register
“1”
“0”
Transferred from UARTi transmit buffer register to UARTi transmit register
“H”
CTSi
TCLK
“L”
Stopped pulsing because CTS = “H”
Stopped pulsing because transfer enable bit = “0”
CLKi
TxDi
D0 D1 D2 D3 D4 D5 D6 D7
Transmit
register empty
flag (TXEPT)
D0 D1 D2 D3 D4 D5 D6 D7
D 0 D1 D2 D3 D4 D5 D6 D7
“1”
“0”
Transmit interrupt “1”
request bit (IR)
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings:
• Internal clock is selected.
• CTS function is selected.
• CLK polarity select bit = “0”.
• Transmit interrupt cause select bit = “0”.
Tc = TCLK = 2(n + 1) / fi
fi: frequency of BRGi count source (f 1, f8, f32)
n: value set to BRGi
Example of receive timing (when external clock is selected)
“1”
Receive enable
bit (RE)
“0”
Transmit enable
bit (TE)
“0”
Transmit buffer
empty flag (Tl)
“1”
“0”
“H”
RTSi
Dummy data is set in UARTi transmit buffer register
“1”
Transferred from UARTi transmit buffer register to UARTi transmit register
“L”
1 / fEXT
CLKi
Receive data is taken in
D0 D1 D2 D 3 D4 D5 D6 D7
RxDi
“1”
Receive complete
“0”
flag (Rl)
Receive interrupt
request bit (IR)
Transferred from UARTi receive register
to UARTi receive buffer register
D0 D1 D 2 D 3 D4 D5
Read out from UARTi receive buffer register
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings:
• External clock is selected.
• RTS function is selected.
• CLK polarity select bit = “0”.
Meet the following conditions are met when the CLK
input before data reception = “H”
• Transmit enable bit “1”
• Receive enable bit “1”
• Dummy data write to UARTi transmit buffer register
fEXT: frequency of external clock
Fig. 1.88. Typical transmit/receive timings in clock synchronous serial I/O mode
1-117
r
t
de e n
Un o p m
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(a) Polarity select function
As shown in Figure 1.89, the CLK polarity select bit (bit 6 at addresses 03A416, 03AC16, 037C16) allows
selection of the polarity of the transfer clock.
• When CLK polarity select bit = “0”
CLKi
TXDi
D0
D1
D2
D3
D4
D5
D6
D7
RXDi
D0
D1
D2
D3
D4
D5
D6
D7
Note 1: The CLK pin level when not
transferring data is “H”.
• When CLK polarity select bit = “1”
CLKi
TXDi
D0
D1
D2
D3
D4
D5
D6
D7
RXDi
D0
D1
D2
D3
D4
D5
D6
D7
Note 2: The CLK pin level when not
transferring data is “L”.
Fig. 1.89. Polarity of transfer clock
(b) LSB first/MSB first select function
As shown in Figure 1.90, when the transfer format select bit (bit 7 at addresses 03A416, 03AC16,
037C16) = “0”, the transfer format is “LSB first”; when the bit = “1”, the transfer format is “MSB first”.
• When transfer format select bit = “0”
CLKi
TXDi
D0
D1
D2
D3
D4
D5
D6
D7
RXDi
D0
D1
D2
D3
D4
D5
D6
D7
LSB first
• When transfer format select bit = “1”
CLKi
TXDi
D7
D6
D5
D4
D3
D2
D1
D0
RXDi
D7
D6
D5
D4
D3
D2
D1
D0
MSB first
Note: This applies when the CLK polarity select bit = “0”.
Fig. 1.90. Transfer format
1-118
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Clock Synchronous Serial I/O Mode
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(c) Transfer clock output from multiple pins function (UART1)
This function allows the setting two transfer clock output pins and choosing one of the two to output a
clock by using the CLK and CLKS select bit (bits 4 and 5 at address 03B016). (See Figure 1.91). The
multiple pins function is valid only when the internal clock is selected for UART1. Note that when this
function is selected, UART1 CTS/RTS function cannot be used.
Microcomputer
TXD 1 (P6 7)
CLKS 1 (P6 4)
CLK1 (P6 5)
IN
IN
CLK
CLK
Note: This1 applies when the internal clock is selected and transmission
is performed only in clock synchronous serial I/O mode.
Fig. 1.91. The transfer clock output from the multiple pins function usage
(d) Continuous receive mode
If the continuous receive mode enable bit (bits 2 and 3 at address 03B016, bit 5 at address 037D16) is set
to "1", the unit is placed in continuous receive mode. When the receive buffer register is read, the unit
goes to a receive enable state without having to reset dummy data to the transmit buffer.
(e) Separate CTS/RTS pins function (UART0)
Refer to the Clock Asynchronous Serial I/O Mode section (Page 1-124) for setting the I/O pin functions.
This function is invalid if the transfer clock output from the multiple pin function is selected.
(f) Serial data logic switch function (UART2)
When the data logic select bit (bit 6 at address 037D16) = "1", the data are reversed when writing to the
transmit buffer register or reading from the receive buffer register. Figure 1.92 shows an example of the
serial data logic switch timing function.
•When LSB first
Transfer clock
“H”
“L”
TxD2
“H”
(no reverse)
“L”
TxD2
“H”
(reverse)
“L”
D0
D1
D2
D3
D4
D5
D6
D7
D0
D1
D2
D3
D4
D5
D6
D7
Fig. 1.92. Serial data logic switch timing
1-119
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(2) Clock Asynchronous Serial I/O (UART) Mode
The UART mode allows transmitting and receiving data after setting the desired transfer rate and transfer
data format. Tables 1.37 and 1.38 list the specifications of the UART mode. Figure 1.93 shows the UARTi
transmit/receive mode register.
Table 1.37. Specifications of UART Mode (1)
Item
Transfer data format
Transfer clock
Transmit/receive control
Transmit start condition
Receive start condition
Interrupt request
generation timing
Error detection
Specification
• Character bit (transfer data): 7 bits, 8 bits, or 9 bits as selected
• Start bit: 1 bit
• Parity bit: Odd, even, or none as selected
• Stop bit: 1 bit or 2 bits as selected
• When internal clock is selected (bit 3 at addresses 03A016, 03A816, 037816 = “0”) :
fi/16(n+1) (Note 1) fi = f 1 , f8 , f32
• When external clock is selected (bit 3 at addresses 03A016, 03A816 =“1”) :
fEXT /16(n+1) (Note 1) (Note 2)
• CTS function/RTS function/CTS, RTS function chosen to be invalid
• To start transmission, the following requirements must be met:
- Transmit enable bit (bit 0 at addresses 03A5 16, 03AD 16 , 037D16) = “1”
- Tr ansmit buffer empty flag (bit 1 at addresses 03A516, 03AD16 , 037D 16) = “0”
- When CTS function selected, CTS input level = “L”
• To start reception, the following requirements must be met:
- Receive enable bit (bit 2 at addresses 03A5 16, 03AD 16 , 037D16) = “1”
- Start bit detection
• When transmitting
- T ransmit interrupt cause select bits (bits 0,1 at address 03B016, bit4 at
address 037D 16 ) = “0”: Interrupts requested when data transfer from UARTi
transfer buffer register to UARTi transmit register is completed
- Transmit interrupt cause select bits (bits 0, 1 at address 03B016 , bit4 at
address 037D 16 ) = “1”: Interrupts requested when data transmission from
UARTi transfer register is completed
• When receiving
- Interrupts requested when data transfer from UARTi receive register to
UARTi receive buffer register is completed
• Overrun error (Note 3)
This error occurs when the next character is received before contents of
UARTi receive buffer register are read out
• Framing error
This error occurs when the number of stop bits set is not detected
• Parity error
This error occurs when if parity is enabled, the number of 1’s in parity and
character bits does not match the number of 1’s set
• Error sum flag
This flag is set (= 1) when any of the overrun, framing, and parity errors is
encountered
Note 1: ‘n’ denotes the value 00 16 to FF16 that is set to the UARTi bit rate generator.
Note 2: f EXT is input from the CLKi pin.
Note 3: If an overrun error occurs, the UARTi receive buffer will have the last or most recent data written to it.
Note also that UARTi receive interrupt requst bit is not set to "1"
1-120
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.38. Specifications of UART Mode (2)
Item
Specification
Select function
• Separate CTS/RTS pins (UART0)
UART0 CTS and RTS functions each can be assigned to separate pins
• Sleep mode selection (UART0, UART1)
This mode is used to transfer data to and from one of multiple slave microcomputers
• Serial data logic switch (UART2)
This function inverts logic value of transferring data. Start bit, parity bit
and stop bit are not inverted.
•T XD, R X D I/O polarity switch
This function inverts TXD port output and R X D port input. All I/O data
level is are inverted.
UARTi transmit / receive mode registers
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
UiMR(i=0,1)
Bit symbol
SMD0
Address
03A0 16, 03A8 16
When reset
0016
Bit name
Serial I/O mode select bit
SMD1
SMD2
Function
1 0 0 : Transfer data 7 bits long
1 0 1 : Transfer data 8 bits long
1 1 0 : Transfer data 9 bits long
Internal / external clock
select bit
Stop bit length select bit
0
1
0
1
PRY
Odd / even parity
select bit
Valid when bit 6 = “1”
0 : Odd parity
1 : Even parity
PRYE
Parity enable bit
0 : Parity disabled
1 : Parity enabled
SLEP
Sleep select bit
0 : Sleep mode deselected
1 : Sleep mode selected
CKDIR
STPS
R W
b2 b1 b0
:
:
:
:
Internal clock
External clock (Note)
One stop bit
Two stop bits
Note: Set the corresponding port direction register to "0".
UART2 transmit / receive mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2MR
Address
037816
Bit symbol
SMD0
Bit name
Serial I/O mode select bit
SMD1
SMD2
CKDIR
STPS
When reset
0016
Internal / external clock
select bit
Stop bit length select bit
Function
b2 b1 b0
1 0 0 : Transfer data 7 bits long
1 0 1 : Transfer data 8 bits long
1 1 0 : Transfer data 9 bits long
Must always be fixed to “0”
0 : One stop bit
1 : Two stop bits
PRY
Odd / even parity
select bit
Valid when bit 6 = “1”
0 : Odd parity
1 : Even parity
PRYE
Parity enable bit
0 : Parity disabled
1 : Parity enabled
IOPOL
TxD, RxD I/O polarity
reverse bit (Note)
0 : No reverse
1 : Reverse
Note: Usually set to “0”.
Fig. 1.93. UARTi transmit/receive mode register in UART mode
1-121
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.39lists the functions of the input/output pins during UART mode. This table shows the pin functions
when the separate CTS/RTS pins function is not selected. Note that for a period from when the UARTi
operation mode is selected to when transfer starts, the TxDi pin outputs a “H”. (If the N-channel open-drain
is selected, this pin is in floating state).
Figures 1.94 and 1.95 show the typical transmit timings in UART mode (UART0, UART1, UART2). Figure
1.96 shows the typical receive timing in UART mode.
Table 1.39. Input/output pin functions in UART mode
Pin name
TxDi
(P63, P67, P70)
RxDi
(P62, P66, P71)
CLKi
(P61, P65, P72)
CTSi/RTSi
(P60, P64, P73)
Function
Method of selection
Serial data output
Serial data input
Port P6 2, P66 and P7 1 direction register (bits 2 and 6 at address 03EE 16,
bit 1 at address 03EF 16)= “0”
(Can be used as an input port when performing transmission only)
Programmable I/O port
Internal/external clock select bit (bit 3 at address 03A0 16, 03A8 16, 0378 16) = “0”
Transfer clock input
Internal/external clock select bit (bit 3 at address 03A0 16, 03A8 16) = “1”
Port P6 1, P65 direction register (bits 1 and 5 at address 03EE 16) = “0”
CTS input
CTS/RTS disable bit (bit 4 at address 03A4 16 , 03AC 16, 037C 16) =“0”
CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC 16, 037C 16) = “0”
Port P6 0, P64 and P7 3 direction register (bits 0 and 4 at address 03EE 16,
bit 3 at address 03EF 16) = “0”
RTS output
CTS/RTS disable bit (bit 4 at address 03A4 16 , 03AC 16, 037C 16) = “0”
CTS/RTS function select bit (bit 2 at address 03A4 16, 03AC 16, 037C 16) = “1”
Programmable I/O port
CTS/RTS disable bit (bit 4 at address 03A4 16 , 03AC 16, 037C 16) = “1”
(When separate CTS/RTS pins function is not selected)
1-122
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Example of transmit timing when transfer data is 8 bits long (parity enabled, one-stop bit)
The transfer clock stops momentarily as CTS is “H” when the stop bit is checked.
The transfer clock starts as the transfer starts immediately CTS changes to “L”.
Tc
Transfer clock
Transmit enable
bit(TE)
“1”
Transmit buffer
empty flag(TI)
“1”
“0”
Data is set in UARTi transmit buffer register.
“0”
Transferred from UARTi transmit buffer register to UARTi transmit register
“H”
CTSi
“L”
Start
bit
TxDi
Parity
bit
ST D0 D1 D2 D3 D4 D5 D6 D7
Transmit register
empty flag (TXEPT)
“1”
Transmit interrupt
request bit (IR)
“1”
Stopped pulsing because transmit enable bit = “0”
Stop
bit
P
SP
ST D0 D1 D2 D3 D4 D5 D6 D7
P
ST D0 D1
SP
“0”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
• Parity is enabled.
• One stop bit.
• CTS function is selected.
• Transmit interrupt cause select bit = “1”.
Tc = 16 (n + 1) / fi or 16 (n + 1) / f EXT
fi : frequency of BRGi count source (f 1, f8, f32)
fEXT : frequency of BRGi count source (external clock)
n : value set to BRGi
Example of transmit timing when tranfer data is 9 bits long (parity disabled, two-stop bits)
Tc
Transfer clock
Transmit enable
bit(TE)
“1”
Transmit buffer
empty flag(TI)
“1”
“0”
Data is set in UARTi transmit buffer register
“0”
Transferred from UARTi transmit buffer register to UARTi transmit register
Start
bit
TxDi
Stop
bit
ST D0 D1 D2 D3 D4 D5 D6 D7 D8 SP SP
Stop
bit
ST D0 D1 D2 D3 D4 D5 D6 D7 D8 SPSP
ST D0 D1
“1”
Transmit register
empty flag (TXEPT)
“0”
Transmit interrupt
request bit (IR)
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
• Parity is disabled.
• Two stop bits.
• CTS function is disabled.
• Transmit interrupt cause select bit = "0".
Tc = 16 (n + 1) / fi or 16 (n + 1) / f EXT
fi : frequency of BRGi count source (f 1, f8, f32)
fEXT : frequency of BRGi count source (external clock)
n : value set to BRGi
Fig. 1.94. Typical transmit timings in UART mode (UART0, UART1)
1-123
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Example of transmit timing when tranfer data is 8 bits long (parity enabled, one-stop bit)
Tc
Transfer clock
Transmit enable
bit(TE)
“1”
Transmit buffer
empty flag(TI)
“1”
Data is set in UART2 transmit buffer register
“0”
Note
“0”
Transferred from UART2 transmit buffer register to UARTi transmit register
Parity
bit
Start
bit
TxD2
ST D0 D1 D2 D3 D4 D5 D6 D7
P
Stop
bit
ST D0 D1 D2 D3 D4 D5 D6 D7
SP
P
SP
“1”
Transmit register
empty flag (TXEPT) “0”
Transmit interrupt
request bit (IR)
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “1”.
Tc = 16 (n + 1) / fi
fi : frequency of BRG2 count source (f 1, f8, f32)
n : value set to BRG2
Note: The transmit is started with overflow timing of BRG after having written in a value at the transmit buffer in the above timing.
Fig. 1.95. Typical transmit timings in UART mode (UART2)
Example of receive timing when tranfer data is 8 bits long (parity disabled, one-stop bit)
BRGi count
source
Receive enable bit
.......
“1”
“0”
Start bit
RxDi
.......
Stop bit
D1.......D7
D0
Sampled “L”
Receive data taken in
Transfer clock
Receive
complete flag
RTSi
Receive interrupt
request bit
Reception triggered when transfer clock
“1” is generated by falling edge of start bit
Transferred from UARTi receive register to
UARTi receive buffer register
“0”
“H”
“L”
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
The above timing applies to the following settings :
•Parity is disabled.
•One stop bit.
•RTS function is selected.
Fig. 1.96. Typical receive timing in UART mode
1-124
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(a) Separate CTS/RTS pins function (UART0)
Setting the CTS/RTS separate bit (bit 6 of address 03B016) to "1" inputs/outputs the CTS signal and RTS
signal from different pins. Choose which to use, CTS or RTS, by use of the CTS/RTS function select bit (bit 2
of address 03A416). (See Fig. 1.97). This function is effective in UART0 only. With this function chosen, the
user cannot use the CTS/RTS function. Set "0" both to the CTS/RTS function select bit (bit 2 of address
03AC16) and to the CTS/RTS disable bit (bit 4 of address 03AC16).
Microcomputer
IC
TXD0 (P6 3)
IN
RXD0 (P6 2)
OUT
RTS0 (P6 0)
CTS
CTS0 (P6 4)
RTS
Note : The user cannot use CTS and RTS at the same time.
Fig. 1.97. The separate CTS/RTS pins function usage
(b) Sleep mode (UART0, UART1)
This mode is used to transfer data between specific microcomputers among multiple microcomputers
connected using UARTi. The sleep mode is selected when the sleep select bit (bit 7 at addresses 03A016,
03A816) is set to “1” during reception. In this mode, the unit performs receive operation when the MSB of the
received data = “1” and does not perform receive operation when the MSB = “0”.
(c) Function for switching serial data logic (UART2)
When the data logic select bit (bit 6 of address 037D16) is assigned 1, data is inverted in writing to the
transmission buffer register or reading the reception buffer register. Figure 1.98 shows the example of timing
for switching serial data logic.
Example of timing for switching serial data logic when LSB is first (parity enabled, one-stop bit)
Transfer clock
“H”
“L”
TxD2
“H”
(no reverse)
“L”
TxD2
“H”
(reverse)
“L”
ST
D0
D1
D2
D3
D4
D5
D6
D7
P
SP
ST
D0
D1
D2
D3
D4
D5
D6
D7
P
SP
ST : Start bit
P : Even parity
SP : Stop bit
Fig. 1.98. Timing for switching serial data logic
1-125
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(d) TxD, RxD I/O polarity reverse function (UART2)
This function is to reverse TXD pin output and RXD pin input. The level of any data to be input or output
(including the start bit, stop bit(s), and parity bit) is reversed. Set this function to “0” (not to reverse) for
NORMAL use.
(e) Bus collision detection function (UART2)
This function is to sample the output level of the TXD pin and the input level of the RXD pin at the rising edge
of the transfer clock; if their values are different, then an interrupt request occurs. Figure 1.99 shows the
example of detection timing of a bus collision (in UART mode).
Transfer clock
“H”
“L”
TxD2
“H”
ST
SP
ST
SP
“L”
RxD2
“H”
“L”
Bus collision detection
interrupt request signal
“1”
Bus collision detection
interrupt request bit
“1”
“0”
“0”
ST : Start bit
SP : Stop bit
Fig. 1.99. Detection timing of a bus collision (in UART mode)
1-126
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) Clock-asynchronous serial I/O mode (compliant with the SIM interface)
The SIM interface is used for connecting the microcomputer with a memory card or the like; adding some
extra settings in UART2 clock-asynchronous serial I/O mode allows the user to effect this function. Table
1.40 shows the specifications of clock-asynchronous serial I/O mode (compliant with the SIM interface).
Figure 1.100 shows a typical transmit/receive timing in UART mode (compliant with the SIM interface).
Table 1.40. Specifications of clock-asynchronous serial I/O mode (compliant with the SIM interface)
Item
Transfer data format
Specification
• Transfer data 8-bit UART mode (bit 2 through bit 0 of address 037816 = “1012”)
• One stop bit (bit 4 of address 0378 16 = “0”)
• With the direct format chosen
Set parity to “even” (bit 5 and bit 6 of address 037816 = “1” and “1” respectively)
Set data logic to “direct” (bit 6 of address 037D16 = “0”).
Set transfer format to LSB (bit 7 of address 037C16 = “0”).
• With the inverse format chosen
Set parity to “odd” (bit 5 and bit 6 of address 037816 = “0” and “1” respectively)
Set data logic to “inverse” (bit 6 of address 037D16 = “1”)
Set transfer format to MSB (bit 7 of address 037C 16 = “1”)
Transfer clock
• Withtheinternal clock chosen(bit 3of address 037816 = “0”) : fi / 16(n+ 1) (Note1) : fi=f1, f8, f32
(Do not use external clock)
Transmit/receive control
Other settings
• Disable the CTS and RTS function (bit 4 of address 037C16 = “1”)
• The sleep mode select function is not available for UART2
• Set transmissioninterrupt factor to “transmissioncompleted”(bit 4 of address 037D16 = “1”)
Transmit start condition
• To start transmission, the following requirements must be met:
- Transmit enable bit (bit 0 of address 037D16 ) = “1”
- Transmit buffer empty flag (bit 1 of address 037D16) = “0”
Receive start condition
• To start reception, the following requirements must be met:
- Reception enable bit (bit 2 of address 037D16 ) = “1”
- Detection of a start bit
Interrupt request
generation timing
• When transmitting
When data transmission from the UART2 transfer register is completed
(bit 4 of address 037D16 = “1”)
• When receiving
When data transfer from the UART2 receive register to the UART2 receive
buffer register is completed
Error detection
• Overrun error (see the specifications of clock-asynchronous serial I/O) (Note 2)
• Framing error (see the specifications of clock-asynchronous serial I/O)
• Parity error (see the specifications of clock-asynchronous serial I/O)
- On the reception side, an “L” levelis output fromthe TXD2 pin by use of the parity error
signal output function (bit 7 of address 037D16 = “1”) when a parity error is detected
- On the transmission side, a parity error is detected by the level of input to
the R XD2 pin when a transmission interrupt occurs
• The error sum flag (see the specifications of clock-asynchronous serial I/O)
Note 1: ‘n’ denotes the value 0016 to FF16 that is set to the UARTi bit rate generator.
Note 2: If an overrun error occurs, the UART2 receive buffer will have the last or most recent data written.
Note also the UARTi receive interrupt request bit is not set to "1".
1-127
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Tc
Transfer clock
Transmit enable
bit(TE)
“1”
Transmit buffer
empty flag(TI)
“1”
“0”
Note
Data is set in UART2 transmit buffer register
“0”
Transferred from UART2 transmit buffer register to UART2 transmit register
Start
bit
TxD2
Stop
bit
Parity
bit
ST D0 D1 D2 D3 D4 D5 D6 D7
P
ST D0 D1 D2 D3 D4 D5 D6 D7
SP
P
SP
P
SP
RxD2
A “L” level returns from TxD 2 due to
the occurrence of a parity error.
Signal conductor level
(Note 1)
ST D0 D1 D2 D3 D4 D5 D6 D7
P
SP
ST D0 D1 D2 D3 D4 D5 D6 D7
The level is
detected by the
interrupt routine.
The level is detected by the
interrupt routine.
“1”
Transmit register
empty flag (TXEPT)
“0”
Transmit interrupt
request bit (IR)
“1”
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “1”.
Tc = 16 (n + 1) / fi
fi : frequency of BRG2 count source (f 1, f8, f32)
n : value set to BRG2
Note: The transmit is started with overflow timing of BRG after having written in a value at the transmit buffer in the above timing.
Tc
Transfer clock
Receive enable
bit (RE)
“1”
“0”
Start
bit
RxD2
Parity
bit
ST D0 D1 D2 D3 D4 D5 D6 D7
P
Stop
bit
SP
ST D0 D1 D2 D3 D4 D5 D6 D7
P
SP
TxD2
A “L” level returns from TxD 2 due to
the occurrence of a parity error.
Signal conductor level
(Note 1)
Receive complete
flag (RI)
“1”
Receive interrupt
request bit (IR)
“1”
ST D0 D1 D2 D3 D4 D5 D6 D7
P
SP
ST D0 D1 D2 D3 D4 D5 D6 D7
P
SP
“0”
Read to receive buffer
Read to receive buffer
“0”
Cleared to “0” when interrupt request is accepted, or cleared by software
Shown in ( ) are bit symbols.
The above timing applies to the following settings :
• Parity is enabled.
• One stop bit.
• Transmit interrupt cause select bit = “0”.
Tc = 16 (n + 1) / fi
fi : frequency of BRG2 count source (f 1, f8, f32)
n : value set to BRG2
Note: Equal in waveform because TxD 2 and RxD 2 are connected.
Fig. 1.100. Typical transmit/receive timing in UART mode (compliant with the SIM interface)
1-128
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
Clock Asynchronous Serial I/O Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(a) Function for outputting a parity error signal
With the error signal output enable bit (bit 7 of address 037D16) assigned “1”, you can output an “L” level
from the TxD2 pin when a parity error is detected. In step with this function, the generation timing of a transmission completion interrupt changes to the detection timing of a parity error signal. Figure 1.101 shows the
output timing of the parity error signal.
• LSB first
Transfer
clock
RxD 2
TxD2
Receive
complete flag
“H”
“L”
“H”
ST
D0
D1
D2
D3
D4
D5
D6
D7
P
SP
“L”
“H”
Hi-Z
“L”
“1”
“0”
ST : Start bit
P : Even Parity
SP: Stop bit
Fig. 1.101. Output timing of the parity error signal
(b) Direct format/inverse format
Connecting the SIM card allows you to switch between direct format and inverse format. If you choose the
direct format, D0 data is output from TxD2. If you choose the inverse format, D7 data is inverted and output
from TxD2. Figure 1.102 shows the SIM interface format. Figure 1.103 shows the example of connecting the
SIM interface. Connect TXD2 and RXD2 and apply pull-up.
Transfer
clock
TxD2
(direct)
ST
D0
D1
D2
D3
D4
D5
D6
D7
P
SP
TxD2
(inverse)
ST
D7
D6
D5
D4
D3
D2
D1
D0
P
SP
P : Even parity
ST: Start bit
SP: Stop bit
Fig. 1.102. SIM interface format
Microcomputer
SIM card
TxD2
RxD2
Fig. 1.103. Connecting the SIM interface
1-129
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART2 in I2C Mode
The UART2 special mode register (address 037716) is used to control UART2 in various ways.
Figure 1.104 shows the UART2 special mode register. Setting the I2C mode select bit (bit 1 of
U2SMR) to "1" selects I2C mode.
Table 1.41 shows the relation between the I2C mode select bit and respective control workings.
Since this function uses clock-synchronous serial I/O mode, set this bit to “0” in UART mode.
Table 1.41. Features in I2C mode
1
Source for interrupt number 10 (Note 2)
Bus collision detection
I2C mode (Note 1)
Start condition detection or stop
condition detection
2
Source for interrupt number 15 (Note 2)
UART2 transmission
No acknowledgment detection (NACK)
3 Source for interrupt number 16 (Note 2)
UART2 reception
Acknowledgment detection (ACK)
4 UART2 transmission output delay
Not delayed
Delayed
5 P70 at the time when UART2 is in use
TxD2 (output)
SDA (input/output) (Note 3)
6 P71 at the time when UART2 is in use
RxD2 (input)
SCL (input/output)
7 P72 at the time when UART2 is in use
CLK2
P72
DMA1 factor at the time when 1 1 0 1 is assigned
8 to the DMA request factor selection bits
UART2 reception
Acknowledgment detection (ACK)
Function
Normal mode
9 Noise filter width
15ns
50ns
10 Reading P71
Reading the terminal when 0 is
assigned to the direction register
Reading the terminal regardless of the
value of the direction register
11 Initial value of UART2 output
H level (when 0 is assigned to
the CLK polarity select bit)
The value set in latch P70 when the port is
selected
Note 1: Make the settings given below when I 2C mode is in use.
Set 0 1 0 in bits 2, 1, 0 of the UART2 transmission/reception mode register.
Disable the RTS/CTS function. Choose the MSB First function.
Note 2: Follow the steps given below to switch from a factor to another.
1. Disable the interrupt of the corresponding number.
2. Switch from one source to another.
3. Reset the interrupt request flag of the corresponding number.
4. Set an interrupt level of the corresponding number.
Note 3: Set an initial value of SDA transmission output when serial I/O is invalid.
1-130
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART2 Special mode register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2SMR
Address
0377 16
Bit
symbol
When reset
0016
Function
(During clock synchronous
serial I/O mode)
Bit name
Function
(During UART mode)
IICM
IIC mode selection bit
0 : Normal mode
1 : IIC mode
Must always be “0”
ABC
Arbitration lost detecting
flag control bit
0 : Update per bit
1 : Update per byte
Must always be “0”
BBS
Bus busy flag
0 : STOP condition detected
1 : START condition detected
Must always be “0”
LSYN
SCLL sync output
enable bit
0 : Disabled
1 : Enabled
Must always be “0”
ABSCS
Bus collision detect
sampling
clock select bit
Must always be “0”
0 : Rising edge of transfer
clock
1 : Underflow signal of timer A0
ACSE
Auto clear function
select bit of transmit
enable bit
Must always be “0”
0 : No auto clear function
1 : Auto clear at occurrence of
bus collision
SSS
Transmit start condition
select bit
Must always be “0”
0 : Ordinary
1 : Falling edge of RxD2
SDDS
SDA digital delay select
bit (Note 2, 3)
R W
(Note 1)
0 : Analog delay output is
Must always be "0"
selected
1 : Digital delay output is
selected (Must always
be "0" when not using
I2C mode)
Note 1: Nothing but "0" may be written.
Note 2: When not in I 2C mode, do not set this bit by writing a "1". During normal mode, fix it to "0". When this
bit - "0" , UART2 special mode register 3 (U2SMR3 at address 037516) bits 7 to 5 (DL2 to DL0 = SDA
digital delay setup bits) are initialized to "000", with the analog delay circuit selected. Also, when SDDS
= "0", the U2SMR3 register cannot be read or written to.
Note 3: When analog delay is selected, only the analog delay value is effective; when digital delay is selected
only the digital delay value is effective.
UART2 Special mode register 3 (I2C and SPI bus exclusive use register)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2SMR3
Address
037516
Bit name
Bit symbol
SPIM
SPI mode select bit
CPHA
SPI clock-phase
select bit
When reset
0016
Function during clock
synchronous serial I/O mode
0 : Normal mode
1 : SPI mode
0 : Data latched on
falling clock edge
1 : Data latched on
rising clock edge
Function during
UART mode
Must always be "0'
Must always be "0'
Nothing is assigned. In an attempt to write to these bits, write "0". When read the
value is indeterminate. However, when SDDS = "1", a "0" value is read. (Note 1)
SDA digital delay
set up bit (Note
1, 2, 3, 4, 5)
DL0
DL1
DL2
Note 1:
Note 2:
Note 3:
Note 4:
Note 5:
R W
_ _
b7 b6 b5
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
:
:
:
:
:
:
:
:
Analog
2 cycle
3 cycle
4 cycle
5 cycle
6 cycle
7 cycle
8 cycle
delay is selected
of 1/f(X IN)
of 1/f(X IN)
of 1/f(X IN)
of 1/f(X IN)
of 1/f(X IN)
of 1/f(X IN)
of 1/f(X IN)
Digital delay
is selected
This bit can be read or written to when UART2 special mode register U2SMR at address 037716 bit 7
(SDDS: SDA digital delay select bit) = "1". When the initial value of UART2 special mode register 3
(U2SMR3 is read after setting SDDS = "1", the value is "0016". When writing to U2SMR3 after setting
SDDS = "1", be sure to write 0s to bits 0 - 4. When SDDS = "0", This register cannot be written to;
when read, the value is indeterminate.
These bits are initialized to "000" when SDDS = "0", with the analog delay circuit selected. After a reset
these bits are set to "000", with the analog delay circuit selected. However, because these bits can be read
only when SDDS = "1", the value read from these bits when SDDS = "0" is indeterminate.
When analog delay is selected, only the analog delay value is effective; when digital delay is selected,
only the digital delay value is effective.
The amount of delay varies with the load on SCL and SDA pins. Also, when using an external clock,
the amount of delay increases by about 100ns. Be sure to take this into account when using this device.
Reset values for SPIM and CPHA are not affected by the state of SDDs. Their reset values are always "0".
Fig. 1.104. UART2 special mode register
1-131
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Figure 1.105 shows the functional block diagram for I2C mode. Setting “1” in the I2C mode select bit
(IICM) causes ports P70, P71, and P72 to work as data transmission-reception terminal SDA, clock
input-output terminal SCL, and port P72 respectively. A delay circuit is added to the SDA transmission
output, so the SDA output changes after SCL fully goes to “L”. The SDA digital delay select bit (bit 7 at
address 037716) can be used to select between analog delay and digital delay. When digital delay is
selected, the amount of delay can be selected in the range of 2 cycles to 8 cycles of f1 using UART2
special mode register 3 (at address 037516). Delay circuit select conditions are shown in Table 1.42.
P70 through P72 conforming to the simplified I 2C bus
P70/TxD2/SDA
Timer
Selector
IICM=1
I/O
UART2
To DMA0, DMA1
SDDS = "0" or DL = "000"
IICM=0
D
Noise
Filter
Q
IICM=0
Transmission
register
delay
IICM=1
UART2
To DMA0
Arbitration
T
IICM=1
Timer
UART2 transmission/
NACK interrupt
request
IICM=0
Reception register
UART2
IICM=0
UART2 reception/ACK
interrupt request
DMA1 request
IICM=1
Start condition detection
S
R Q
Stop condition detection
P71/RxD2/SCL
I/O
D Q
T
Data bus
IICM=1
Internal clock
UART2
IICM=1
CLK
IICM=1
Noise
Filter
Noise
Filter
ACK
9th pulse
(Port P71 output data latch)
Selector
NACK
Q
T
R
Q
Bus collision
detection
Bus collision/start, stop
condition detection
interrupt request
IICM=0
External clock
UART2
IICM=0
Port reading
* With IICM set to 1, the port terminal is to be readable
even if 1 is assigned to P7 1 of the direction register.
UART2 IICM=0
P72/CLK2
D
L-synchronous
output enabling bit
Falling edge
detection
Bus busy
Selector
I/O
Timer
Fig. 1.105. Functional block diagram for I2C mode
Table 1.42. Delay circuit select conditions
Register value
Contents
IICM SDDS
Digital delay is selected
Analog delay is selected
No delay
1
1
0
DL
1
001
to
111
When digital delay is selected,no analog
delay is added. Only digital delay is effective
1
000
When DL is set ot "000", analog delay is
selected no matter what value is set in SDDS.
0
(000)
When SDDS is set to "0", DL is initialized, so
that DL = "000".
0
(000)
When IICM = "0", no delay circuit is selected.
Always made sure SDDS = "0".
1-132
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
An attempt to read Port P71 (SCL) gets the pin's level regardless of the content of the port direction
register. The initial value of SDA transmission output in this mode goes to the value set in port P70. The
interrupt factors of the bus collision detection interrupt, UART2 transmission interrupt, and of UART2
reception interrupt turn to the start/stop condition detection interrupt, acknowledgment non-detection
interrupt, and acknowledgment detection interrupt respectively.
The start condition detection interrupt refers to the interrupt that occurs when the falling edge of the SDA
terminal (P70) is detected with the SCL terminal (P71) staying “H”. The stop condition detection interrupt
refers to the interrupt that occurs when the rising edge of the SDA terminal (P70) is detected with the
SCL terminal (P71) staying “H”. The bus busy flag (bit 2 of the UART2 special mode register) is set to “1”
by the start condition detection, and set to “0” by the stop condition detection.
The acknowledgment non-detection interrupt refers to the interrupt that occurs when the SDA terminal
level is detected still staying “H” at the rising edge of the 9th transmission clock. The acknowledgment
detection interrupt refers to the interrupt that occurs when SDA terminal’s level is detected already went
to “L” at the 9th transmission clock. Also, assigning 1 1 0 1 (UART2 reception) to the DMA1 request
factor select bits provides the means to start up the DMA transfer by the effect of acknowledgment
detection.
Bit 1 of the UART2 special mode register (037716) is used as the arbitration loss detecting flag control
bit. Arbitration means the act of detecting the nonconformity between transmission data and SDA terminal data at the timing of the SCL rising edge. This detecting flag is located at bit 3 of the UART2
reception buffer register (037F16), and “1” is set in this flag when nonconformity is detected. Use the
arbitration lost detecting flag control bit to choose which way to use to update the flag, bit by bit or byte
by byte. When setting this bit to “1” and updated the flag byte by byte if nonconformity is detected, the
arbitration lost detecting flag is set to “1” at the falling edge of the 9th transmission clock.
If update the flag byte by byte, must judge and clear (“0”) the arbitration lost detecting flag after completing the first byte acknowledge detect and before starting the next one byte transmission.
Bit 3 of the UART2 special mode register is used as SCL- and L-synchronous output enable bit. Setting
this bit to “1” goes the P71 data register to “0” in synchronization with the SCL terminal level going to “L”.
Some other functions added are explained here. Figure 1.106 shows their workings.
Bit 4 of the UART2 special mode register is used as the bus collision detect sampling clock select bit.
The bus collision detect interrupt occurs when the RxD2 level and TxD2 level do not match, but the
nonconformity is detected in synchronization with the rising edge of the transfer clock signal if the bit is
set to “0”. If this bit is set to “1”, the nonconformity is detected at the timing of the overflow of timer A0
rather than at the rising edge of the transfer clock.
1-133
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
1. Bus collision detect sampling clock select bit (Bit 4 of the UART2 special mode register)
0: Rising edges of the transfer clock
CLK
TxD/RxD
1: Timer A0 overflow
Timer A0
2. Auto clear function select bit of transmt enable bit (Bit 5 of the UART2 special mode register)
CLK
TxD/RxD
Bus collision
detect interrupt
request bit
Transmit
enable bit
3. Transmit start condition select bit (Bit 6 of the UART2 special mo de register)
0: In normal state
CLK
TxD
Enabling transmission
With "1: falling edge of RxD2" selected
CLK
TxD
RxD
Fig. 1.106. Some other functions added
Bit 5 of the UART2 special mode register is used as the auto clear function select bit of transmit enable
bit. Setting this bit to “1” automatically resets the transmit enable bit to “0” when “1” is set in the bus
collision detect interrupt request bit (nonconformity).
Bit 6 of the UART2 special mode register is used as the transmit start condition select bit. Setting this bit
to “1” starts the TxD transmission in synchronization with the falling edge of the RxD terminal.
1-134
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART2 Special Mode Register 2
UART2 special mode register 2 (address 037616) is used to further control UART2 in I2C mode. Figure
1.107 shows the UART2 special mode register 2.
Bit 0 of the UART2 special mode register 2 (address 037616) is used as the I2C mode select bit 2.
Table 1.43 shows the types of control to be changed by I2C mode select bit 2 when the I2C mode
select bit is set to “1”. Figure 1.108 shows the timing characteristics of detecting the start condition
and the stop condition. Set the start/stop condition control bit (bit 7 of UART2 special mode register 2)
to “1” in I2C mode.
UART2 special mode register 2
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
U2SMR2
Bit
symbol
Address
0376 16
When reset
0016
Bit name
Function
IICM2
I2 C mode selection bit 2
Refer to Table 1.43
CSC
Clock-synchronous bit
0 : Disabled
1 : Enabled
SWC
SCL wait output bit
0 : Disabled
1 : Enabled
ASL
SDA output stop bit
0 : Disabled
1 : Enabled
STAC
UART2 initialization bit
0 : Disabled
1 : Enabled
SWC2
SCL wait output bit 2
0: UART2 clock
1: 0 output
SDHI
SDA output disable bit
0: Enabled
1: Disabled (high impedance)
SHTC
Start/stop condition
control bit
Set this bit to "1" in I 2C mode
(refer to Figure 1.108)
R W
(Note)
Fig. 1.107. UART2 special mode register 2
Table 1.43. Functions changed by I2C mode select bit 2
IICM2 = 0
IICM2 = 1
1 Factor of interrupt number 15
No acknowledgment detection (NACK)
UART2 transmission (the rising edge
of the final bit of the clock)
2 Factor of interrupt number 16
Acknowledgment detection (ACK)
UART2 reception (the falling edge
of the final bit of the clock)
Function
3 DMA1 factor at the time when 1 1 0 1 Acknowledgment detection (ACK)
is assigned to the DMA request
factor selection bits
UART2 reception (the falling edge of
the final bit of the clock)
4 Timing for transferring data from the
UART2 reception shift register to the
reception buffer.
The rising edge of the final bit of the
reception clock
The falling edge of the final bit of the
reception clock
5 Timing for generating a UART2
reception/ACK interrupt request
The rising edge of the final bit of the
reception clock
The falling edge of the final bit of the
reception clock
1-135
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
3 to 6 cycles < duration for setting-up (Note 2)
3 to 6 cycles < duration for holding (Note 2)
Note 1 : When the start/stop condition count bit is "1" .
Note 2 : "Cycles" is in terms of the input oscillation frequency f(Xin) of the main clock.
Duration for
setting up
Duration for
holding
SCL
SDA
(Start condition)
SDA
(Stop condition)
Fig. 1.108. Timing characteristics of detecting the start condition and the stop condition (Note1)
Bit 3 of the UART2 special mode register 2 (address 037616) is used as the SDA output stop bit.
Setting this bit to “1” causes an arbitration loss to occur, and the SDA pin turns to high-impedance
state the instant when the arbitration loss detection flag is set to “1”.
Bit 1 of the UART2 special mode register 2 (address 037616) is used as the clock synchronization bit.
With this bit set to “1” at the time when the internal SCL is set to “H”, the internal SCL turns to “L” if the
falling edge is found in the SCL pin; and the baud rate generator reloads the set value, and start
counting within the “L” interval. When the internal SCL changes from “L” to “H” with the SCL pin set to
“L”, stops counting the baud rate generator, and starts counting it again when the SCL pin turns to “H”.
Due to this function, the UART2 transmission-reception clock becomes the logical product of the
signal flowing through the internal SCL and that flowing through the SCL pin. This function operates
over the period from the moment earlier by a half cycle than falling edge of the UART2 first clock to
the rising edge of the ninth bit. To use this function, choose the internal clock for the transfer clock.
Bit 2 of the UART2 special mode register 2 (037616) is used as the SCL wait output bit. Setting this bit
to “1” causes the SCL pin to be fixed to “L” at the falling edge of the ninth bit of the clock. Setting this
bit to “0” frees the output fixed to “L”.
Bit 4 of the UART2 special mode register 2 (address 037616) is used as the UART2 initialization bit.
Setting this bit to “1”, and when the start condition is detected, the microcomputer operates as follows.
(1) The transmission shift register is initialized, and the content of the transmission register is transferred to
the transmission shift register. This starts transmission by dealing with the clock entered next as the first bit.
The UART2 output value, however, doesn’t change until the first bit data is output after the entrance of the
clock, and remains unchanged from the value at the moment when the microcomputer detected the start
condition.
(2) The reception shift register is initialized, and the microcomputer starts reception by dealing with the clock
entered next as the first bit.
(3) The SCL wait output bit turns to “1”. This turns the SCL pin to “L” at the falling edge of the ninth bit of the
clock.
1-136
r
de nt
Un pme
o
l
ve
de
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in I2C Mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Starting to transmit/receive signals to/from UART2 using this function doesn’t change the value of the
transmission buffer empty flag. To use this function, choose the external clock for the transfer clock.
Bit 5 of the UART2 special mode register 2 (037616) is used as the SCL pin wait output bit 2. Setting
this bit to “1” with the serial I/O specified allows the user to output an “1” from the SCL pin even if
UART2 is in operation. Setting this bit to “0” frees the “L” output from the SCL pin, and the UART2
clock is input/output.
Bit 6 of the UART2 special mode register 2 (037616) is used as the SDA output disable bit. Setting this
bit to “1” forces the SDA pin to turn to the high-impedance state. Refrain from changing the value of
this bit at the rising edge of the UART2 transfer clock. There can be instances in which arbitration lost
detection flag is turned on.
1-137
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in SPI mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
UART2 in SPI mode
The UART2 special mode register 3 (address 037516) is used to activate the SPI mode.
Figure 1.109 shows the UART2 special mode register 3.
UART2 Special mode register 3 (I2C and SPI bus exclusive use register)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
U2SMR3
Bit symbol
SPIM
CPHA
Address
037516
When reset
0016
Function during clock
synchronous serial I/O mode
SPI mode select bit 0 : Normal mode
1 : SPI mode
0 : Data latched on
SPI clock-phase
falling clock edge
select bit
1 : Data latched on
rising clock edge
Bit name
Function during
UART mode
RW
Must always be "0'
Must always be "0'
Nothing is assigned. In an attempt to write to these bits, write "0". When read the
_ _
value is indeterminate. However, when SDDS = "1", a "0" value is read. (Note 1)
DL0
SDA digital delay
set up bit (Note
1, 2, 3, 4, 5)
DL1
DL2
Note 1:
Note 2:
Note 3:
Note 4:
Note 5:
b7 b6 b5
000:
001:
010:
011:
100:
101:
110:
111:
Analog delay is selected
2 cycle of 1/f(X IN)
3 cycle of 1/f(X IN)
4 cycle of 1/f(X IN)
5 cycle of 1/f(X IN)
6 cycle of 1/f(X IN)
7 cycle of 1/f(X IN)
8 cycle of 1/f(X IN)
Digital delay
is selected
This bit can be read or written to when UART2 special mode register U2SMR at address 037716 bit 7
(SDDS: SDA digital delay select bit) = "1". When the initial value of UART2 special mode register 3
(U2SMR3 is read after setting SDDS = "1", the value is "0016". When writing to U2SMR3 after setting
SDDS = "1", be sure to write 0s to bits 0 - 4. When SDDS = "0", This register cannot be written to;
when read, the value is indeterminate.
These bits are initialized to "000" when SDDS = "0", with the analog delay circuit selected. After a reset
these bits are set to "000", with the analog delay circuit selected. However, because these bits can be read
only when SDDS = "1", the value read from these bits when SDDS = "0" is indeterminate.
When analog delay is selected, only the analog delay value is effective; when digital delay is selected,
only the digital delay value is effective.
The amount of delay varies with the load on SCL and SDA pins. Also, when using an external clock,
the amount of delay increases by about 100ns. Be sure to take this into account when using this device.
Reset values for SPIM and CPHA are not affected by the state of SDDs. Their reset values are always "0".
Fig. 1.109. UART2 Special mode register 3
1-138
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in SPI mode
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
The SPI functionality is an 8 bit, synchronous communication protocol that is user programmable to use
one of four different transfer formats. The four transfer formats support the four combinations of clock
phase and clock polarity, as the clock relates to the data. Figure 1.110 shows the SPI system level view.
The existing UART2 already provides two of the transfer formats, with the CKPOL control bit. The SPI
mode adds the ability to change the phase of the clock, with respect to the transmitted data, in each of
the two existing clock polarity formats.
Master MCU
Slave MCU
MISO
MISO
MOSI
MOSI
SPICLK
SSB
SPICLK
SSB
CSB
Slave MCU s SSB input may be tied to ground
if there is only one SPI slave in the system.
Fig. 1.110. SPI system level view
When operated in SPI mode the UART2 package pins provide the alternate SPI functions. MOSI,
Master Out Slave In, is multiplexed on pin P7[0]/TxD2. MOSI outputs data when UART2 is a SPI master
and inputs data when UART2 is a SPI slave. MISO, Master In Slave Out, is multiplexed on pin P7[1]/
RxD2. MISO inputs data when UART2 is a SPI master and outputs data when UART2 is a SPI slave.
SPICLK, SPI Clock, is multiplexed on pin P7[2]/CLK2. The SPI clock is input when the SPI is configured
as a slave or output when the SPI is configured as a master. SSB, Slave select input, is multiplexed on
pin P7[3]/RTSB/CTSB. This pin is used to select the active SPI slave.
The M30222 UART2 can be operated as an SPI master or as an SPI slave. Operation as an SPI Slave
or SPI Master is determined by the CKDIR contol bit. While in SPI mode, the TxD and RxD pins act as
the SPI MOSI and MISO pins. As implemented on the M30222, the SPI pins MOSI and MISO are open
drain.
There are two added control bits and one added status flag. Control bit SPIM is the SPI Mode enable,
which enables SPI operation. CPHA is the Clock Phase selection control bit. CPHA is used to chooses
the clock to data relationship. Combined with the existing CKPOL control bit, CPHA provides compatibility with all four SPI transmission modes. CPHA is held at “0” when SPIM = “0”. The status flag
MDFLT is used to indicate that an SPI mode fault occurred.
Several existing configuration bits are required for SPI operation. SPI Slave / Master mode is controlled
by the existing CKDIR control bit. The UART is in SPI master mode when the clock is generated
internally and is in SPI slave mode when the clock is generated externally. CKPOL control bit select the
1-139
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in SPI mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
polarity of the transfer clock. The four different combinations of CKPOL and CPHA define the four
formats of the SPI communication protocols. While in SPI mode, the CRD control bit enables the CTS/
RTS pin to operate as SSB and CRS control bit selects CTS/RTS pin to operate as CTS/ SSB. Both
contorl bits must be properly configured to activate the SSB function. UFORM control bit selects the
UART transfer format, MSB or LSB. SPI data is transmitted MSB first.
SPI operation
Setting SMD[2:0]=010 in U2MR enables either SPI or IIC operation. Operation is undefined if both
IICM (U2SMR[0]) and SPI (U2SMR3[0]) control bits are set to logic one while SMD[2:0]=010.
Setting the SPIM control bit puts the UART2 into an SPI compatible mode. This mode is only valid in
the clock synchronous configuration and must not be entered when the UART2 is configured for
asynchronous operation. The internal / external clock select bit (CKDIR) in U2MR) determines
whether UART2 is an SPI master or slave. If internal clock is selected, the UART is an SPI master
and if external clock is selected, UART2 is an SPI slave. Figure 1.111 shows the signal wave forms.
Entering SPI mode has the following effects on operation:
(1) An alternate clock to data relationship can be chosen with the CPHA bit (in U2SMR3). This bit can only
be set when SPI bit is a “1”. All four SPI clock to data formats are possible by using the CPHA bit together
with the CKPOL bit (in U2C0). Figure 1.112 shows the function block diagram of SPI mode.
(2) The RxD pin becomes the MISO pin.
(3) The TxD pin becomes the MOSI pin.
(4) P7[3]/CTSB/RTSB functions as the Slave Select input. This input is active low.
(5) When configured as a master, a Mode Fault will be detected if the Slave Select input goes low. If no port
pin is assigned to be a slave select input, then mode fault detection is disabled.
SSB
SCLK
CKPOL = 1
CPHA = 1
SCLK
CKPOL = 1
CPHA = 0
SCLK
CKPOL = 0
CPHA = 1
SCLK
CKPOL = 0
CPHA = 0
MISO/MOSI
MSB
LSB
Fig. 1.111. SPI Transmission formats
NOTE: To prevent spurious clock transitions, configure the SPI modules as master or slave before enabling them. Enable the
master before enabling the slave. Disable the slave before disabling the master.
1-140
Timer
Selector
I/O
CLKDIR
Transmit register
Transmit
CLKDIR = 1 = Slave
= 0 = Master
P71/MISO
Selector
Receive
Control
Receive register
Timer
SS
I/O
CLKDIR
Selector
Clock
Generator
I/O
CLKDIR
CLKDIR
Clock
Polarity
Invert
CKPOL
Clock
Phase
Shift
P73/SS
Timer
Selector
I/O
CLKDIR
Mode Fault
Detect
UART2
Reset
S
R
Q
MDFLT
M30222 Group
CPHA
MITSUBISHI MICROCOMPUTERS
Timer
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
1-141
P72/SPICLK
r
de nt
Un pme
lo
ve
de
P70/MOSI
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in SPI mode
Fig. 1.112 Functional block diagram of SPI mode
SPI Mode Functional Block Diagram
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
UART2 in SPI mode
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Master Mode operation
SPI Master mode is entered by setting both SPI and CKDIR control bits to logic one. In master mode, the
UART will generate the clock to be driven on SPICLK. Transmitted data is shifted out on MOSI and and
receive data is shifted in on MISO.
The mode fault status flag, MDFLT, is set any time the state of the slave select pin, SS, is inconsistent with
an active SPI mode, SPIMSTR or SPISLV. Detection is intended to protect the MCU from damage due to
output driver contention.
A mode fault occurs if the SS pin of a slave SPI goes high during a transmissionor if the SS pin of a master
SPI goes low at any time A Mode Fault causes the following:
(1) The CLKDIR bit (in U2MR is forced to a “1”. This puts the UART into slave mode so that it is not driving
the CLK and MOSI pins.
(2) The UART is inhibited from driving it’s MISO pin.
(3) Mode Fault, MDF, status bit (bit 10 of U2RB) is set. A UART2 receiver interrupt is generated.
Mode Fault detection is disabled when the CTS2 /SSB function is not assigned to a port pin. In this case,
Slave Select is internally negated if the UART is configured for SPI Master operation.
A mode fault is cleared by setting the serial I/O mode bits (bits 2 through 0 of U2MR) to “000”. Also, the
Receiver Enable bit (RE2 of U2C1) must be cleared. When the Mode Fault is cleared, the UART will return to
master mode unless the CRS bit (in U2C0) is explicitly set.
Slave mode operation
SPI Slave mode is entered by setting the SPI control bit to logic one and the CKDIR control bit to logic zero.
Before transmission can start, the SSB pin of the slave SPI must be at logic zero.
When configured as a SPI slave, UART2 does not initiate any serial transfers. All transfers are initiated by an
external SPI bus master.
When the CPHA bit is a “1”, serial transfers begin with the falling edge of Slave Select. For CPHA = “0”,
serial transfers begin when the CLK leaves it’s idle state (the clock idle state is defined by the CKPOL bit in
U2C0). If the UART transmit buffer is empty when a serial transfer starts, the UART will drive the value “80”
hexadecimal on it’s MISO pin. The SPI should only write to the transmit buffer when it is empty. If the transmit buffer is written during a serial transfer, the new data will be loaded into the transmit shifter at the end of
the current transfer.
The Slave Select function, SSB, is multiplexed on pin P7[3] along with CTSB. When UART2 is configured for
SPI operation, the SSB function must be selected by setting the U2C0 CRD bit to logic “0’ to enable CTS/RTS
functionality and additionally the U2C0 CRS bit must be set to logic “0” to enable CTS functionality. If the
CTS function is not both selected and enabled, the UART2 SPI logic will internally hold the SSB signal to the
appropriate level dependant on whether the SPI is configured for master or slave operation.
Slave select has various functions depending on the current state of the SPI. For an SPI configured as a
slave, the SSB pin is used to select a slave. For CPHA=0, SSB is also used to indicate the start of a transmission. Since it is used to indicate the start of a transmission, SSB must be toggled high and low between
each byte transmitted for the CPHA=0 mode For CPHA=1 format, SSB may be kept asserted low between
transmitted bytes. If SSB is asserted while the SPI is configured as a master, a Mode Fault occurs.
1-142
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O (3, 4)
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
S I/O 3, 4
S I/O 3 and S I/O 4 are exclusive clock-synchronous serial I/Os.
Figure 1.113 shows the S I/Oi block diagram and Figure 1.114 shows the S I/Oi control register. Table
1.44 shows the specifications of S I/Oi.
SMi1
SMi0
Data bus
f1
f8
f32
Synchronous
circuit
1/2
1/(ni+1)
Transfer rate register
SMi3
SMi6
P90/CLK3
(P95/CLK4)
S I/O counter i (3)
SMi2
SMi3
P92/SOUT3
(P96/SOUT4)
SMi5 LSB
P91/SIN3
(P97/SIN4)
MSB
S I/Oi transmission/reception register (8)
8
Note: i = 3, 4.
ni = A value set in the S I/O transfer rate register i (036316, 036716).
Fig. 1.113.
S I/Oi block diagram (i = 3,4)
1-143
S I/O i
interrupt request
r
de nt
Un pme
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O (3, 4)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
S I/Oi control register (i = 3, 4) (Note 1)
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
SiC
Bit
symbol
Address
0362 16, 0366 16
When reset
40 16
Description
Bit name
R W
Internal synchronous
clock select bit
b1 b0
SMi2
SOUTi output disable bit
0 : S OUTi output
1 : S OUTi output disable (high impedance)
SMi3
S I/Oi port select bit
(Note 2)
0 : Input-output port
1 : S OUTi output, CLK function
SMi0
0 0 : Selecting f 1
0 1 : Selecting f 8
1 0 : Selecting f 32
1 1 : Not to be used
SMi1
Nothing is assigned.
Write "0" when writing to this bit. When read, the value is "0".
SMi5
Transfer direction select bit
0 : LSB first
1 : MSB first
SMi6
Synchronous clock
select bit (Note 2)
0 : External clock
1 : Internal clock
SMi7
SOUTi initial value
set bit
Effective when SMi3 = 0
0 : L output
1 : H output
Note 1: Set "1" in bit 2 of the protection register (000A 16) before writing to the
S I/Oi control register (i = 3, 4).
Note 2: When using the port as an input/output port by setting the SI/Oi port
select bit (i = 3, 4) to "1", be sure to set the sync clock select bit to "1".
SI/Oi bit rate generator
b7
Symbol
S3BRG
S4BRG
b0
Address
0363 16
0367 16
When reset
Indeterminate
Indeterminate
Indeterminate
Values that can be set
Assuming that set value = n, BRGi divides the count
source by n + 1
R W
0016 to FF 16
SI/Oi transmit/receive register
b7
Symbol
S3TRR
S4TRR
b0
Address
0360 16
0364 16
When reset
Indeterminate
Indeterminate
Indeterminate
Transmission/reception starts by writing data to this register.
After transmission/reception finishes, reception data is input.
Fig. 1.114. S I/O 3, 4 related registers
1-144
R W
r
de nt
Un pme
lo
ve
de
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O (3, 4)
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.44. Specifications of S I/O 3, 4
Item
Specifications
Transfer data format
• Transfer data length: 8 bits
Transfer clock
• With the internal clock selected (bit 6 of 036216 , 0366 16 = “1”): f1/2(ni+1),
f8/2(ni+1), f32/2(ni+1) (Note 1)
• With the external clock selected (bit 6 of 036216, 036616 = 0):
Input from the CLKi terminal (Note 2)
Conditions for
transmit/receive
start
• To start transmission/reception, the following requirements must be met:
- Select the synchronous clock (use bit 6 of 036216 , 036616 ).
Select a frequency dividing ratio if the internal clock has been selected (use bits
0 and 1 of 036216 , 0366 16 ).
- S OUTi initial value set bit (use bit 7 of 036216, 036616)= 1.
- S I/Oi port select bit (bit 3 of 036216, 0366 16 ) = 1.
- Select the transfer direction (use bit 5 of 036216 , 036616)
• If an internal clock is selected, set the bit rate generator divisor (036316, 036716)
[It is not necessry to start transmit/receive. It is only needed for operation as
intended]
-Write transfer data to SI/Oi transmit/receive register (0360 16 , 036416 )
• To use S I/Oi interrupts, the following requirements must be met:
- Clear the SI/Oi interrupt request bit before writing transfer data to the SI/Oi
transmit/receive register (bit 3 of 004916 , 004816) = 0.
Interrupt request
• Rising edge of the last transfer clock. (Note 3)
generation timing
Select function
• LSB first or MSB first selection
Whether transmission/reception begins with bit 0 (LSB) or bit 7 (MSB) can be
selected.
• Function for setting an SOUTi initial value selection
When using an external clock for the transfer clock, the user can choose the
S OUTi pin output level during a non-transfer time. For details on how to set, see
Figure 1.112.
Precaution
• Unlike UART0–2, SI/Oi (i = 3, 4) is not divided for transfer register and buffer.
Therefore, do not write the next transfer data to the SI/Oi transmit/receive register
(addresses 0360 16, 036416) during a transfer. When the internal clock is selected
for the transfer clock, SOUTi holds the last data for a 1/2 transfer clock period after
it finished transferring and then goes to a high-impedance state. However, if the
transfer data is written to the SI/Oi transmit/receive register (addresses 036016 ,
036416 ) during this time, SOUTi is placed in the high-impedance state immediately
upon writing and the data hold time is thereby reduced.
Note 1: ni is a value from 00 16 through FF 16 set in the S I/Oi transfer rate register (i = 3, 4).
Note 2: With the external clock selected:
•Before data can be written to the SI/Oi transmit/receive register (addresses 036016 , 036416), the
CLKi pin input must be in the low state. Also, before rewriting the SI/Oi Control Register (addresses
036216 , 0366 16 )’s bit 7 (S OUTi initial value set bit), make sure the CLKi pin input is held low.
• The S I/Oi circuit keeps on with the shift operation as long as the synchronous clock is entered in it.
Therefore, stop the synchronous clock immediately when count reaches eight. If selected, the internal
clock stops automatically clocking the SIO channel.
Note 3: If the internal clock is used for the synchronous clock, the transfer clock signal output, when enabled,
stops at the "H" state after transmission is completed.
1-145
r
de nt
Un pme
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O (3, 4)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Functions for setting an SOUTi initial value
When using an external clock for the tranfer clock, the SOUTi pin output level during a non-transfer
time can be set to the high or the low state. Figure 1.115 shows the timing chart for setting an SOUTi
initial value.
(Example) With "H" selected for S OUTi:
S I/Oi port select bit SMi3 = 0
Signal written to the S I/Oi
transmission/reception
register
SOUTi initial value select bit
SMi7 = 1
"H" level)
(SOUTi: Internal
SOUTi's initial value
set bit (SMi7)
S I/Oi port select bit
SMi3 = 0
1
(Port select: Normal port
SOUTi)
S I/Oi port select bit
(SMi3)
SOUTi terminal = "H" output
D0
SOUTi (internal)
Signal written to the S I/Oi register
="L"
"H"
"L"
(Falling edge)
D0
Port output
SOUTi terminal output
Initial value = "H" (Note)
(i = 3, 4)
Setting the SOUTi
initial value to H
Port selection
(normal port
SOUTi terminal = Outputting
stored data in the S I/Oi transmission/
reception register
SOUTi)
Note: The set value is output only when the external clock has been selected. When
initializing SOUTi, make sure the CLKi pin input is held "H" level.
If the internal clock has been selected or if SOUT output disable has been set,
this output goes to the high-impedance state.
Fig. 1.115. Timing chart for setting SOUTi's initial value
S I/Oi operation timing
Figure 1.116 shows the S I/Oi operation timing.
1.5 cycle (max)
SI/Oi internal clock
"H"
"L"
Transfer clock
(Note 1)
"H"
"L"
Signal written to the
S I/Oi register
"H"
"L"
S I/Oi output SOUTi
"H"
"L"
Note 2
(i= 3, 4)
(i= 3, 4)
"H"
"L"
SI/Oi interrupt
request bit (i= 3, 4)
"1"
"0"
S I/Oi input SINi
Hiz
D0
D1
D2
D3
D4
D5
D6
D7
Hiz
Note 1: With the internal clock selected for the transfer clock, the frequency dividing ratio can be selected using bits 0 and 1 of the S I/Oi control register.
(i=3,4) (No frequency division, 8-division frequency, 32-division frequency.)
Note 2: With the internal clock selected for the transfer clock, the S OUTi pin becomes to the high-impedance state after the transfer finishes.
Fig. 1.116. S I/Oi operation timing chart
1-146
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD Drive Control Circuit
The M30222 group has the built-in Liquid Crystal Display (LCD) drive control circuit consisting of the
following.
• LCD display RAM
• Segment output enable register
• LCD mode register
• Voltage multiplier
• Selector
• Timing controller
• Common driver
• Segment driver
•
Bias control circuit
A maximum of 40 segment output pins and 4 common output pins can be used. This allows up to 160
LCD pixels to be controlled. If static drive is enabled, up to 14 of the 40 multiplexed segment
pins can be assigned to static drive.
The LCD drive control circuit automatically reads the LCD display ram, performs bias and duty ratio
control, and displays the data on the LCD panel. The circuit is configured by writing to the LCD mode
register, the segment output enable register, the LCD display ram, the LCD frame frequency counter,
the LCD expansion register, and the LCD clock divided register. After all these registers are written
then the LCD is turned on by setting the LCD enable bit to "1".
The LCDRAM output function allows the LCD segment output pins to be used as a general purpose
output pin. This mode is configured by writing to the segment output register to enable the segment
function, writing a "00" to the time division select bit and "0" to LCD output enable bit, and setting the
LCDRAM output enable bit to "1". The data that is written to the LCDRAM bit 4 or 0 will be output on its
corresponding segment pin. Note that in this mode VL3 & VL2 must be connected to VDD and VL1
must be connected to VSS.
Table 1.45 shows the maximum number of display pixels at each duty ratio.
Figure 1.117 shows the block diagram of LCD controller / driver. Figures 1.118 and 1.119 show the
LCD-related registers.
Table 1.45. Maximum number of display pixels at each duty ratio
Duty ratio
Maximum number of display pixels
(multiplexed)
Static drive
2
80 dots or 8 segment LCD 10 digits
OFF
3
120 dots or 8 segment LCD 15 digits
OFF
4
160 dots or 8 segment LCD 20 digits
OFF
1-147
Address 010116
Level
shift
Level
shift
Level
shift
Fig. 1.117. Block diagram of LCD controller/driver
1-148
SEG0
SEG1
SEG2
SEG3
Level
shift
Level
shift
Level
shift
Selector Selector Selector
Address 011316
1
1
/LCDCLKout
0
/SYNCout
P44/SEG36 P45/SEG37 P46/SEG38 P47/SEG39
LCD Expansion
enable bit
Segment output
enable bit 6
0
VCC
VSS VL1 VL2 VL3 C1 C2
Level
Shift
Level
Shift
Level
Shift
Timing controller
2
Level
Shift
COM0 COM1 COM2 COM3
1/2
Common Common Common Common
driver
driver
driver
driver
LCD output
enable bit
Bias control bit
Bias control
Voltage multiplier
control bit
LCD display
RAM
Duty ratio selection bits
LCD enable bit
Reload register (8)
LCD Clock Divider counter (8)
LCDCK
1/8
LCD frame frequency control counter (8)
Reload register (8)
1/2
"1"
f32
fC1
LCDCK count source
select bit "0"
Rev. G
LCD Drive Control Circuit
Segment Segment Segment Segment
driver
driver
driver
driver
Level
shift
Selector
Address 011216
Specifications in this manual are tentative and subject to change
Segment Segment Segment Segment
driver
driver
driver
driver
Level
shift
Selector Selector Selector Selector
Address 010016
Data bus low-order bits
Data bus high-order bits
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD mode register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
LCDM
Address
0120 16
When reset
0X000000 2
Function
Bit name
Bit symbol
R W
b1 b0
LCDT0
Duty ratio select bit
0
0
1
1
BIAS
Bias control bit
0 : 1/3 bias
1 : 1/2 bias
LCDEN
LCD enable bit
0 : LCD Off
1 : LCD On
PUMP
Voltage multiplier
control bit
0 : Voltage multipler disable
1 : Voltage multipler enable (Note 2)
LRAMOUT
LCDRAM output bit
0 : LCD waveform output
1 : LCD data output
LCDT1
0:
1:
0:
1:
Not used
2 duty (use COM0, COM1)
3 duty (use COM0 - COM2)
4 duty (use COM0 - COM3)
Nothing is assigned. Write "0" when writing to this bit.
When read, the value is indeterminate.
LCDCK count source
select bit (Note 1)
LSRC
_ _
0 : f32
1 : fc1
Note 1: LCDCK is a clock for an LCD timing controller.
Note 2: When voltage multiplier is enabled, bias control bit must be "0".
Segment output enable register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
SEG
Address
0122 16
When reset
0016
Function
Bit name
Bit symbol
SEG00
Segment output
enable bit 0
0 : I/O ports P3 0 to P3 2
1 : Segment output SEG 24 to SEG 26
SEG01
Segment output
enable bit 1
0 : I/O ports P3 3
1 : Segment output SEG 27
SEG02
Segment output
enable bit 2
0 : I/O ports P3 5 to P3 4
1 : Segment output SEG 28 to SEG 29
SEG03
Segment output
enable bit 3
0 : I/O ports P3 7 to P3 6
1 : Segment output SEG 30 to SEG 31
SEG04
Segment output
enable bit 4
0 : I/O ports P4 0 to P4 3
1 : Segment output SEG 32 to SEG 35
SEG05
Segment output
enable bit 5
0 : I/O ports P4 4 to P4 5
1 : Segment output SEG 36 to SEG 37
SEG06
Segment output
enable bit 6
0 : I/O ports P4 6 to P4 7
1 : Segment output SEG 38 to SEG 39
SEG07
LCD output
enable
0 : Disable
1 : Enable
R W
LCD frame frequency counter
b7
b0
Symbol
LCDTIM
Address
0124 16
When reset
Indeterminate
Values that can be set
Function
0016 to FF16
8 bit timer
(Note)
Note: This register must be changed while LCD output enable bit is "0".
Fig. 1.118. LCD related registers (1)
1-149
R W
X
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD expansion register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
LEXP
Address
013016
Bit symbol
When reset
00 16
Bit name
Function
LEXPEN
LCD Expansion enable bit
0 : Disable
1 : Enable
LCKPOL
LCD clock out and polarity select bit
0 : SOF at rising edge
1 : SOF at falling edge
LSYNC
LCD SYNCout initiation bit
0 : No action
1 : Initiate SYNC
R W
Nothing is assigned.
These bits can neither be set nor reset. When read, the value is indeterminate.
LSTATCNF0
LSTATCNF1
LCD static drive pin configuration
select bits
LSTATEN
LCD static drive enable bit
0
0
1
1
0
1
0
1
:
:
:
:
SEG35 to SEG24 static
SEG35 to SEG27 static
SEG35 to SEG32 static
Do not use
0 : Disable
1 : Enable
LCD clock divide counter
b7
b0
Symbol
LCDC
Address
013216
When reset
Indeterminate
Values that can be set
Function
0016 to FF 16
8 bit timer
R W
X
Fig. 1.119. LCD expansion related register (2)
Voltage Multiplier
The voltage multiplier performs threefold boosting. This circuit inputs a reference voltage for boosting from LCD
power input pin VL1. (However, when using a 1/2 bias, supply power to the VL1 and VL2 through an external resistor
divider.)
To activate the voltage multiplier, choose the segment/port and duty rate, select bias control, and set up the LCD
frame frequency counter and LCDCK count source using the segment enable register and LCD mode register,
then enable the LCD output enable bit (bit 7 at address 012216) and set the voltage multiplier control bit (bit 4 at
address 012016) to “1” (= voltage multiplier enabled). When voltage is input to the VL1 pin during operating the
voltage multiplier, voltage that is twice as large as VL1 occurs at the VL2 pin, and voltage that is three times as large
as VL1 occurs at the VL3 pin.
The voltage multiplier control bit (bit 4 of the address 012016) controls the voltage multiplier. When using the voltage
multiplier, apply a voltage equal to or greater than 1.3 V but not exceeding 2.1 V to the VL1 pin before enabling the
voltage multiplier control bit.
When not using the voltage multiplier, enable the LCD output enable bit and apply an appropriate voltage to the
LCD power supply input pins (VL1 to VL3). When the LCD output enable bit is disabled, the VL3 pin is connected to
VCC internally.
1-150
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Bias Control and Applied Voltage to LCD Power Input Pins
To the LCD power input pins (VL1 to VL3), apply the voltage shown in Table 1.46 according to the bias value. Select
a bias value by the bias control bit (bit 2 of the address 012016). Figure 1.120 is an example of circuit at each bias.
Table 1.46. Bias control and applied voltage to VL1 to VL3
Bias value
Voltage value
1/3 bias
VL3 = VLCD
VL2 = 2/3 VLCD
VL1 = 1/3 VLCD
VL3 - VLCD
VL2 = VL1 = 1/2 VLCD
1/2 bias
Note: VLCD is the maximum value of supplied
voltage for the LCD panel.
Contrast
control
VL3
Contrast
control
VL3
VL3
VL3
R1
VL2
VL2
C2
C2
R4
VL2
VL2
open
C2
open
C2
open
C1
open
C1
open
R2
C1
C1
VL1
VL1
open
R5
R1=R2=R3
1/3 bias when using
voltage multiplier (VL1<= 2.1V)
VL1
VL1
R3
R4=R5
1/3 bias when not
using voltage multiplier
1/2 bias
When selecting LCDRAM data output
(not using LCD panel)
Fig. 1.120. Example of circuit at each bias
Common Pin and Duty Control
The common pins (COM0 to COM3) to be used are determined by the required duty. Table 1.47shows
the duty control and the common pins used. Select duty ratio by the duty ratio select bits (bits 0 and
1 of address 012016).
Table 1.47. Duty ratio control and common pins used
Duty ratio
Daily ratio
select bit
Common pins used
Bit 1
Bit 0
2
0
1
COM0, COM1 (Note 1)
3
1
0
COM0 to COM2 (Note 2)
4
1
1
COM0 to COM3
Note 1: COM2 and COM3 are open.
Note 2: COM 3 is open.
1-151
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD Display RAM
Address 010016 to 011316 is the designated RAM for the LCD display. When “1's" are written to these
addresses, the corresponding segments of the LCD display panel are turned on. Table 1.48 shows the
LCD display RAM map.
Table. 1.48. LCD display RAM map
COM
Bit
Address
3
2
1
0
3
2 1
0
7
6
5
4
3
2
0
1
R
W
010016
SEG1
SEG0
O
O
010116
SEG3
SEG2
O
O
010216
SEG5
SEG4
O
O
010316
SEG7
SEG6
O
O
010416
SEG9
SEG8
O
O
010516
SEG11
SEG10
O
O
010616
SEG13
SEG12
O
O
010716
SEG15
SEG14
O
O
010816
SEG17
SEG16
O
O
010916
SEG19
SEG18
O
O
010A16
SEG21
SEG20
O
O
010B16
SEG23
SEG22
O
O
010C16
SEF25
SEG24
O
O
010D16
SEG27
SEG26
O
O
010E16
SEG29
SEG28
O
O
010F16
SEG31
SEG30
O
O
011016
SEG33
SEG32
O
O
011116
SEG35
SEG34
O
O
011216
SEG37
SEG36
O
O
011316
SEG39
SEG38
O
O
1-152
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD Drive Timing
The LCDCK timing frequency (LCD drive timing) is generated internally and the frame frequency can
be determined with the following equation. The LCDCK count source frequency is fC1 (same frequency as XCIN) or f32 (divide-by-32 of XIN frequency). Figure 1.121 shows the LCD drive waveform
(1/2 bias). Figure 1.122 shows the LCD drive waveform (1/3 bias).
f(LCDCK)=
(frequency of count source for LCDCK)
16 X (LCD frame frequency count value + 1)
Frame frequency=
f(LCDCK)
duty ratio
Internal logic
LCDCK timing
1/4 duty
Voltage level
VL3
VL2=VL1
VSS
COM0
COM1
COM2
COM3
VL3
VSS
SEG0
OFF
COM3
ON
COM2
COM1
OFF
COM0
COM3
ON
COM2
COM1
COM0
1/3 duty
VL3
VL2=VL1
VSS
COM0
COM1
COM2
VL3
VSS
SEG0
ON
OFF
COM0
COM2
ON
COM1
OFF
COM0
COM2
ON
COM1
OFF
COM0
COM2
1/2 duty
VL3
VL2=VL1
VSS
COM0
COM1
VL3
VSS
SEG0
ON
OFF
ON
OFF
ON
OFF
ON
OFF
COM1
COM0
COM1
COM0
COM1
COM0
COM1
COM0
Fig. 1.121. LCD drive waveform (1/2 bias)
1-153
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Internal logic
LCDCK timing
1/4 duty
Voltage level
VL3
VL2
VL1
VSS
COM0
COM1
COM2
COM3
VL3
SEG0
VSS
OFF
COM3
ON
COM2
COM1
OFF
COM0
COM3
ON
COM2
COM1
COM0
1/3 duty
VL3
VL2
VL1
VSS
COM0
COM1
COM2
VL3
SEG0
VSS
ON
OFF
COM0
COM2
ON
COM1
OFF
COM0
COM2
ON
COM1
OFF
COM0
COM2
1/2 duty
VL3
VL2
VL1
VSS
COM0
COM1
VL3
SEG0
VSS
ON
OFF
ON
OFF
ON
OFF
ON
OFF
COM1
COM0
COM1
COM0
COM1
COM0
COM1
COM0
Fig. 1.122. LCD drive waveform (1/3 bias)
1-154
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
LCD Static Drive
When bit 7 of the LCD expansion register is set, then the static drive function is enabled.
The following LCD pins get assigned the static drive function in one of the following groups: SEG35 to
SEG24, SEG35 to SEG27, or SEG35 to SEG32. Bits 6 and 5 of the LCD expansion register determine
the grouping of the static drive pins. All remaining LCD pins retain their normal LCD functions.
The waveforms that are output from the static drive pins are shown in Figure 1.123. When writing to
LCD RAM for static operation, write the data to all four bits assigned to that pin. (Refer to Table 1.50,
LCD display RAM map). For example, to set static SEG34 ON and SEG35 OFF, write F016 to address
011116.
Voltage level
LCDCK
VL3
STATIC COM
["0" written to LCD RAM]
Vss
VL3
STATIC SEG (pixel off)
["0" written to LCD RAM]
Vss
VL3
STATIC SEG (pixel on)
["1" written to LCD RAM]
Vss
Fig. 1.123. LCD drive waveform (static drive)
LCD Expansion Clock
When bit 7 of the LCD expansion register is set, the LCD expansion clock becomes active. In this mode
a clock (LCDCKout) synchronized to the internal LCD clock can be output from the mcu. The frequency
of LCDCLKout is set by the LCD clock divided counter and is:
f(LCDCKout) = (frequency of count source for LCDCK)
2 x (LCD clock divided counter + 1)
In addition, a synchronization signal (SYNCout) is output. When the LCD SYNCout initiation bit is set,
this signal will go active low at the beginning of the next LCD frame.
Refer to Figures 1.124 and 1.125.
1-155
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
LCD Drive Control Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
V32
Xin
Osc
XCin
Osc
1/32
1/2
LCD FFC
1/(n+1)
LCD Frame Freq.
LCDCK
Duty Ratio
1/8
COM
1/4,1/3,1/2
D Q
SEG
CLK
LCD SYNCout initiation bit
CDC
1/(n+1)
1/2
SYNCout
Sync
Generator
LCD clock out
polarity selection bit
LCDCKout
D Q
CLK
Fig. 1.124. LCD port expansion block diagram
LCDCK
Com3 Active
Com2 Active
Com1 Active
Com0 Active
Initiate
Sync
SYNCout
1 Frame
Fig. 1.125. LCD port expansion timing diagram
1-156
Next Frame
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
A-D Converter
The A-D converter consists of one 10-bit successive approximation A-D converter circuit with a capacitive coupling amplifier. Pins P100 to P107, P95, and P96 also function as the analog signal input pins.
The direction registers of these pins for A-D conversion must therefore be set to input. The VREF connect bit (bit 5 at address 03D716) can be used to isolate the resistance ladder of the A-D converter from
the reference voltage input pin (VREF) when the A-D converter is not used. Doing so stops any current
flowing into the resistance ladder from VREF, reducing the power dissipation. When using the A-D
converter, start A-D conversion only after setting bit 5 of 03D716 to connect VREF.
The result of A-D conversion is stored in the A-D registers of the selected pins. When set to 10-bit
precision, the lower 8 bits are stored in the even addresses and the high 2 bits in the odd addresses.
When set to 8-bit precision, the low 8 bits are stored in the even addresses.
Table 1.49 shows the performance of the A-D converter. Figure 1.126 shows the block diagram of the AD converter, and Figures 1.127 and 1.128 show the A-D converter-related registers.
Table 1.49. Performance of A-D converter
Item
Performance
Method of A-D conversion Successive approximation (capacitive coupling amplifier)
Analog input voltage (Note 1) 0V to AV CC (VCC )
Operating clock φAD (Note 2) V CC = 5V fAD/divide-by-2 of f AD/divide-by-4 of f AD, fAD=f(X IN)
V CC = 3V divide-by-2 of f AD/divide-by-4 of f AD, f AD=f(XIN)
Resolution
8-bit or 10-bit (selectable)
Absolute precision
V CC = 5V
• Without sample and hold function
±3LSB
• With sample and hold function (8-bit resolution)
±2LSB
• With sample and hold function (10-bit resolution)
AN 0 to AN 7 input : ±3LSB
ANEX0 and ANEX1 input (including mode in which external
operation amp is connected) : ±7LSB
V CC = 3V
• Without sample and hold function (8-bit resolution)
±2LSB to 1MHz
Operating modes
One-shot mode, repeat mode, single sweep mode, repeat sweep mode 0,
Analog input pins
8 pins (AN 0 to AN 7 ) + 2pins (ANEX0 and ANEX1)
A-D conversion
start condition
• Software trigger
and repeat sweep mode 1
A-D conversion starts when the A-D conversion start flag changes to “1”
• External trigger (can be retriggered)
A-D conversion starts when the A-D conversion start flag is “1” and the
ADTRG/P97 input changes from “H” to “L”
Conversion speed per pin • Without sample and hold function
8-bit resolution: 49 φAD cycles, 10-bit resolution: 59 φAD cycles
• With sample and hold function
8-bit resolution: 28 φAD cycles, 10-bit resolution: 33 φAD cycles
Note 1: Does not depend on use of sample and hold function.
Note 2: Divide the frequency if f(X IN) exceeds 10MH Z, and make φAD frequency equal to 10MH Z.
Without sample and hold function, set the φAD frequency to 250kHZ min.
With the sample and hold function, set the φAD frequency to 2 MHz min.
1-157
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
CKS1=1
φAD
CKS0=1
fAD
1/2
1/2
CKS1=0
CKS0=0
A-D conversion rate
selection
SSH=0
Simultaneous Sample
and Hold control
SSH=1
VREF
VCUT=0
Resistor ladder
AV SS
VCUT=1
Successive conversion register
A-D control register 1 (address 03D7 16)
A-D control register 0 (address 03D6 16)
Addresses
(03C1 16, 03C0 16)
A-D register 0(16)
(03C3 16, 03C2 16)
A-D register 1(16)
(03C5 16, 03C4 16)
(03C7 16, 03C6 16)
A-D register 2(16)
A-D register 3(16)
(03C9 16, 03C8 16)
A-D register 4(16)
(03CB16, 03CA 16)
A-D register 5(16)
(03CD16, 03CC 16)
A-D register 6(16)
(03CF16, 03CE 16)
A-D register 7(16)
Decoder
Vref
V IN
Comparator
Data bus high-order
Data bus low-order
AN0
CH2,CH1,CH0=000
AN1
CH2,CH1,CH0=001
AN2
CH2,CH1,CH0=010
AN3
CH2,CH1,CH0=011
AN4
CH2,CH1,CH0=100
AN5
CH2,CH1,CH0=101
AN6
CH2,CH1,CH0=110
AN7
CH2,CH1,CH0=111
Comparator
OPA1,OPA0=0,0
OPA1, OPA0
OPA1,OPA0=1,1
OPA0=1
ANEX0
OPA1,OPA0=0,1
ANEX1
OPA1=1
Fig. 1.126. Block diagram of A-D converter
1-158
0
0
1
1
0 : Normal operation
1 : ANEX0
0 : ANEX1
1 : External op-amp mode
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
A-D control register 0 (Note 1)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
ADCON0
Bit symbol
Address
03D616
When reset
00000XXX 2
Bit name
R W
Function
b2 b1 b0
CH0
Analog input pin select bit
CH1
CH2
MD0
A-D operation mode
select bit 0
MD1
0 0 0 : AN 0
0 0 1 : AN 1
0 1 0 : AN 2
0 1 1 : AN 3
1 0 0 : AN 4
1 0 1 : AN 5
1 1 0 : AN 6
1 1 1 : AN 7
is selected
is selected
is selected
is selected
is selected
is selected
is selected
is selected
0 0 : One-shot mode
0 1 : Repeat mode
1 0 : Single sweep mode
1 1 : Repeat sweep mode 0
Repeat sweep mode 1
Trigger select bit
0 : Software trigger
1 : AD TRG trigger
ADST
A-D conversion start flag
0 : A-D conversion disabled
1 : A-D conversion started
CKS0
Frequency select bit 0
0 : f AD/4 is selected
1 : f AD/2 is selected
TRG
(Note 2)
b4 b3
(Note 2)
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion result is
indeterminate.
Note 2: When changing A-D operation mode, set analog input pin again.
A-D control register 1 (Note)
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
ADCON1
Bit symbol
Address
03D716
When reset
00 16
Bit name
A-D sweep pin select bit
SCAN0
Function
R W
When single sweep and repeat sweep
mode 0 are selected
b1 b0
0 0 : AN 0, AN1 (2 pins)
0 1 : AN 0 to AN 3 (4 pins)
1 0 : AN 0 to AN 5 (6 pins)
1 1 : AN 0 to AN 7 (8 pins)
When repeat sweep mode 1 is selected
SCAN1
b1 b0
0 0 : AN 0 (1 pin)
0 1 : AN 0, AN1 (2 pins)
1 0 : AN 0 to AN 2 (3 pins)
1 1 : AN 0 to AN 3 (4 pins)
MD2
BITS
CKS1
VCUT
OPA0
A-D operation mode
select bit 1
0 : Any mode other than repeat sweep
mode 1
1 : Repeat sweep mode 1
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
Frequency select bit 1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
Vref connect bit
0 : Vref not connected
1 : Vref connected
External op-amp
connection mode bit
b7 b6
OPA1
0 0 : ANEX0 and ANEX1 are not used
0 1 : ANEX0 input is A-D converted
1 0 : ANEX1 input is A-D converted
1 1 : External op-amp connection mode
Note: If the A-D control register is rewritten during A-D conversion, the conversion result is
indeterminate.
Fig. 1.127. A-D converter-related registers (1)
1-159
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
A-D control register 2 (Note)
b7
b6
b5
b4
b3
b2
b1
b0
0 0 0
Symbol
Address
ADCON2
03D4 16
Bit symbol
SMP
When reset
0000XXX0 2
Bit name
Function
A-D conversion method
select bit
RW
0 : Without sample and hold
1 : With sample and hold
Always set to “0”
Reserved bit
Nothing is assigned. Write "0" when writing to these bits.
When read, the value is "0".
SSH
Simultaneous sample and
hold
0 : Disabled
1 : Enabled
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion
result is indeterminate.
Note 2: SSH must be used ony in conjunction with SMP.
Note 3: User must guarantee a conversion of input "1" after a conversion of input "0"
in all modes except sweep modes.
(b15)
b7
Address
03C0 16 to 03CF 16
Symbol
A-D register i
ADi(i=0 to 7)
(b8)
b0 b7
When reset
Indeterminate
b0
Function
Eight low-order bits of A-D conversion result
• During 10-bit mode
Two high-order bits of A-D conversion result
• During 8-bit mode
When read, the content is indeterminate
Nothing is assigned. Write "0" when writing to these bits.
When read, the value is "0".
Fig. 1.128. A-D converter-related registers (2)
1-160
RW
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) One-shot mode
In one-shot mode, the pin selected using the analog input pin select bit is used for one-shot A-D
conversion. Table 1.50 shows the specifications of one-shot mode. Figure 1.129 shows the A-D control register in one-shot mode.
Table 1.50. One-shot mode specifications
Item
Specification
Function
The pin selected by the analog input pin select bit is used for one-shot A-D conversion
Start condition
Writing 1 to A-D conversion start flag
Stop condition
Writing 0 to A-D conversion start flag
End of A-D conversion (A-D conversion start flag changes ot 0 , except when external trigger is selected).
Interrupt request
generation timing
End of A-D conversion
Input pin
One of AN0 to AN7 as selected
Reading A-D
converter results
Read A-D register corresponding to selected pin
A-D control register 0 (Note 1)
b7
b6
b5
b4
b3
b2
b1
b0
0 0
Symbol
ADCON0
Bit symbol
CH0
Address
03D616
Bit name
Analog input pin select
bit
CH1
CH2
MD0
MD1
TRG
When reset
00000XXX 2
A-D operation mode
select bit 0
Trigger select bit
ADST
A-D conversion start flag
CKS0
Frequency select bit 0
Function
R W
b2 b1 b0
0 0 0 : AN 0 is selected
0 0 1 : AN 1 is selected
0 1 0 : AN 2 is selected
0 1 1 : AN 3 is selected
1 0 0 : AN 4 is selected
1 0 1 : AN 5 is selected
1 1 0 : AN 6 is selected
1 1 1 : AN 7 is selected
(Note 2)
b4 b3
0 0 : One-shot mode
(Note 2)
0 : Software trigger
1 : AD TRG trigger
0 : A-D conversion disabled
1 : A-D conversion started
0: f AD/4 is selected
1: f AD/2 is selected
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion
result is indeterminate.
Note 2: When changing A-D operation mode, set analog input pin again.
A-D control register 1 (Note)
b7
b6
b5
1
b4
b3
b2
0
b1
b0
Symbol
ADCON1
Bit symbol
Address
03D716
When reset
0016
Bit name
Function
A-D sweep pin
select bit
Invalid in one-shot mode
MD2
A-D operation mode
select bit 1
0 : Any mode other than repeat sweep
mode 1
BITS
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
CKS1
Frequency select bit1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
VCUT
Vref connect bit
1 : Vref connected
OPA0
External op-amp
connection mode bit
SCAN0
SCAN1
OPA1
b7 b6
0 0 : ANEX0 and ANEX1 are not used
0 1 : ANEX0 input is A-D converted
1 0 : ANEX1 input is A-D converted
1 1 : External op-amp connection mode
Note: If the A-D control register is rewritten during A-D conversion, the conversion
result is indeterminate.
Figure 1.129. A-D conversion register in one-shot mode
1-161
RW
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(2) Repeat mode
In repeat mode, the pin selected using the analog input pin select bit is used for repeated A-D conversion. Table 1.51 shows the specifications of repeat mode. Figure 1.130 shows the A-D control register
in repeat mode.
Table 1.51. Repeat mode specifications
Item
Specification
Function
The pin selected by the analog input pin select bit is used for repeated A-D conversion
Start condition
Writing 1 to A-D conversion start flag
Stop condition
Writing 0 to A-D conversion start flag
Interrupt request
generation timing
None generated
Input pin
One of AN0 to AN7 as selected
Reading A-D converter results
Read A-D register corresponding to selected pin
A-D control register 0 (Note 1)
b7
b6
b5
b4
b3
0
1
b2
b1
b0
Symbol
ADCON0
Bit symbol
CH0
Address
03D6 16
Bit name
Analog input pin
select bit
CH1
CH2
MD0
When reset
00000XXX 2
Function
RW
b2 b1 b0
0 0 0 : AN 0
0 0 1 : AN 1
0 1 0 : AN 2
0 1 1 : AN 3
1 0 0 : AN 4
1 0 1 : AN 5
1 1 0 : AN 6
1 1 1 : AN 7
is selected
is selected
is selected
is selected
is selected
is selected
is selected
is selected
(Note 2)
b4 b3
MD1
A-D operation mode
select bit 0
TRG
Trigger select bit
0 : Software trigger
1 : AD TRG trigger
ADST
A-D conversion start flag
0 : A-D conversion disabled
1 : A-D conversion started
CKS0
Frequency select bit 0
0 : f AD/4 is selected
1 : f AD/2 is selected
0 1 : Repeat mode
(Note 2)
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion
result is indeterminate.
Note 2: When changing A-D operation mode, set analog input pin again.
A-D control register 1 (Note)
b7
b6
b5
1
b4
b3
b2
0
b1
b0
Symbol
ADCON1
Bit symbol
SCAN0
Address
03D7 16
When reset
0016
Bit name
A-D sweep pin
select bit
Function
Invalid in repeat mode
SCAN1
A-D operation mode
select bit 1
0 : Any mode other than repeat sweep mode 1
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
CKS1
Frequency select bit 1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
VCUT
Vref connect bit
1 : Vref connected
OPA0
External op-amp
connection mode bit
MD2
BITS
OPA1
b7 b6
0 0 : ANEX0 and ANEX1 are not used
0 1 : ANEX0 input is A-D converted
1 0 : ANEX1 input is A-D converted
1 1 : External op-amp connection mode
Note: If the A-D control register is rewritten during A-D conversion, the conversion
result is indeterminate.
Fig. 1.130. A-D conversion register in repeat mode
1-162
R W
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) Single sweep mode
In single sweep mode, the pins selected using the A-D sweep pin select bit are used for one-by-one AD conversion. Table 1.52 shows the specifications of single sweep mode. Figure 1.131 shows the AD control register in single sweep mode.
Table 1.52. Single sweep mode specifications
Item
Specification
Function
The pin selected by the A-D sweep pin select bit are used for one-by-one A-D conversion
Start condition
Writing 1 to A-D conversion start flag
Stop condition
Writing 0 to A-D conversion start flag
End of A-D conversion (A-D conversion start flag changes ot 0 , except when external trigger is selected).
Interrupt request
generation timing
End of A-D conversion
Input pin
AN0 and AN1 (2 pins), AN0 and AN3 (4 pins), AN0 and AN5 (6 pins),
or AN0 and AN1 (8 pins)
Reading A-D
converter results
Read A-D register corresponding to selected pin
A-D control register 0 (Note)
b7
b6
b5
b4
b3
b2
b1
b0
1 0
Symbol
ADCON0
Bit symbol
CH0
Address
03D616
When reset
00000XXX 2
Bit name
Analog input pin
select bit
Function
RW
Invalid in single sweep mode
CH1
CH2
MD0
A-D operation mode
select bit 0
b4 b3
1 0 : Single sweep mode
MD1
TRG
Trigger select bit
0 : Software trigger
1 : AD TRG trigger
ADST
A-D conversion start flag
0 : A-D conversion disabled
1 : A-D conversion started
CKS0
Frequency select bit 0
0 : f AD/4 is selected
1 : f AD/2 is selected
Note: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
A-D control register 1 (Note 1)
b7
b6
b5
1
b4
b3
b2
0
b1
b0
Symbol
ADCON1
Bit symbol
SCAN0
Address
03D716
When reset
0016
Bit name
A-D sweep pin select bit
Function
R W
When single sweep and repeat sweep mode 0
are selected
b1 b0
0
0
1
1
SCAN1
0
1
0
1
: AN 0, AN 1 (2 pins)
: AN 0 to AN 3 (4 pins)
: AN 0 to AN 5 (6 pins)
: AN 0 to AN 7 (8 pins)
MD2
A-D operation mode
select bit 1
0 : Any mode other than repeat sweep mode 1
BITS
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
CKS1
Frequency select bit 1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
VCUT
Vref connect bit
1 : Vref connected
OPA0
External op-amp
connection mode
bit (Note 2)
b7 b6
OPA1
0
0
1
1
0
1
0
1
:
:
:
:
ANEX0 and ANEX1 are not used
ANEX0 input is A-D converted
ANEX1 input is A-D converted
External op-amp connection mode
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
Note 2: Neither "01" nor "10" can be selected with the external op-amp connection mode bit.
Fig. 1.131. A-D conversion register in single sweep mode
1-163
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(4) Repeat sweep mode 0
In repeat sweep mode 0, the pins selected using the A-D sweep pin select bit are used for repeat
sweep A-D conversion. Table 1.53 shows the specifications of repeat sweep mode 0. Figure 1.132
shows the A-D control register in repeat sweep mode 0.
Table 1.53. Repeat sweep mode 0 specifications
Item
Specification
Function
The pin selected by the A-D sweep pin select bit are used for repeat sweep A-D
conversion
Start condition
Writing 1 to A-D conversion start flag
Stop condition
Writing 0 to A-D conversion start flag
Interrupt request
generation timing
None generated
Input pin
AN0 and AN1 (2 pins), AN0 and AN3 (4 pins), AN0 and AN5 (6 pins),
or AN0 and AN1 (8 pins)
Reading A-D
converter results
Read A-D register corresponding to selected pin (at any time)
A-D control register 0 (Note)
b7
b6
b5
b4
b3
b2
b1
b0
1 1
Symbol
ADCON0
Bit symbol
CH0
Address
03D6 16
When reset
00000XXX 2
Bit name
Analog input pin
select bit
Function
RW
Invalid in repeat sweep mode 0
CH1
CH2
MD0
A-D operation mode
select bit 0
b4 b3
1 1 : Repeat sweep mode 0
MD1
TRG
Trigger select bit
0 : Software trigger
1 : AD TRG trigger
ADST
A-D conversion start flag
0 : A-D conversion disabled
1 : A-D conversion started
CKS0
Frequency select bit 0
0 : f AD/4 is selected
1 : f AD/2 is selected
Note: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
A-D control register 1 (Note 1)
b7
b6
b5
1
b4
b3
b2
0
b1
b0
Symbol
ADCON1
Bit symbol
SCAN0
Address
03D7 16
When reset
0016
Bit name
A-D sweep pin select bit
Function
R W
When single sweep and repeat sweep mode 0
are selected
b1 b0
0 0 : AN 0, AN1 (2 pins)
0 1 : AN 0 to AN 3 (4 pins)
1 0 : AN 0 to AN 5 (6 pins)
1 1 : AN 0 to AN 7 (8 pins)
SCAN1
MD2
A-D operation mode
select bit 1
0 : Any mode other than repeat sweep mode 1
BITS
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
CKS1
Frequency select bit 1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
VCUT
Vref connect bit
1 : Vref connected
OPA0
External op-amp
connection mode
bit (Note 2)
b7 b6
OPA1
0 0 : ANEX0 and ANEX1 are not used
0 1 : ANEX0 input is A-D converted
1 0 : ANEX1 input is A-D converted
1 1 : External op-amp connection mode
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
Note 2: Neither “01” nor “10” can be selected with the external op-amp connection mode bit.
Fig. 1.132. A-D conversion register in repeat sweep mode 0
1-164
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(5) Repeat sweep mode 1
In repeat sweep mode 1, all pins are used for A-D conversion with emphasis on the pin or pins
selected using the A-D sweep pin select bit. Table 1.54 shows the specifications of repeat sweep
mode 1. Figure 1.133 shows the A-D control register in repeat sweep mode 1.
Table 1.54. Repeat sweep mode 1 specifications
Item
Specification
Function
All pins perform repeat sweep A-D conversion, with emphasis on the pin or pins selected
by the A-D sweep pin select bit.
Example: AN0 selected AN0
AN1
AN0
AN2
AN0
AN3, etc.
Start condition
Writing 1 to A-D conversion start flag
Stop condition
Writing 0 to A-D conversion start flag
Interrupt request
generation timing
None generated
Input pin
AN0 (1 pin), AN0 and AN1 (2 pins), AN0 and AN2 (3 pins), AN0 and AN3(4 pins)
Reading A-D
converter results
Read A-D register corresponding to selected pin (at any time)
A-D control register 0 (Note)
b7
b6
b5
b4
b3
b2
b1
b0
1 1
Symbol
ADCON0
Bit symbol
CH0
Address
03D616
When reset
00000XXX 2
Bit name
Analog input pin
select bit
Function
RW
Invalid in repeat sweep mode 1
CH1
CH2
MD0
A-D operation mode
select bit 0
b4 b3
1 1 : Repeat sweep mode 1
MD1
TRG
Trigger select bit
ADST
A-D conversion start flag
0 : A-D conversion disabled
1 : A-D conversion started
Frequency select bit 0
0 : f AD/4 is selected
1 : f AD/2 is selected
CKS0
0 : Software trigger
1 : AD TRG trigger
Note: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
A-D control register 1 (Note 1)
b7
b6
b5
1
b4
b3
b2
1
b1
b0
Symbol
ADCON1
Address
03D7 16
Bit symbol
Bit name
SCAN0
A-D sweep pin select bit
When reset
00 16
Function
R W
When repeat sweep mode 1 is selected
b1 b0
0
0
1
1
SCAN1
0
1
0
1
: AN 0 (1 pin)
: AN 0, AN 1 (2 pins)
: AN 0 to AN 2 (3 pins)
: AN 0 to AN 3 (4 pins)
A-D operation mode
select bit 1
1 : Repeat sweep mode 1
BITS
8/10-bit mode select bit
0 : 8-bit mode
1 : 10-bit mode
CKS1
Frequency select bit 1
0 : f AD/2 or f AD/4 is selected
1 : f AD is selected
VCUT
Vref connect bit
1 : Vref connected
OPA0
External op-amp
connection mode
bit (Note 2)
b7 b6
MD2
OPA1
0
0
1
1
0
1
0
1
:
:
:
:
ANEX0 and ANEX1 are not used
ANEX0 input is A-D converted
ANEX1 input is A-D converted
External op-amp connection mode
Note 1: If the A-D control register is rewritten during A-D conversion, the conversion result
is indeterminate.
Note 2: Neither ‘01’ nor ‘10’ can be selected with the external op-amp connection mode bit.
Fig. 1.133. A-D conversion register in repeat sweep mode 1
1-165
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(a) Sample and hold
Sample and hold is selected by setting bit 0 of the A-D control register 2 (address 03D416) to “1”. When
sample and hold is selected, the speed of conversion increases. As a result, a 28 fAD cycle is achieved with 8bit resolution and 33 fAD with 10-bit resolution. Sample and hold can be selected in all modes. However, in all
modes, be sure to specify before starting A-D conversion whether sample and hold is to be used.
(b) Extended analog input pins
In one-shot mode and repeat mode, the input via the extended analog input pins ANEX0 and ANEX1 can also
be converted.
When bit 6 of the A-D control register 1 (address 03D716) is “1” and bit 7 is “0”, input via ANEX0 is converted. The result of conversion is stored in A-D register 0.
When bit 6 of the A-D control register 1 (address 03D716) is “0” and bit 7 is “1”, input via ANEX1 is converted. The result of conversion is stored in A-D register 1.
(c) External operation amp connection mode
In this mode, multiple external analog inputs via the extended analog input pins, ANEX0 and ANEX1, can be
amplified together by just one operation amp and used as the input for A-D conversion.
When bit 6 of the A-D control register 1 (address 03D716) is “1” and bit 7 is “1”, input via AN0 to AN7 is output
from ANEX0. The input from ANEX1 is converted from analog to digital and the result stored in the corresponding A-D register. The speed of A-D conversion depends on the response of the external operation amp.
Do not connect the ANEX0 and ANEX1 pins directly. Figure 1.134 is an example of how to connect the pins
in external operation amp mode.
Resistor ladder
Successive conversion register
Analog
input
AN0
AN1
AN2
AN3
AN4
AN5
AN6
AN7
ANEX0
ANEX1
Comparator
External op-amp
Fig. 1.134. Example of external op-amp connection mode
1-166
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
Specifications in this manual are tentative and subject to change
Rev. G
A-D Converter
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(6) Operation of Simultaneous Sample and Hold Mode (SSH)
AN1 is sampled exactly the same time as the sampling ofAN0. The actual conversion occurs when a conversion of AN1 is specifically requested. The request can be implicit as a part of a sweep mode or can be explicit
by writing an appropriate value to ADCON0. The conversion of input 1 must be completed within 33µs after
AN0 conversion is started.
A-D Usage Precautions
(1) Write to each bit (except bit 6) of A-D control register 0, to each bit of A-D control register 1, and to
bit 0 and 7 of A-D control register 2 when A-D conversion is stopped before a trigger occurs.
In particular, when the Vref connection bit is changed from “0” to “1”, start A-D conversion after an elapse of 1
µs or longer.
(2) When changing A-D operation mode, select analog input pin again.
(3) Using one-shot mode or single sweep mode
Read the correspondence A-D register after confirming A-D conversion is finished. (It is known by A-D conversion interrupt request bit.)
(4) Using repeat mode, repeat sweep mode 0 or repeat sweep mode 1
Use the undivided main clock as the internal CPU clock.
(5) Use SSH only in conjunction with SMP at 33µs.
1-167
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
D-A Converter
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
D-A Converter
This is an 8-bit, R-2R type D-A converter. The microcomputer contains two independent D-A converters of this type. D-A conversion is performed when a value is written to the corresponding D-A register.
Bits 0 and 1 (D-A output enable bits) of the D-A control register decide if the result of conversion is to be
output. Do not set the target port to output mode if D-A conversion is to be performed.
Output analog voltage (V) is determined by a set value (n : decimal) in the D-A register.
V = Vref X n/ 256 (n = 0 to 255)
Vref : reference voltage
Table 1.55 lists the performance of the D-A converter. Figure 1.135 shows the block diagram of the DA converter. Figure 1.136 shows the D-A control register. Figure 1.137 shows the D-A converter
equivalent circuit.
Table 1.55. Performance of D-A converter
Item
Performance
Conversion Method
R-2R
Resolution
8 bits
Analog output pin
2 channels
Data bus low-order bits
D-A register0 (8)
(Address 03D816)
D-A0 output enable bit
P93/DA 0
R-2R resistor ladder
D-A register1 (8)
(Address 03DA16)
D-A1 output enable bit
R-2R resistor ladder
Fig. 1.135. Block diagram of D-A converter
1-168
P94/DA 1
d
r
t
de en
Un opm
el
ev
MITSUBISHI MICROCOMPUTERS
M30222 Group
Specifications in this manual are tentative and subject to change
Rev. G
D-A Converter
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
D-A control register
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
DACON
Address
03DC 16
Bit symbol
When reset
0016
Bit name
Function
DA0E
D-A0 output enable bit
0 : Output disabled
1 : Output enabled
DA1E
D-A1 output enable bit
0 : Output disabled
1 : Output enabled
RW
Nothing is assigned.
Write "0" when writing to these bits. If read, the value is "0".
D-A register
b7
b0
Symbol
DAi (i = 0,1)
Address
03D8 16, 03DA 16
When reset
Indeterminate
Function
RW
Output value of D-A conversion
Fig. 1.136. D-A control register
D-A0 output enable bit
"0"
R
R
R
R
R
R
R
2R
2R
2R
2R
2R
2R
2R
2R
DA0
"1"
2R
MSB
LSB
D-A0 register0
AV SS
VREF
Note 1: The above diagram shows an instance in which the D-A register is assigned 2A16.
Note 2: D-A1 is equivalent to this circuit.
Note 3: To reduce the current consumption when the D-A converter is not used, set the D-A output enable bit to 0
and set the D-A register ot 0016 so that no current flows in the resistors Rs and 2Rs.
Fig. 1.137. D-A converter equivalent circuit
1-169
r
t
de en
Un opm
l
MITSUBISHI
ve
de
Specifications in this manual are tentative and subject to change
MICROCOMPUTERS
M30222 Group
Rev. G
CRC Calculation Circuit
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
CRC Calculation Circuit
The Cyclic Redundancy Check (CRC) calculation circuit detects an error in data blocks. The microcomputer uses a generator polynomial of CRC_CCITT (X16 + X12 + X5 + 1) to generate CRC code.
The CRC code is a 16-bit code generated for a block of a given data length in multiples of 8 bits. The CRC
code is set in a CRC data register each time one byte of data is transferred to a CRC input register after
writing an initial value into the CRC data register. Generation of CRC code for one byte of data is completed
in two machine cycles.
Figure 1.138 shows the block diagram of the CRC circuit. Figure 1.139 shows the CRC-related registers.
Figure 1.140 shows the calculation example using the CRC calculation circuit
Data bus high-order bits
Data bus low-order bits
Eight low-order bits
Eight high-order bits
(Addresses 03BD 16, 03BC 16)
CRC data register (16)
CRC code generating circuit
x16 + x12 + x5 + 1
CRC input register (8)
(Address 03BE 16)
Fig. 1.138. Block diagram of CRC circuit
CRC data register
(b15)
b7
(b8)
b0 b7
b0
Symbol
CRCD
Address
03BD 16, 03BC 16
When reset
Indeterminate
Values that
can be set
Function
CRC calculation result output register
RW
0000 16 to FFFF 16
CRC input register
b7
Symbo
CRCIN
b0
Function
Data input register
Address
03BE 16
When reset
Indeterminate
Values that
can be set
0016 to FF 16
Fig. 1.139. CRC-related registers
1-170
R W
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CRC Calculation Circuit
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
b15
b0
CRC data register CRCD
[03BD16, 03BC16]
(1) Setting 0000 16
b7
b0
CRC input register
(2) Setting 01 16
CRCIN
[03BE16]
2 cycles
After CRC calculation is complete
b0
b15
CRC data register
118916
CRCD
[03BD16, 03BC16]
Stores CRC code
The code resulting from sending 01 16 in LSB first mode is (1000 0000). Thus the CRC code in the generating polynomial,
(X16 + X12 + X5 + 1), becomes the remainder resulting from dividing (1000 0000) X 16 by (1 0001 0000 0010 0001) in
conformity with the modulo-2 operation.
LSB
MSB
1000 1000
1 0001 0000 0010 0001 1000 0000 0000
1000 1000 0001
1000 0001
1000 1000
1001
LSB
0000
0000
0000
0001
0001
9
1
8
1
0000
1
1000
0000
1000
0000
Modulo-2 operation is
operation that complies
with the law given below.
0+0=0
0+1=1
1+0=1
1+1=0
-1 = 1
0
1
1000
MSB
Thus the CRC code becomes (1001 0001 1000 1000). Since the operation is in LSB first mode, the (1001 0001 1000 1000)
corresponds to 1189 16 in hexadecimal notation. If the CRC operation in MSB first mode is necessary in the CRC operation
circuit built in the M16C, switch between the LSB side and the MSB side of the input-holding bits, and carry out the CRC
operation. Also switch between the MSB and LSB of the result as stored in CRC data.
b7
b0
CRC input register
(3) Setting 23 16
CRCIN
[03BE16]
After CRC calculation is complete
b15
b0
CRC data register
0A4116
Stores CRC code
Fig. 1.140. Calculation example using the CRC calculation circuit
1-171
CRCD
[03BD 16, 03BC16]
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Programmable I/O Ports
There are 55 programmable I/O ports: P3 to P10 (excluding P5, P83 and P87). Each port can be set independently for input or output using the direction register. A pull-up resistance for each block of 4 ports can be set.
P83 is an input-only port and has no built-in pull-up resistance. P70 and P71 do not have pull up resistors.
Figures 1.141 to 1.143 show the programmable I/O ports. Figure 1.144 shows the I/O pins. Each pin functions
as a programmable I/O port and as the I/O for the built-in peripheral devices.
To use the pins as the inputs for the built-in peripheral devices, set the direction register of each pin to input
mode. When the pins are used as the outputs for the built-in peripheral devices (other than the D-A converter),
they function as outputs regardless of the contents of the direction registers. When pins are to be used as the
outputs for the D-A converter, do not set the direction registers to output mode. See the descriptions of the
respective functions for how to set up the built-in peripheral devices.
(1) Direction registers
Figure 1.145 shows the direction registers.
These registers are used to choose the direction of the programmable I/O ports. Each bit in these registers
corresponds one for one to each I/O pin.
(2) Port registers
Figure 1.146 shows the port registers.
These registers are used to write and read data for input and output to and from an external device. A port
register consists of a port latch to hold output data and a circuit to read the status of a pin. Each bit in port
registers corresponds one for one to each I/O pin.
(3) Pull-up control registers
Figure 1.147 shows the pull-up control registers.
The pull-up control register can be set to apply a pull-up resistance to each block of 4 ports. When ports are
set to have a pull-up resistance, the pull-up resistance is connected only when the direction register is set for
input.
1-172
r
de nt
Un pme
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
P3, P4
VL3/VCC VL2/VCC VL3/VCC
Direction register
LCD drive timing
“1”
“1”
Interface logic
level shift circuit
Data bus
Port latch
Segment output
VL2/VSS
Port/segment
D Q
Timer A
overflow
Port ON/OFF
CK
Pull-up selection
P62, P66,
P77, P82,
P86, P91, P97
Direction register
Data bus
P60, P6 1, P63, P6 4,
P65, P6 7, P72, P7 3,
P74, P7 5, P7 6, P7 7,
P80, P81, P82, P90, P92-4
Port latch
Pull-up selection
Direction register
“1”
Output
Data bus
Port latch
Input respective peripheral functions
Fig. 1.141. Programmable I/O ports (1)
1-173
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
P70 to P71
Direction register
“1”
Output
Data bus
Port latch
Input respective peripheral functions
P83
Data bus
NMI interrupt input
Pull-up selection
P100 to P105
Direction register
Data bus
Port latch
Analog input
P95, P96, P106, P10 7
Pull-up selection
Direction register
“1”
Output
Data bus
Port latch
(Note)
Input to respective peripheral functions
Analog input
Note :
symbolizes a parasitic diode.
Do not apply a voltage higher than Vcc to each port.
Fig. 1.142. Programmable I/O ports (2)
1-174
r
de nt
Un pme
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Pull-up selection
D-A output enabled
P93 , P94
Direction register
Data bus
Port latch
(Note)
Input to respective peripheral functions
Analog output
D-A output enabled
Note :
COM0 TO COM3, SEG0 TO SEG23
symbolizes a parasitic diode.
Do not apply a voltage higher than Vcc to each pin.
VL3
VL2
VL1
The gate input signal of each
transistor is controlled by the
LCD duty ratio and the bias
value.
VSS
Fig. 1.143. Programmable I/O ports (3)
CNVSS
CNVSS signal input
(Note)
RESET
RESET signal input
(Note)
Note :
symbolizes a parasitic diode.
Do not apply a voltage higher than Vcc to each pin.
Fig. 1.144. I/O pins
1-175
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Port Pi direction register (Note)
b7 b6 b5 b4 b3 b2 b1 b0
Address
03E716, 03EA 16, 03EE16,
03EF16, 03F316, 03F616
Symbol
PDi (i = 3 to 10, except 5 and 8)
Bit symbol
Bit name
Function
PDi_0
Port Pi 0 direction register
PDi_1
Port Pi 1 direction register
PDi_2
Port Pi 2 direction register
PDi_3
Port Pi 3 direction register
PDi_4
Port Pi 4 direction register
PDi_5
Port Pi 5 direction register
PDi_6
Port Pi 6 direction register
PDi_7
Port Pi 7 direction register
When reset
0016
R W
0 : Input mode
(Functions as an input port)
1 : Output mode
(Functions as an output port)
(i = 3, 4, 6, 7, 9, 10)
Note: Set bit 2 of protect register (address 000A
the port P9 direction register .
16
to “1” before rewriting to
Port P8 direction register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
PD8
Bit symbol
Address
03F216
When reset
00X000002
Bit name
Function
PD8_0
Port P8 0 direction register
PD8_1
Port P8 1 direction register
PD8_2
Port P8 2 direction register
0 : Input mode
(Functions as an input port)
1 : Output mode
(Functions as an output port)
Nothing is assigned.
Write “0" when writing to this bit. When read, the value is indeterminate.
PD8_4
Port P8 4 direction register
PD8_5
Port P8 6 direction register
PD8_6
Port P8 7 direction register
R W
__
Nothing is assigned.
Write “0" when writing to this bit. When read, the value is indeterminate.
Fig. 1.145. Direction register
Port Pi register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
Pi (i = 3 to 10, except 5 and 8)
Bit symbol
Bit name
Address
03E516, 03E816, 03EC16,
03ED16, 03F116, 03F416
Function
Pi_0
Port Pi 0 register
Pi_1
Port Pi 1 register
Pi_2
Port Pi 2 register
Pi_3
Port Pi 3 register
Pi_4
Port Pi 4 register
Data is input and output to and from
each pin by reading and writing to
and from each corresponding bit
0 : “L” level data
1 : “H” level data (Note)
Pi_5
Port Pi 5 register
(i = 3, 4, 6, 7, 9, 10)
Pi_6
Port Pi 6 register
Pi_7
Port Pi 7 register
When reset
Indeterminate
R W
Note: Because P7 and P71 are n-channel open drain ports, the data are high impedance.
Port P8 register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
P8
Bit symbol
Address
03F016
Bit name
P8_0
Port P8 0 register
P8_1
Port P8 1 register
P8_2
Port P8 2 register
P8_3
Port P8 3 register
P8_4
Port P8 4 register
P8_5
Port P8 5 register
P8_6
Port P8 6 register
When reset
X000000016
Function
Data is input and output to and from
each pin by reading and writing to
and from each corresponding bit
except for P8 3)
0 : “L” level data
1 : “H” level data
Nothing is assigned.
Write “0” when writing to this bit. When read, the value is indeterminate.
Fig. 1.146. Port register
1-176
R W
r
de nt
Un pme
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Pull-up control register 0
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
PUR0
XXXX XX
Bit symbol
Address
03FC 16
Bit name
Nothing is assigned. Write "0"
when writing to these bits
PU06
P30 to P3 3 pull-up
PU07
P34 to P3 7 pull-up
When reset
00 16
Function
The corresponding port is pulled
high with a pull-up resistor
0 : Not pulled high
1 : Pulled high
R W
O O
O O
O O
Pull-up control register 1
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
PUR1
Bit symbol
Address
03FD 16
Bit name
PU10
P40 to P4 3 pull-up
PU11
P44 to P4 7 pull-up
Nothing is assigned. Write "0" when
writing to these bits.
PU14
P60 to P6 3 pull-up
PU15
P64 to P6 7 pull-up
PU16
P7 2, P73 pull-up (Note 2)
PU17
P74 to P7 7 pull-up
When reset
00 16 (Note 1)
Function
The corresponding port is pulled
high with a pull-up resistor
0 : Not pulled high
1 : Pulled high
R W
O O
Note 1: When the V CC level is being impressed to the CNV SS terminal, this register becomes
to 0216 when reset (PU11 becomes to “1”).
Note 2: Because P70 and P71 are n-channel open-drain ports, the pull up is not available.
Pull-up control register 2
b7
b6
b5
b4
b3
b2
b1
b0
Symbol
PUR2
Bit symbol
Address
03FE 16
Bit name
PU20
P80 to P8 2 pull-up
PU21
P84 to P8 6 pull-up
(Except P8 3)
PU22
P90 to P9 3 pull-up
PU23
PU24
P94 to P9 7 pull-up
P100 to P103 pull-up
PU25
P104 to P107 pull-up
When reset
00 16
Function
The corresponding port is pulled
high with a pull-up resistor
0 : Not pulled high
1 : Pulled high
Nothing is assigned.
Write "0" when writing to these bits. When read, the value is indeterminate.
Fig. 1.147. Pull-up register
1-177
R W
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
I/O Ports
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Unused Pins
Table 1.56. Example of connections for unused pins
Pin Name
Connection
Ports P3 to P10
(excluding P5, P83, P87)
After setting for input mode, enable internal pull-up resistors or connect every pin to Vss
cia a resistor. Or, after setitng for output mode, leave these pins open.
Xout (Note)
Open
NMI
Connect to Vcc via pull-up resistor
AVcc
Connect Vcc
AVss, VREF
Connect to Vss
C1, C2
Open
VL2, VL3
Connect to Vcc
VL1
Connect to Vss
CNVss
Connect to Vss via pull-up resistor
COM0 to COM3
Open
SEG0 to SEG23
Open
Note: With external clock input to Xin pin.
Microcomputer
Port P3 to P10 (except for P5, P83)
(Input mode)
·
·
·
(Input mode)
(Output mode)
Open
COM0 to COM3
Open
SEG0 to SEG23
Open
NMI
Xcout
Open
·
·
·
XOUT
Open
VCC
AV CC
VL3
VL2
VL1
AV SS
VREF
CNVss
C1, C2
Fig. 1.148. Example of connections for unused pins
1-178
Open
VSS
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Electrical Characteristics
Table 1.57. Absolute maximum ratings
Symbol
Vcc
AVcc
VI
VO
Parameter
Condition
Unit
Supply voltage
Vcc=AVcc
-0.3 to 6.5
V
Analog supply voltage
Vcc=AVcc
-0.3 to 6.5
V
RESET, , P30 to P37, P40 to P47,
P60 to P67, P72 to P77, P80 to P86,
P90 to P97, P100 to P107, Vref,
Xin, CNVss (mask ROM version)
-0.3 to Vcc + 0.3
V
VL1
-0.3 to VL2
V
VL2
VL1 to VL3
V
VL3
VL2 to 6.5
V
P70, P71, C1, C2, CNVss (flash
memory version)
-0.3 to 6.5
V
P60 to P67, P72 to P77, P80 to P82,
P84 to P86, P90 to P97, Xout,
-0.3 to Vcc + 0.3
V
When output port
-0.3 to Vcc
V
When segment
output
-0.3 to VL3
V
-0.3 to 6.5
V
300
mW
Input voltage
Output voltage
P30 to P37, P40 to P47
P70, P71, CNVss (mask ROM version)
Pd
Rated Value
Power dissipation
Ta=25oC
Topr
Operating ambient temperature
-40 to 85
oC
Tstg
Storage temperature
-65 to 150
o
1-179
C
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.58. Recommended operating conditions (referrenced to Vcc = 2.7 to 5.5V at Ta = -20 to 85°C or 40 to 85°C (Note 3) unless othewise specified)
Standard
Symbol
Parameter
Vcc
Unit
Supply voltage
AVcc
Min
Typ.
Max
2.7
5.0
5.5
Analog supply voltage
V
Vcc
V
Vss
Supply voltage
0
V
Avss
Analog supply voltage
0
V
High Input
voltage
VIH
Xin, RESET, CNVss, BYTE, P31 to P37, P40 to P47, P60 to P67,
P70 to P77, P80 to P86, P90 to P97, P100 to P107
0.8
Vcc
Vcc
V
P70, P71
0.8
Vcc
6.5
V
0
0.2 Vcc
V
Low input
voltage
Xin, RESET, CNVss, P30 to P37, P40 to P47, P60 to P67,P70 to
P77, P80 to P86, P90 to P97, P100 to P107
IOH
(peak)
High peak
output current (Note 2)
P30 to P37, P40 to P47, P60 to P67, P72 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
-10.0
mA
IOH
(avg)
High average
output current (Note 1)
P30 to P37, P40 to P47, P60 to P67, P72 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
-5.0
mA
IOL
(peak)
Low peak output
current (Note 2)
P30 to P37, P40 to P47, P60 to P67, P72 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
10.0
mA
IOL
(avg)
Low average output
current (Note 1)
P30 to P37, P40 to P47, P60 to P67, P72 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
5.0
mA
VIL
Vcc=TBD to 5.5V
0
16
MHz
Vcc=2.7V to TBD
0
TBD
MHz
Vcc=TBD to 5.5V
0
16
MHz
Vcc=2.7V to TBD
0
TBD
MHz
50
KHz
No wait
f(Xin)
Main clock input
oscillation frequency
(Note 3)
f(Xcin)
With Wait
Subclock oscillation frequency
32.768
Note 1: The average output current is the mean value within 100ms.
Note 2: The total IOL (peak) and IOH (peak) fo ports P3, P4, P6, P7, P80 to P82, P84 to P86, P9 and P10
must be 80 mA max.
Note 3: Relationship between main clock oscillation frequency and supply voltage.
16.0
TBD
TBD
0.0
2.7
TBD
5.5
Main clock input oscillation frequency
(Mask ROM version, Flash memory 5V
version, with wait)
Operating maximum frequency [MHZ]
Operating maximum frequency [MHZ]
Main clock input oscillation frequency
(Mask ROM version, Flash memory 5V version,
no wait)
16.0
TBD
TBD
0.0
2.7
Supply voltage[V]
TBD
Supply voltage[V]
(BCLK: no division)
(BCLK: no division)
1-180
5.5
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.59. Electrical characteristics (referenced to Vcc = 5V, Vss = 0V at Ta = 25°C, f(Xin) = 16MHz
unless otherwise specified.
Standard
Symbol
Parameter
Measuring condition
Unit
Min
Typ.
Max
VOH
High
output
voltage
P30 to P37, P40 to P47, P60 to
P67, P70 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
IOH=-5mA
3.0
V
VOH
High
output
voltage
P30 to P37, P40 to P47, P60 to
P67, P70 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
IOH=-200µA
4.7
V
VOH
High output
voltage
Xout
High power
IOH=-1mA
3.0
V
Low power
IOH=-0.5mA
3.0
High
output
voltage
Xcout
High power
With no load applied
3.0
Low power
With no load applied
1.6
VOL
Low
output
voltage
P30 to P37, P40 to P47, P60 to
P67, P70 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
IOL=-5mA
VOL
Low
output
voltage
P30 to P37, P40 to P47, P60 to
P67, P70 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
IOL=-200µA
VOL
Low
output
voltage
Xout
High power
Low power
IOL=-0.5mA
Low
output
voltage
Xcout
High power
With no load applied
Low power
With no load applied
IOL=-1mA
VT + - VT-
Hysteresis
TA0in to TA4in, TA0in to TB3in,
INT0 to INT5, ADTRG, CTS0,
CTS1, CLK0, CLK1, TA2out to
TA4out, NMI, KI0 to KI4
VT + - VT-
Hysteresis
RESET
IIH
High input
current
Xin, RESET, CNVss, P30 to
P37, P40 to P47, P60 to P67, P70
to P77, P80 to P86, P90 to P97,
P100 to P107
VI=5V
IIL
Low input
current
Xin, RESET, CNVss, P30 to
P37, P40 to P47, P60 to P67, P70
to P77, P80 to P86, P90 to P97,
P100 to P107
VI=0
RPULLUP
Pull-up
resistance
P30 to P37, P40 to P47, P60 to
P67, P70 to P77, P80 to P82, P84
to P86, P90 to P97, P100 to P107
VI=0V
f(Xin)
Feedback resistance
Xin
R
f(Xcin)
Feedback resistence
Xcin
Icc
RAM retention voltage
Power supply current
V
2.0
V
0.45
V
2.0
V
2.0
0
30.0
V
0.8
50.0
V
1.8
V
5.0
µA
-5.0
µA
167.0
kΩ
1.0
MΩ
6.0
When clock is stopped
V
V
0
0.2
0.2
R
VRAM
V
V
MΩ
2.0
V
Mask ROM versions
f(Xin) =16 MHz
Square wave, no
division
30.0
50.0
mA
Flash memory 5V
version
f(Xin) =16 MHz
Square wave, no
division
35.0
50.0
mA
Mask ROM versions
f(Xcin) =32 kHz
Square wave
90.0
µA
Flash memory 5V
version
f(Xcin) =32 kHz
Square wave
8.0
mA
f(Xcin) =32 kHz
When a WAIT
instruction is
executed
4.0
µA
o
Ta =25 C
when clock is
stopped
o
Ta = 85 C when
clock is stopped
1-181
1.0
µA
20.0
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.60. A-D conversion characterisitics (referenced to Vcc = AVcc + Vref = 5V, Vss = AVss = 0V at Ta
= 25°C, f(Xin) = 16MHz unless otherwise specified)
Standard
Symbol
Parameter
Measuring Condition
Unit
Min.
_
Resolution
_
Absolute
Accuracy
Max.
Vref = Vcc
Sample & Hold function
not available
Vref = Vcc = 5V
Sample & Hold function
available (10 bit)
Vref = Vcc = 5V
Sample & Hold function
available (8 bit)
RLADDER
Typ.
Ladder resistence
10
Bits
+/-3
LSB
AN0 to AN7 input
+/-3
LSB
ANEX0, ANEX1
input, external
op-amp
connection mode
+/-7
LSB
+/-2
LSB
40
kΩ
Vref = Vcc = 5V
Vref = Vcc
10
tCONV
Conversion time (10 bit)
3.3
µs
tCONV
Converstion time (8 bit)
2.8
µs
tSAMP
Sampling time
0.3
µs
Vref
Reference voltage
2
Vcc
V
VIA
Analog input voltage
0
Vref
V
Table 1.61. D-A conversion characteristics (referenced to Vcc = 5V, Vss = AVss = 0V, Vref = 5V at Ta =
25°C, f(Xin) = 16MHz unless otherwise specified)
Symbol
Measuring
Condition
Parameter
Standard
Unit
Min.
Typ.
Max.
_
Resolution
8
Bits
_
Absolute Accuracy
1.0
%
tSU
Settling time
3
µs
RO
Output resistance
20
kΩ
IVref
Reference power supply input current
1.5
mΑ
4
(Note)
10
Note: This applies when using one D-A converter, with the D-A register. The unused D-A converter is set to 00 16 .
The A-D converter s ladder resistance is not included.
When the Vref is disconnected at the A-D control register, IVref is sent.
1-182
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timing requirements (referenced to Vcc = 5V, Vss = 0V at Ta = 25° C unless otherwise stated)
Table 1.62 External clock input
Standard
Symbol
Parameter
Unit
Min.
tC
External clock input cycle time
Max.
62.5
ns
tW(H)
External clock input HIGH pulse width
25
ns
tW(L)
External clock input LOW pulse width
25
ns
tr
External clock rise time
15
ns
tf
External clock fall time
15
ns
Table 1.63. Timer A input (counter input in event counter mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TA)
Max.
TAiIN input cycle time
100
ns
tW(TAH)
TAiIN input HIGH pulse width
40
ns
tW(TAL)
TAiIN input LOW pulse width
40
ns
Table 1.64. Timer A input (gating input in timer mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TA)
Max.
TAiIN input cycle time
400
ns
tW(TAH)
TAiIN input HIGH pulse width
200
ns
tW(TAL)
TAiIN input LOW pulse width
200
ns
Table 1.65. Timer A input (external trigger input in one-shot timer mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TA)
Max.
TAiIN input cycle time
200
ns
tW(TAH)
TAiIN input HIGH pulse width
100
ns
tW(TAL)
TAiIN input LOW pulse width
100
ns
1-183
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.66. Timer A input (external trigger input in pulse width modulation mode)
Standard
Symbol
Parameter
Unit
Min.
Max.
tW(TAH)
TAiIN input HIGH pulse width
100
ns
tW(TAL)
TAiIN input LOW pulse width
100
ns
Table 1.67. Timer A input (up/down input in event counter mode)
Standard
Symbol
Parameter
Unit
Min.
tC(UP)
Max.
TAiOUT input cycle time
2000
ns
tW(UPH)
TAiOUT input HIGH pulse width
1000
ns
tW(UPL)
TAiOUT input LOW pulse width
1000
ns
tSU(UP-TIN)
TAiOUT input setup time
400
ns
th(TIN-UP)
TAiOUT input hold time
400
ns
Table 1.68. Timer B input (counter input in event counter mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TB)
Max.
TBiIN input cycle time (counted on one edge)
100
ns
tW(TBH)
TBiIN input HIGH pulse width (counted on one edge)
40
ns
tW(TBL)
TBiIN input LOW pulse width (counted on one edge)
40
ns
TBiIN input cycle time (counted on both edges)
200
ns
tW(TBH)
TBiIN input HIGH pulse width (counted on both edges)
80
ns
tW(TBL)
TBiIN input HIGH pulse width (counted on both edges)
80
ns
tC(TB)
Table 1.69. Timer B input (pulse period measurement mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TB)
Max.
TBiIN input cycle time
400
ns
tW(TBH)
TBiIN input HIGH pulse width
200
ns
tW(TBL)
TBiIN input LOW pulse width
200
ns
1-184
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Electrical Characteristics
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Timing requirements (referenced to Vcc = 5V, Vss = 0V at Ta = 25° C unless otherwise stated)
Table 1.70. Timer B input (pulse width measurement mode)
Standard
Symbol
Parameter
Unit
Min.
tC(TB)
Max.
TBiIN input cycle time
400
ns
tW(TBH)
TBiIN input HIGH pulse width
200
ns
tW(TBL)
TBiIN input LOW pulse width
200
ns
Table 1.71. A-D trigger input
Standard
Symbol
Parameter
Unit
Min.
tC(TB)
Max.
TBiIN input cycle time
400
ns
tW(TBH)
TBiIN input HIGH pulse width
200
ns
tW(TBL)
TBiIN input LOW pulse width
200
ns
Table 1.72 Serial I/O
Standard
Symbol
Parameter
Unit
Min.
tC(CK)
Max.
CLKi input cycle time
200
ns
tW(CKH)
CLKi input HIGH pulse width
100
ns
tW(CKL)
CLKi input LOW pulse width
100
ns
td(C-Q)
TxDi output delay time
th(D-C)
TxDi hold time
0
ns
tSU(D-C)
RxDi input setup time
30
ns
th(C-D)
RxDi input hold time
90
ns
80
ns
Table 1.73. External interrupt INTi inputs
Standard
Symbol
Parameter
Unit
Min.
Max.
tW(INH)
INTi input HIGH pulse width
250
ns
tW(INL)
INTi input LOW pulse width
250
ns
1-185
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Flash Memory
The M30222 (flash memory version) has an internal new DINOR (Divided bit line NOR) flash memory
that can be rewritten with a single power source. Three flash memory modes are available that read,
program, and erase: parallel I/O and standard serial I/O modes that flash memory manipulates using a
programmer, and a CPU rewrite mode that flash memory can manipulate using the Central Processing
Unit (CPU). Each mode is detailed in the following pages.
The flash memory is divided into several block as shown in Figure 1.149 so that memory can be erased
one block at a time. Each block has a lock bit to enable or disable execution of an erase or program
operation, allowing data in each block to be protected.
In addition to the ordinary user ROM area to store a microcomputer operation control program, the flash
memory has a boot ROM area that is used to store a program to control rewriting in CPU rewrite and
standard serial I/O modes. This boot ROM area has had a standard serial I/O mode control program
stored in it when shipped from the factory. However, the user can write a rewrite control program in this
area that suits the users application system. This boot ROM area can be rewritten in only parallel I/O
mode.
Outline Performance
Table 1.74 shows the outline performance of the M30222 (flash memory version).
Table 1.74. Outline performance
Item
Performance
Erase/Write voltage
2.7 to 5.5V
Flash memory operation mode
Three modes: CPU rewrite, parallel I/O, standard serial
Erase block division
User ROM area
See Fig. 1.149
Boot ROM area
One division (8 Kbytes) (Note)
Program method
uses word units
Erase method
Collective erase/block erase
Program/erase control method
Program/erase control by software command
Number of Commands
8
Program/erase count
100
ROM code protect
Parallel I/O and standard serial modes are supported.
Note: The boot area contains a standard serial I/O control mode control program stored in it when it is
shipped from the factory. This area can be erassed and programmed in paralell I/O mode only.
1-186
r
t
de en
Un opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Description (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
7D00016
Block 8 : 4 Kbytes
7E000 16
Boot ROM area: 8 Kbytes
Reserved
Block 7 : 64 Kbytes
7FFFF 16
80000 16
BFFFF 16
C000016
D000016
Block 6 : 64 Kbytes
E0000 16
Block 5 : 64 Kbytes
F0000 16
Block 4 : 32 Kbytes
F8000 16
Block 3 : 24 Kbytes
FE000 16
Block 2: 4 K byte
FF000 16
Block 1: 4 K byte
FFFFF 16
User ROM area:
Note 1: The boot ROM area can be rewritten in only
parallel input/output mode. (Access to any
other areas is inhibited.
Note 2: To specify a block, use the maximum address
in the block that is an even address.
Figure 1.149. Block diagram of flash memory version
1-187
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
CPU Rewrite Mode
In CPU rewrite mode, the on-chip flash memory can be operated on (read, program, or erase) under
control of the Central Processing Unit (CPU). Only the user ROM area shown in Figure 1.149 can be
rewritten; the boot ROM area cannot be rewritten. Make sure the program and block erase commands
are issued for only the user ROM area and each block area.
The control program for CPU rewrite mode can be stored in either user ROM or boot ROM area. In the
CPU rewrite mode, because the flash memory cannot be read from the CPU, the rewrite control program must be transferred to RAM memory before it can be executed.
Microcomputer Mode and Boot Mode
Normal microcomputer mode is entered when the microcomputer is reset with pulling CNVss pin low.
In this case, the CPU starts executing the control program in the user ROM area. When the microcomputer is reset and both the CNVss pin and P74 (CE) pin are pulled high, the CPU starts operating using
the control program in the boot ROM area (program start address is C000016, 7D00016). This mode is
called the "boot" mode.
The control program for CPU rewrite mode must be written into the user ROM or boot ROM area
beforehand. (If the control program is written into the boot ROM area, standard serial I/O mode becomes unusable.) See Figure 1.149 for details about the boot ROM area.
Block Address
Block addresses refer to the maximum even address of each block. These addresses are used in the
block erase command.
Outline Performance
In the CPU rewrite mode, the CPU erases, programs, and reads the internal flash memory as instructed by software commands. This rewrite control program must be transferred to internal RAM
before it can be executed.
The CPU rewrite mode is accessed by writing "1" for the CPU rewrite mode select bit (bit 1 in address
034B416). Software commands are accepted once the mode is accessed.
In the CPU rewrite mode, software commands are used to write and read data into even-numbered
addresses ("0" for byte address A0) in 16-bit units. Always write 8-bit software comands into evennumbered address. Commands are ignored with odd-numbered addresses.
Use software commands to control program and erase operations. Whether a program or erase operation has terminated normally or in error can be verified by reading the status register. Figure 1.150
shows the flash memory control register.
1-188
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Flash memory control register
b7 b6 b5 b4 b3 b2 b1 b0
Symbol
Address
When reset
FMCR
03B416
XXXX0001 2
Bit name
Bit symbol
Function
R W
FMCR0
RY/BY status flag
0: Busy (being written or erased)
1: Ready
FMCR1
CPU rewrite mode
select bit (Note 1)
0: Normal mode
(Software commands invalid)
1: CPU rewrite mode
(Software commands acceptable)
FMCR2
CPU rewrite mode
entry flag
0: Normal mode
1: CPU rewrite mode
O
FMCR3
Flash memory reset bit
(Note 2)
0: Normal operation
1: Reset
O O
FMCR4
Write protect Bit
(Note 1)
0: Write protected
1: Write enabled
O O
Nothing is assigned.
When write, set "0". When read, values are indeterminate.
Note 1: For this bit to be set to 1, the user needs to write a "0" and then a "1" to it
in succession. Use the control program in RAM for write to this bit.
Note 2: For this bit to be set to "1", the user needs to write a "0" and then a
"1" to it in succession when the CPU rewrite mode selection bit is = "1".
Fig. 1.150 Flash memory control registers
Bit 0 is the RY/BY status flag used exclusively to read the operating status of the flash memory.
During programming and erase operations, it is "0". Otherwise, it is "1".
Bit 1 is the CPU rewrite mode select bit. When this bit is set to "1", the M30222 accesses the CPU
rewrite mode. Software commands are accepted once the mode is accessed. In CPU rewrite mode,
the CPU becomes unable to access the internal flash memory directly. Therefore, the control program
that sets this bit must be executed out of RAM. To set this bit to "1", it is necessary to write "0" and then
write "1" in succession. The bit can be set to "0" by only writing a "0".
Bit 2 is the CPU rewrite mode entry flag. This bit can be read to check whether the CPU rewrite mode
has been entered or not.
Bit 3 is the flash memory reset bit used to reset the control circuit of the internal flash memory. This bit
is used when exiting CPU rewrite mode and when flash memory access has failed. When the CPU
rewrite mode select bit is "1" for this bit resets the control circuit. To release the reset, it is necessary
to set this bit to "0". If the control circuit is reset while erasing is in progress, a 5 ms wait is needed so
that the flash memory can restore normal operation. Figure 1.151 shows a flowchart for setting/releasing the CPU rewrite mode.
Bit 4 is the flash memory protect bit. The blocks are write protected when this bit is "0". The write
protect is disabled when the bit is "1". The MCU must be in CPU rewrite mode for this bit to have any
effect. To set this bit to "1", it is necessary to write "0" and then write "1" in succession.
1-189
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Program in ROM
Program in RAM
Start
*1
Set CPU rewrite mode select bit to “1” (by
writing “0” and then “1” in succession) (Note 3)
Single-chip mode or boot mode (Note 1)
Check CPU rewrite mode entry flag
Set processor mode register (Note 2)
Transfer CPU rewrite mode control
program to internal RAM
Using software command execute erase,
program, or other operation
Jump to transferred control program in RAM
(Subsequent operations are executed by control
program in this RAM)
Execute read array command or reset flash
memory by setting flash memory reset bit (by
writing “1” and then “0” in succession) (Note 4)
*1
Write “0” to CPU rewrite mode select bit
End
Note 1: Apply 5V +/- 10% to CNVss pin by confirmation of CPU rewrite mode entry flag when starting operation
with single-chip mode.
Note 2: During CPU rewrite mode, set the main clock frequency as shown below using the main clock divide ratio
select bit (bit 6 at address 000616 and bits 6 and 7 at address 000716:
5 MHz or less when wait bit (bit 7 at address 000516) = "0" (without internal access wait state);
10 MHz or less when wait bit (bit 7 at address 000516) = "1" (with internal access wait state)
Note 3: For CPU rewrite mode sleect bit to be set to "1", the user needs to write a "0" and then a"1" to it in succession.
When not in this mode, it is not in "1". This is necessary to ensure that no interrupt or DMA transfer will be
executed during the interval.
Note 4: Before exiting the CPU, rewrite mode after completing erase or program operation, always be sure to
execute a read array command to reset the flash memory.
Figure 1.151. CPU rewrite mode set/reset flowchart
Precautions on CPU Rewrite Mode
Described below are the precautions to be observed when rewriting the flash memory in CPU rewrite
mode.
(1) Operation speed
During CPU rewrite mode, set the main clock frequency as shown below using the main clock divide ratio select
bit (bit 6 at address 000616 and bits 6 and 7 at address 000716):
5.0 MHz or less when wait bit (bit 7 at address 000516) = 0 (no wait state)
10.0 MHz or less when wait bit (bit 7 at address 000516) = 1 (one wait state)
(2) Instruction inhibited against use
The instructions listed below cannot be used during CPU rewrite mode because they refer to the internal data of
the flash memory:
UND instruction, INTO instruction, JMPS instruction. JSRS instruction, and BRK instruction
(3) Interrupts inhibited against use
The NMI, address match, and watchdog timer interrupts cannot be used during CPU rewrite mode because they
refer to the internal data of the flash memory. If interrupts have their vector in the variable vector table,
they can be used by transferring the vector into the RAM area.
(4) Reset
If the MCU is reset while erasing is in progress, a 5 ms wait is needed so that the flash memory can restore normal
operation. Set a 5 ms wait to release the reset operation. Also, when the reset has been released, the program
execute start address is automatically set to 07E00016, therefore program so that the execute start address of the
boot ROM is 07E00016.
1-190
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.75. List of software commands (CPU rewrite mode)
1st Bus Cycle
Commands (Note 1)
Cycle
No.
2nd Bus Cycle
Mode
Address
Data
(D7:D0)
Mode
Address
Data
(D7:D0)
Read
1
Write
X (Note 5)
FFh
ID Codes
2
Write
X
90h
Read
IA
ID
Status Regiser Read
2
Write
X
70h
Read
X
SRD (Note 2)
Status Register Clear
1
Write
X
50h
Word Program
2
Write
X
40h
Write
WA (Note 3)
WD (Note 3)
Auto Block Erase
2
Write
X
20h
Write
BA (Note 4)
D0h
Erase
2
Write
X
20h
Write
X
20h
(Erase all unlocked blocks)
2
Write
X
A7h
Write
X
D0h
Lock Bit Status Read
2
Write
X
71h
Read
BA (Note 4)
(D6)(Note 6)
Lock Bit Program
2
Write
X
77h
Write
BA (Note 4)
D0h
Note
Note
Note
Note
Note
Note
1:
2:
3:
4:
5:
6:
When a software command is input, the high-order byte of data (D15:D8) is ignored.
SRD = Status Register Data
WA = Write Address, WD = Write Data (16 bits)
BA = Block Address (Enter the maximum address of each block that is an even address)
X denotes a given even address in the user ROM.
Lock bit output on Data bit 6
Software Commands
Table 1.75 lists the software commands available with the M30222 (flash memory version).
After setting the CPU rewrite mode select bit to 1, write a software command to specify an erase or
program operation. Note that when entering a software command, the upper byte (D8 to D15) is ignored. The content of each software command is explained below.
Read Array Command (FF16)
The read array mode is entered by writing the command code "FF16" in the first bus cycle. When an even address
to be read is input in one of the bus cycles that follow, the content of the specified address is read out at the data
bus (D0 –D15), 16 bits at a time. The read array mode is retained intact until another command is written.
Read Status Register Command (7016)
When the command code "7016" is written in the first bus cycle, the content of the status register is read out at the
data bus (D0–D7) by a read in the second bus cycle.
The status register is explained in the next section.
Clear Status Register Command (5016)
This command is used to clear the error bits of the status register after they have been set. These bits indicate that
operation has ended in an error. To use this command, write the command code "5016" in the first bus cycle.
1-191
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Program Command (4016)
Program operation starts when the command code "4016" is written in the first bus cycle. Then, if the address and
data to program are written in the second bus cycle, program operation (data programming and verification) will
start.
Whether the write operation is completed can be confirmed by reading the status register or the RY/BY status flag.
When the program starts, the read status register mode is accessed automatically and the content of the status
register is read into the data bus (D0–D7). The status register bit 7 (SR7) is set to 0 at the same time the write
operation starts and is returned to 1 upon completion of the write operation. In this case, the read status register
mode remains active until the Read Array command (FF16) is written.
The RY/BY status flag is 0 during write operation and 1 when the write operation is completed as is the status
register bit 7. At program end, program results can be checked by reading the status register. Figure 1.152 shows
an example of a program flowchart.
Start
Write 40 1 6
Write address
and data
Read status
register
SR7=1?
or
RY/BY=1
NO
YES
SR4= 0
YES
Program complete
Fig. 1.152. Program flowchart
1-192
NO
Program error
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Erase All Command (2016/2016) (Erases all blocks regardless of lock status)
By writing the command code "2016" in the first bus cycle and the confirmation command code "2016" in the
second bus cycle that follows, the system starts erase all blocks (erase and erase verify). Whether the erase all
blocks command is terminated can be confirmed by reading the status register or the RY/BY status flag. When the
erase all blocks operation starts, the read status register mode is accessed automatically and the content of the
status register can be read out. The status register bit 7 (SR7) is set to "0" at the same time the erase operation
starts and is returned to "1" upon completion. The read status register mode remains active until the read array
command (FF16) is written. The Boot Block area is not affected by this command.
The RY/BY status flag is "0" during erase operation and "1" when the erase operation is completed as is the status
register bit 7.
At erase all blocks end, erase results can be checked by reading the status register. For details, refer to the
section where the status register is detailed.
Block Erase Command (2016/D016)
By writing the command code "2016" in the first bus cycle and the confirmation command code "D016" in the
second bus cycle that follows the block address of a flash memory block, the system initiates a block erase (erase
and erase verify) operation.
Whether the block erase operation is completed can be confirmed by reading the status register or the RY/BY
status flag. At the same time the block erase operation starts, the read status register mode is automatically
entered, so the content of the status register can be read out. The status register bit 7 (SR7) is set to "0" at the
same time the clock erase operation starts and is returned to "1" upon completion of the block erase operation. In
this case, the read status register mode remains active until the Read Array command (FF16).
The RY/BY status flag is "0" during block erase operation and "1" when the block erase operation is completed as
is the status register bit 7. After the block erase operation is completed, the status register can be read out to
know the result of the block erase operation. For details, refer to the section where the status register is detailed.
1-193
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Start
2 016 : All blocks
A 716 : Only unlocked blocks
Write 2016/A716
2 016 : Chip erase
A 716 : Block/Chip erase
Write 2016/D016
Block address
Read status
register
SR7=1?
or
RY/BY=1
NO
YES
SR5= 0
NO
Erase
error
YES
Erase completed
Fig. 1.153. Erase flowchart
Erase All Unlocked Blocks Command (A716/D016)
By writing the command code "A716" in the first bus cycle and the confirmation command code "D016" in the
second bus cycle that follows, the system starts erase all unlocked blocks (erase and erase verify). Whether the
erase all unlocked blocks command is terminated can be confirmed by reading the status register or the RY/BY
status flag. When the erase all unlocked blocks operation starts, the read status register mode is accessed
automatically and the content of the status register can be read out. The status register bit 7 (SR7) is set to "0" at
the same time the erase operation starts and is returned to "1" upon completion of the erase operation. The read
status register mode remains active until the Read Array command (FF16) is written. The RY/BY status flag is "0"
during erase operation and "1" when the erase operation is completed as is the status register bit 7.
At erase all blocks end, erase results can be checked by reading the status register. For details, refer to the
section where the status register is detailed. Figure 1.153 shows an example of a block erase flowchart.
1-194
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Start
Write 77 1 6
Write 771 6
Block address
RY/BY
Status Flag =1?
NO
YES
SR4= 0?
NO
Lock bit
program error
YES
Lock bit program
completed
Fig. 1.154. Lock Bit Program Flowchart
Lock Bit Program Command (7716/D016)
This command is available only when the lock bit is enabled. For CPU rewrite mode bit 4 must be a "1". In parallel
mode WPB must be a "0". By writing the command code ("7716") in the first bus cycle and the confirmation code
("D016") and block address in the second cycle the lock bit can be programmed for the block specified. The lock
bit protects the block against erase during the erase all unlocked blocks command. The status of the lock bit can
be read by issuing the Lock bit status read command.
Figure 1.154 is an example of a lockbit program flowchart.
1-195
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Start
Write 71 1 6
Enter Block address
(Note)
D6 = 0?
NO
Blocks not
locked
YES
Blocks locked
Note: Data Bus bit 6
Fig. 1.155. Lockbit Status Read Flowchart
Lock Bit Status Read Command (7116)
This command is available only when the lock bit is enabled. For CPU rewrite mode bit 4 must be a "1". In parallel
mode WPB must be a "0". By writing the command code ("7116") in the first bus cycle and reading the Block
address and data bit 6 in the second cycle, the value of the lock bit for that block address can be read. A "0"
means that the block is locked. A "1" means that the block is unlocked.
Figure 1.155 is an example of a lockbit status read flowchart.
1-196
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Data Protect Function (Block Lock)
Each block in Figure 1.156 has a nonvolatile lock bit to specify that the block be protected (locked) against erase
or write. The lock bit program command is used to set the lock bit to 0 (locked). The lock bit of against each block
can be read out using the read lock bit status command.
Whether block lock is enabled or disabled is determined by the status of the lock bit and how the flash memory
control register 0's lock bit disable bit is used.
(1) When the lock bit disable bit = 0, a specified block can be locked or unlocked by the lock bit
status (lock bit data). Blocks whose lock bit data = 0 are locked, so they are disabled against
erase/write. On the other hand, the blocks where the lock bit data =1 are not locked, they're
enabled for erase/write.
(2) When the lock bit disable bit =1, all blocks are unlocked regardless of the lock bit data, so they
are enabled for erase/write. In this case, the lock bit data, that is 0 (locked), is set to 1 (unlocked)
after erase, so that the lock bit lock is removed.
7D000 16
Block 8 : 4 Kbytes
7E000 16
Block 7 : 64 Kbytes
BFFFF 16
C0000 16
D0000 16
Block 6 : 64 Kbytes
E0000 16
Block 5 : 64 Kbytes
F0000 16
Block 4 : 32 Kbytes
F8000 16
Block 3 : 24 Kbytes
FE000 16
Flash
Flash memory
memory size start address
260 Kbytes
Block 2: 4 K byte
FF000 16
7D000 16
C0000 16
Block 1: 4 K byte
FFFFF 16
Fig. 1.156. Block diagram of user area
1-197
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Status Register
The status register shows the operating state of the flash memory and whether erase operations and
programs ended successfully or in error. It can be read in the following ways.
(1) By reading an arbitrary address from the user ROM area after writing the read status register command (7016)
(2) By reading an arbitrary address from the user ROM area in the period from when the program starts or erase operation starts
to when the read array command (FF16).
Also, the status register can be cleared by writing the clear status register command (5016). After a reset, the
status register is set to "8016".
Table 1.76. Definition of each bit in status register
Definition
Each SRD bit
Status name
1
0
Ready
Busy
_
_
SR7 (bit 7)
Write state machine (WSM) status
SR6 (bit 6)
Reserved
SR5 (bit 5)
Erase status
Terminated in error
Terminated normally
SR4 (bit 4)
Program status
Terminated in error
Terminated normally
SR3 (bit 3)
Reserved
SR2 (bit 2)
Over write back status
Terminated in error
Terminated normally
SR1 (bit 1)
Over erase status
Terminated in error
Terminated normally
SR0 (bit 0)
Reserved
_
_
_
_
Each bit in this register is explained below.
Sequencer status (SR7)
After power-on, the sequencer status is set to 1 (ready). The sequencer status indicates the operating status of
the device. This status bit is set to 0 (busy) during write or erase operation and is set to 1 upon completion of
these operations.
Erase status (SR5)
The erase status informs the operating status of erase operation to the CPU. When an erase error occurs, it is set
to 1. The erase status is reset to 0 when cleared.
Program status (SR4)
The program status informs the operating status of write operation to CPU. When a write error occurs, it is set to
1. The program status is reset to 0 when cleared.
When an erase command is in error (which occurs if the command entered after the block erase command (2016)
is not the confirmation command (D016), both the program status and erase status (SR5) are set to 1. When the
program status or erase status = 1, the following commands entered by the command write are not accepted.
Also, in one of the following cases, both SR4 and SR5 are set to 1 (command sequence error):
(1) When the valid command is not entered correctly
(2) When the data entered in the second bus cycle of lock bit program (7716/D016), block erase (2016/D016), or
erase all unlocked blocks (A716/D016) is not the D016 or FF16. However, if FF16 is entered, read array is assumed
and the command that has been set up in the first busy cycle is cancelled.
1-198
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Over Write Back Status (SR2)
The over write back status informs the operating status of the write back operation during an erase sequence.
When a write back error occurs, SR5 and SR2 are set to "1".
The over write back status is reset to "0" when cleared.
Over Erase Status (SR1)
The over erase status informs the operating status of the erase operation during an erase sequence. When an
erase error occurs, SR5 and SR1 are set to "1". The over erase status is reset to "0" when cleared.
If SR5 or SR4 bits = "1", the program, erase all blocks, and block erase commands are not accepted. Before
executing these commands, execute the clear status register command (5016) and clear the status register. Bits
SR2 and SR1 give more information on the reason for failure.
Also, if any commands are not correct, both SR5 and SR4 are set to 1.
Full Status Check
By performing full status check, it is possible to know the execution results of erase and program operations.
Figure 1.157 shows a full status check flowchart and the action to be taken when each error occurs.
Read status register
SR4=1 and SR5
=1 ?
YES
Command
sequence error
Execute the clear status register command (50 16)
to clear the status register. Try performing the
operation one more time after confirming that the
command is entered correctly.
Block erase error
Should a block erase error occur, the block in error
cannot be used.
NO
SR5=0?
NO
YES
SR4=0?
NO
Program error (page
or lock bit)
If an error occurs, the block in error cannot be
used.
YES
End (block erase, program)
Note: When one of SR5 to SR4 is set to 1, none of the page program, block erase, or erase all
blocks commands is accepted. Execute the clear status register command (5016) before
executing these commands.
Fig. 1.157 Full status check flowchart and remedial procedure for errors
1-199
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Functions to Inhibit Rewriting Flash Memory Version
To prevent the contents of the flash memory version from being read out or rewritten easily, the
device incorporates a ROM code protect function for use in parallel I/O mode and an ID code check
function for use in standard serial I/O mode.
ROM code protect register
The ROM code protect function prevents reading out or modifying the contents of the flash memory during parallel
I/O mode. Figure 1.158 shows the ROM code protect control address (0FFFFF16). It is located at the hightest 8
bits of the 32 bit reset vector.
If one of the pair of ROM code protect bits is set to "0", ROM code protect is turned on, so that the contents of the
flash memory version are protected against readout and modification. ROM code protect is implemented
in two levels. If level 2 is selected, the flash memory is protected even against readout by a shipment inspection
LSI tester, etc. When an attempt is made to select both level 1 and level 2, level 2 is selected by default.
If both of the two ROM code protect reset bits are set to "00", ROM code protect is turned off, so that the contents
of the flash memory version can be read out or modified. Once ROM code protect is tuned on, the contents of the
ROM code protect reset bits cannot be modified in parallel I/O mode. Use the serial I/O or some other mode to
rewrite the contents of the ROM code protect reset bits.
ROM code protect control address
b7
b6
b5
b4
b3
b2
b1
b0
1 1
Symbol
ROMCP
Address
0FFFFF 16
Bit symbol
When reset
FF16
Function
Bit name
Reserved bit
Always set this bit to "1"
ROMCP2
ROM code protect level
2 set bit (Note 1, 2)
b3 b2
ROM code protect reset
bit (Note 3)
b5 b4
ROMCR
ROMCP1
ROM code protect level
1 set bit (Note 1)
b7 b6
00: Protect enabled
01: Protect enabled
10: Protect enabled
11: Protect disabled
00: Protect removed
01: Protect set bit effective
10: Protect set bit effective
11: Protect set bit effective
00: Protect enabled
01: Protect enabled
10: Protect enabled
11: Protect disabled
Note 1: When ROM code protect is turned on, the on-chip flash memory is protected against
readout or modification in parallel input/output mode.
Note 2: When ROM code protect level 2 is turned on, ROM code readout by a shipment
inspection LST tester, etc., is also inhibited.
Note 3: The ROM code protect reset bits can be used to turn off ROM code protect level 1 and
ROM code protect level 2. However, because these bits cannot be changed in paralell input/
output mode, they need to be rewritten in one of the two other modes.
Fig. 1.158. ROM code protect control addrsss
1-200
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
CPU Rewrite Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
ID Code Check Function
Use this function in standard serial I/O mode. When the contents of the flash memory are not blank,
the ID code sent from the peripheral unit is compared with the ID code written in the flash memory to
see if they match: If the ID codes do not match, the commands sent from the peripheral unit are not
accepted. The ID code consists of 8-bit data, the areas of which, beginning with the first byte, are
0FFFDF16, 0FFFE316, 0FFFEB16, 0FFFEF16, 0FFFF316, 0FFFF716, and 0FFFFB16. Write a program which has had the ID code preset at these addresses to the flash memory.
Figure 1.159 shows the storage location for the code addresses.
Address
0FFFDF 16 to 0FFFDC 16
ID1
Undefined instruction vector
0FFFE3 16 to 0FFFE0 16
ID2
Overflow vector
0FFFE7 16 to 0FFFE4 16
BRK instruction vector
0FFFEB 16 to 0FFFE8 16
ID3
Address match vector
0FFFEF 16 to 0FFFEC 16
ID4
Single step vector
0FFFF3 16 to 0FFFF0 16
ID5
Watchdog timer vector
0FFFF7 16 to 0FFFF4 16
ID6
DBC vector
ID7
NMI vector
0FFFFB 16 to 0FFFF8 16
0FFFFC 16 to 0FFFFF16
ROMCP Reset
4 bytes
Fig. 1.159. Code address storage
1-201
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Parallel I/O Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Parallel I/O Mode
The parallel I/O mode inputs and outputs the software commands, addresses and data needed to operate (read, program, erase, etc.) the internal flash memory. Figure 1.160 shows the pin layout for flash
paralell mode. Table 1.77 is adescription of pin functions in paralell I/O mode.
Use an exclusive programmer supporting M30222 (flash memory version). Refer to the instruction
manual of each programmer make for the detail of use.
User ROM and Boot ROM Areas
In parallel I/O mode, the user ROM and boot ROM areas shown in Figure 1.149 can be rewritten. Both
areas of flash memory can be operated on in the same way.
Program and block erase operations can be performed in the user ROM area. The user ROM area and
its blocks are shown in Figure 1.149.
The boot ROM area is 8 Kbytes in size. In parallel I/O mode, it is located at addresses 07E00016
through 07FFF16. Make sure program and block erase operations are always performed within this
address range. (Access to any location outside this address range is prohibited.)
In the boot ROM area, an erase block operation is applied to only one 8 Kbyte block. The boot ROM
area has had a standard serial I/O mode control program stored in it when shipped from the Mitsubishi
factory. Therefore, using the device in standard serial input/output mode, you do not need to write to
the boot ROM area.
1-202
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Parallel I/O Mode (Flash Memory Version)
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
COM0
COM1
COM2
84
83
82
81
86
85
87
C1
VL3
C2
VL2
88
89
VL1
P107/AN7/INT7
90
91
P106/AN6/INT6
P105/AN5
92
93
94
95
96
97
98
P104/AN4
P103/AN3
P101/AN1
P102/AN2
AVss
P100/AN0
Vss
Vcc
80 79 78
1
P96/ANEX1/Sout4
2
P95/ANEX0/CLK4
Vref
Vss
Vss
99
Reset
SCLK
100
Vcc
AVcc
CNVss
P97/ADtrg/LED7/Sin4/INT3
Mode set-up method
Signal
Value
MITSUBISHI MICROCOMPUTERS
5
A13
P91/TB1in/Sin3
6
A12
P90/TB0in/INT2/CLK3
7
P86/INT1
8
RESET
Xout
Vss
Xin
Vcc
A9
P83/NMI
P82/INT0
A7
P81/TA4IN/INT5/U
A6
P80/TA4OUT/INT5/U
RP
P77/TA3IN/INT4
EXT PULSE
P76/TA3OUT/INT4
WE
P75/TA2IN/W
CE
P74/TA2OUT/W
OE
P73/CTS2/RTS2/TA1IN/V
BSEL
P72/CLK2/TA1OUT/V
BYTE
P71/RxD2/SCL/TA0IN/TB5IN
RY/BY
P70/TxD2/SDA/TA0OUT
OSC
P67/TxD1/KI7
P66/RxD1/KI6
D4
SEG05
D5
SEG06
D6
SEG07
D7
SEG08
D8
SEG09
D9
SEG10
D10
D11
SEG11
Vss
M30222FG
61 60 59 58
A8
SEG04
57 56 55 54 53 52 51
P84/Xcout
D2
D3
64 63 62
A10
Reset
SEG02
SEG03
68 67 66 65
P85/Xcin
D0
D1
24 25 26 27 28 29 30
A11
CNVss
50
49
48
47
46
44
45
43
42
SEG26/P32
SEG27/P33
SEG28/P34
SEG29/P35
SEG30/P36
SEG32/P40
SEG31/P37
SEG34/P42
SEG33/P41
SEG35/P43
SEG36/P44
SEG38/P46/RTP0
1-203
41
SEG39/P47/RTP1
SEG37/P45
38
P60/CTS0/RTS0/KI0
40
37
39
36
P61/CLK0/KI1
P62/RxD0/KI2
35
P64/CTS1/RTS1/CTS0/CLKS1/KI4
P63/TxD0/KI3
34
33
P65/CLK1/KI5
32
31
Fig. 1.160. Pin Connections for Flash Parallel Mode
IWP
SEG01
17 18 19 20 21 22 23
CNVss
77 76 75 74 73 72 71 70 69
4
P92/TB2in/Sout3
13 14 15 16
P93/DA0/TB3in
A14
10 11 12
3
A15
9
P94/DA1/TB4in
COM3
SEG00
SEG12
D12
SEG13
D13
SEG14
D14
SEG15
D15
Vcc
0.1 µF
Capacitor
VDC
SEG16
A16
SEG17
A17
SEG18
A18
SEG19
A19
SEG20
A0
SEG21
A1
SEG22
A2
SEG23
A3
SEG24/P30
A4
SEG25/P31
A5
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Parallel I/O Mode (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.77. Description of pin function in parallel I/O mode
Pin Name
Signal name
I/O
Function
Vcc, Vss
Power input
I
Apply 2.7-5.5 V to Vcc pin and O V to Vss pin
CNVss
CNVss
I
Connect 0.1 µf capacitor from Vcc to Vss
RESET
Reset input
I
Connect to Vss
Xin/Xout
Clock input
I
No connection required for parallel flash programming
AVcc, AVss
Analog power supply
I
Connect AVss to Vss and AVcc to Vcc
P30
Address Bit 4
I
Address Bit 4
P31
Address Bit 5
I
Address Bit 5
P32 to P37
Input port P3
No connection required for parallel flash programming
P40 to P47
Input port P4
No connection required for parallel flash programming
P60
Input port P6
No connection required for parallel flash programming
P61
SCLK
P62 to P65
Input port P6
P67
OSC
O
Flash oscillator
P70
RY/BY
O
Ready / Busy signal
P71
BYTE
I
Byte mode control mode
P72
BSEL input
I
Boot select mode
P73
OE input
I
Output enable pin
P74
CE input
I
Chip enable pin
P75
WE input
I
Write enable pin
P76
EXTPULSE
I
External pulse for test modes
P77
RP
I
Deep power down pin
P80
Address Bit 6
I
Address Bit 6
P81
Address Bit 7
I
Address Bit 7
P82
Address Bit 8
I
Address Bit 8
P83
Address Bit 9
I
Address Bit 9
P84
Address Bit 10
I
Address Bit 10
P85
Address Bit 11
I
Address Bit 11
I
Connect to Vss
No connection required for parallel flash programming
1-204
r
de nt
Un pme
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Parallel I/O Mode (Flash Memory Version)
Pin Name
Signal name
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
I/O
Function
P90
Address Bit 12
I
Address Bit 12
P91
Address Bit 13
I
Address Bit 13
P92
Address Bit 14
I
Address Bit 14
P94 to P95
Input port 9
No connection required for parallel flash programming
P97
Input port 9
No connection required for parallel flash programming
Vref
A/D Vref voltage
P100 to P107
Input port P10
VL1 to VL3
LCD power supply
C1 to C2
LCD condenser
Leave open
COM0 to COM2
COM ports
Leave open
COM3
IWP
SEG0 to SEG15
I
Connect A/D reference voltage to Vcc
Input H , L or leave open
I
Connect VL1 to Vss; VL2 and VL3 to Vcc
I
Write protect pin
Data Bits 0 - 15
I/O
Data Bits 0 - 15
SEG16
Address Bit 16
I
Address Bit 16
SEG17
Address Bit 17
I
Address Bit 17
SEG18
Address Bit 18
I
Address Bit 18
SEG19
Address Bit 19
I
Address Bit 19
SEG20
Address Bit 0
I
Address Bit 0
SEG21
Address Bit 1
I
Address Bit 1
SEG22
Address Bit 2
I
Address Bit 2
SEG23
Address Bit 3
I
Address Bit 3
1-205
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Standard serial I/O mode
The standard serial I/O mode inputs and outputs the software commands, addresses and data needed to
operate (read, program erase, etc.) the internal flash memory. There are two standard serial I/O modes
that require a purpose specific peripheral unit.
• Serial I/O Mode 1 is synchronized
• Serial I/O Mode 2 is as asynchronized
The standard serial I/O mode is different from the parallel I/O mode because it uses the CPU rewrite
mode to control flash memory rewrite, rewrite data input and so on. It is started when the reset is released. This is done when the P50 (CE) pins is “H” level, the P55 (EPM) pin “L” level and the CNVss pin
“H” level. In an ordinary command mode, the CNVss pin is set to “L” level.
This control program is written in the boot ROM area when the product is shipped from Mitsubishi. Please
note that the standard serial I/O mode cannot be used if the boot ROM area is rewritten in parallel I/O
mode. In standard serial I/O mode, only the user ROM area (see Figure 1.181) can be rewritten. The boot
ROM cannot.
Also, a 7-byte ID code is used. When there is data in the flash memory, commands sent from the peripheral unit are not accepted unless the ID code matches.
Figure 1.161 shows the pin connections for the standard serial I/O mode. Serial data I/O uses UART1
and transfers the data serially in 8-bit units. Standard serial I/O switches between mode 1 and mode 2
according to the level of CLK1 pin when the reset is released.
Serial I/O Mode 1
To use standard serial I/O mode 1, set the CLK1 pin to “H” level and release the reset. The operation
uses the four UART1 pins CLK1, RxD1, TxD1 and RTS1 (BUSY). the CLK1 pin is the transfer clock
input pin through which an external transfer clock is input. The TxD1 pin is for CMOS output. the RTS1
(BUSY) pin outputs an “L” level when ready for reception and “H” level when reception starts.
Serial I/O Mode 2
To use standard serial I/O mode 2, set the CLK1 pin to “L” level and release the reset. The operation
uses the two UART1 pins RxD1 and TxD1.
1-206
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Overview of standard serial I/O mode 1 (clock synchronous)
In standard serial I/O mode 1, software commands, addresses and data are input and output between
the MCU and peripheral units (serial programmer, etc.) using 4-wire clock-synchronous serial I/O
(UART1). Standard serial I/O mode 1 is engaged by releasing the reset with the P56 (CLK1) pin “H”
level.
In reception, software commands, addresses and program data are synchronized with the rise of the
transfer clock that is input to the CLK1 pin, and are then input to the MCU via the RxD1 pin. In transmission, the read data and status are synchronized with the fall of the transfer clock, and output from the
TxD1 pin.
The TxD1 pin is for CMOS output. Transfer is in 8-bit units LSB first.
When busy, such as during transmission, reception, erasing or program execution the RTS1 (BUSY)
pin is “H” level. Accordingly, always start the next transfer after the RTS1 (BUSY) pin is “L” level.
Also, data and status register in memory can be read after inputting software commands. Status, such
as the operating state of the flash memory or whether a program or erase operation ended successfully
or not, can be checked by reading the status register.
1-207
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
COM0
COM1
COM2
84
83
82
81
86
85
87
C1
VL3
C2
VL2
88
89
VL1
P107/AN7/INT7
91
90
P105/AN5
P106/AN6/INT6
93
92
94
95
96
97
P104/AN4
P103/AN3
P101/AN1
P102/AN2
AVss
P100/AN0
98
99
Vref
AVcc
Vss
P86/INT1
8
68 67 66 65
P90/TB0in/INT2/CLK3
7
77 76 75 74 73 72 71 70 69
P91/TB1in/Sin3
6
13 14 15 16
5
P85/Xcin
10 11 12
4
CNVss
9
3
P92/TB2in/Sout3
Vcc
80 79 78
2
P94/DA1/TB4in
P93/DA0/TB3in
P84/Xcout
Reset
M30222 Group
1
CNVss
100
P96/ANEX1/Sout4
P95/ANEX0/CLK4
P97/ADtrg/LED7/Sin4/INT3
Mode set-up method
Signal
Value
CNVss
Vcc
Vss
Vcc
Reset
MITSUBISHI MICROCOMPUTERS
RESET
Xout
Vss
Xin
Vcc
P73/CTS2/RTS2/TA1IN/V
P72/CLK2/TA1OUT/V
P71/RxD2/SCL/TA0IN/TB5IN
P70/TxD2/SDA/TA0OUT
P67/TxD1/KI7
P66/RxD1/KI6
57 56 55 54 53 52 51
P75/TA2IN/W
P74/TA2OUT/W
61 60 59 58
P77/TA3IN/INT4
P76/TA3OUT/INT4
64 63 62
P81/TA4IN/INT5/U
P80/TA4OUT/INT5/U
24 25 26 27 28 29 30
P82/INT0
17 18 19 20 21 22 23
P83/NMI
M30222FG
50
49
48
47
46
44
45
43
42
SEG26/P32
SEG27/P33
SEG28/P34
SEG29/P35
SEG30/P36
SEG32/P40
SEG31/P37
SEG34/P42
SEG33/P41
SEG35/P43
SEG36/P44
1-208
41
BUSY
40
SEG39/P47/RTP1
SEG38/P46/RTP0
P60/CTS0/RTS0/KI0
SEG37/P45
37
RXD
SCLK
39
36
P61/CLK0/KI1
38
35
TXD
P62/RxD0/KI2
P64/CTS1/RTS1/CTS0/CLKS1/KI4
P63/TxD0/KI3
34
33
P65/CLK1/KI5
32
31
Fig. 1.161. Pin connections for Flash Serial I/O mode
COM3
SEG00
SEG01
SEG02
SEG03
SEG04
SEG05
SEG06
SEG07
SEG08
SEG09
SEG10
SEG11
SEG12
SEG13
SEG14
Vss
SEG15
Vcc
VDC
SEG16
SEG17
SEG18
SEG19
SEG20
SEG21
SEG22
SEG23
SEG24/P30
SEG25/P31
0.1 µF
Capacitor
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Table 1.78. Pin connections for serial I/O mode
Pin Name
Signal name
I/O
I/O
Function
Vcc, Vss
Power input
Apply 2.7 to 5.5 V to Vcc pin and 0 V to the Vss pin
CNVss
CNVss
I
Connect to Vcc
RESET
Reset input
I
Connect Vss
Xin/Xout
Clock input
I
Connect a ceramic resonator or crystal oscillator between Xin
and Xout pins. To input an externally generated clock, input it to
Xin and open Xout pin
AVcc, AVss
Analog power supply
I
Connect AVss to Vss and AVcc to Vcc
P30 to P37
Input port P3
I/O
Input H , L , or leave open
P40 to P47
Input port P4
I/O
Input H , L , or leave open
P60
Busy
I/O
Standard serial mode 1: Busy signal output pin
Standard serial mode 2: Monitors program operation check.
P61
SCLK
I/O
Standard serial mode 1: Serial clock input pin
Standard serial mode 2: Input L
P62
RxD input
I/O
Serial data input pin
P63
TxD output
I/O
Serial data output pin
P64 to P67
Input port P6
I/O
Input H , L , or leave open
P70 to P77
Input port P7
I/O
Input H , L , or leave open
P80 to P86
Input port P8
I/O
Input H , L , or leave open
P90 to P97
Input port P9
I/O
Input H , L , or leave open
P100 to P107
Input port P10
I/O
Input H , L , or leave open
Vref
A/D Vref voltage
I
Input A/D reference voltage
VL1 to VL3
LCD power supply
I/O
Connect VL1 to Vss; VL2 and VL3 to Vcc when LCD is not used
C1 to C2
LCD condenser
I/O
Connect a condenser between C1 and C2 when using LCD
voltage multiplier. Leave open when not used.
COM0 to COM3
COM ports
I/O
Leave open
VDC
Voltage Down
Converter
0.1µF capacitor connect to Vss
1-209
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Software Commands
Table 1.79 lists software commands. In the standard serial I/O mode 1, erase operations, programs
and reading are controlled by transferring software commands via the RxD0 pin. Software commands
are explained here below.
Table 1.79. Software commands (Standard serial I/O mode 1)
Control
command
2nd
byte
3rd
byte
4th
byte
5th
byte
6th
byte
When ID is
not verified
1
Page read
FF16
Address
(middle)
Address
(high)
Data
output
Data
output
Data
output
Data output
to 259th byte
Not
acceptable
2
Page program
4116
Address
(middle)
Address
(high)
Data input
Data
input
Data
input
Data input to
259th byte
Not
acceptable
3
Block erase
2016
Address
(middle)
Address
(high)
D016
4
Erase all
unlocked blocks
A716
D016
5
Read status
register
7016
SRD
output
6
Clear status
register
5016
7
Read lock bit
status
7116
Address
(middle)
Address
(high)
Lock bit
data output
Not
acceptable
8
Lock bit
program
7716
Address
(middle)
Address
(high)
D016
Not
acceptable
9
Lock bit enable
7A16
Not
acceptable
10
Lock bit disable
7516
Not
acceptable
11
ID check
function
F516
Address
(low)
Address
(middle)
Address
(high)
ID size
ID1
12
Download
function
FA16
Size
(low)
Size
(high)
Check sum
Data
input
As
required
13
Version data
output function
FB16
Version
data
output
Version
data
output
Version
data output
Version
data
output
Version
data
output
Version data
output to 9th
byte
Acceptable
14
Boot ROM area
output function
FC16
Address
(middle)
Address
(high)
Data output
Data
output
Data
output
Data output
to 259th byte
Not
acceptable
15
Read check
data
FD16
CRC
data
(Low)
CRC
data
(High)
16
Word Read
FE16
Address
(low)
Address
(middle)
Address
(high)
Not
acceptable
17
Word Program
4016
Address
(low)
Address
(middle)
Address
(high)
Not
acceptable
18
Exit
B916
Not
acceptable
Not
acceptable
SRD
output
Acceptable
Not
acceptable
ID7
Acceptable
Not
acceptable
Not
acceptable
Acceptable
Note 1: The shaded areas indicate a transfer from flash MCU to serial programmer. All other data is
transferred from programmer to MCU.
Note 2: SRD to Status Register Data. SRD1 refers to Status Register 1 Data.
Note 3: All commands are accepted if the reset vector is blank.
1-210
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Page Read Command
This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time.
Execute the page read command as explained here following.
(1) Transfer the “FF16” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with address A8 to A23 will be
output sequentially from the smallest address first in sync with the rise of the clock.
CLK0
RxD0
FF16
A8 to
A15
A16 to
A23
TxD0
data0
data255
RTS0(BUSY)
Fig. 1.162. Timing for page read
(2) Page Program Command
This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time.
Execute the page program command as explained here following.
(1) Transfer the "4116" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to
A23 is input sequentially from the smallest address first, that page is automatically written.
When reception setup for the next 256 bytes ends, the RTS0 (BUSY) signal changes from the "H" to the "L"
level. The result of the page program can be known by reading the status register. For more information, see
the section on the status register.
CLK0
RxD0
4116
A8 to
A15
A16 to
A23
TxD0
RTS0(BUSY)
Fig. 1.163. Timing for the page program
1-211
data0
data255
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) Block Erase Command
This command erases the data in the specified block. Execute the block erase command as explained here
following:
(1) Transfer the “2016” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) Transfer the verify command code “D016” with the 4th byte. With the verify command code, the erase
operation will start for the specified block in the flash memory. Write the highest address the specified block for
addresses A8 to A23.
When block erasing ends, the RTS0 (BUSY) signal changes from the “H” to the “L” level. After block erase
ends, the result of the block erase operation can be known by reading the status register. For more information, see the section on the status register.
CLK0
RxD0
2016
A8 to
A15
A16 to
A23
D016
TxD0
RTS0(BUSY)
Fig. 1.164. Timing for block erase
(4) Erase All Unlocked Blocks Command
This command erases the content of all blocks. Execute the erase all unlocked blocks command explained
below.
(1) Transfer the "A716" command code with the 1st byte.
(2) Transfer the verify command code "D016" with the 2nd byte. With the verify command code, the erase
operation will start and continue for all blocks in the flash memory.
When block erase ends, the RTS0 (BUSY) signal changes from "H" to "L". The result of the erase operation
can be known by reading the status register. Each block can be erase protected with the lock bit. For more
information, see the Data Protection Function section.
CLK1
RxD1
(M16C receive data)
A716
TxD1
(M16C transmit data)
RTS1(BUSY)
Fig.1.165. Timing for erasing all unlocked blocks
1-212
D016
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(5) Read Status Register Command
This command reads status information. When the "7016" command code is sent with the 1st byte, the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1)
specified with the 3rd byte are read.
CLK0
RxD0
7016
SRD
output
TxD0
SRD1
output
RTS0(BUSY)
Fig. 1.166. Timing for reading the status register
(6) Clear Status Register Command
This command clears the bits (SR4 - SR5) which are set when the status register operation register operation
ends in error. When the "5016" command code is sent with thefirst byte, the aforementioned bits are cleared.
When the clear status register operation ends, the RTS0 (Busy) signal changes from the "H" to the "L" level.
CLK0
RxD0
5016
TxD0
RTS0(BUSY)
Fig. 1.167. Timing for clearing the status register
1-213
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(7) Read Lock Bit Status Command
This command reads the lock bit status of the specified block. Execute the lock bit program command as
explained here following.
(1) Transfer the "7116" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) The lock bit data of the specified block is output with the 4th byte. Write the highest address of the specified block for address A8 to A23.
CLK0
RxD0
(M16C receive data)
7116
A8 to
A15
A16 to
A23
TxD0
(M16C transmit data)
D016
RTS0(BUSY)
Fig. 1.168. Timing for reading lock bit status
(8) Lock Bit Program Command
This command writes "0" (lock) for the lock bit of the specified block. Execute the lock bit program command
as explained here following.
(1) Transfer the "7716" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes.
(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for
the lock bit of the specified block. Write the highest address of the specified block for address A8 to A23.
When writing ends, RTS0 (BUSY) signal changes from the "H" to "L". Lock bit status can be read with the read
lock bit status command. For information on the lock bit function an reset procedure, see the Data Protection
Function section.
CLK1
RxD1
(M16C receive data)
7716
A8 to
A15
A16 to
A23
TxD1
(M16C transmit data)
RTS1(BUSY)
Fig. 1.169. Timing for the lock bit program
1-214
D016
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(9) Lock Bit Enable Command
This command enables the lock bit in blocks whose bit was disabled with the lock bit disable command. The
command code "7A16" is sent with the 1st byte of the serial transmission. This command only enables the lock
bit function; It does not set the lock bit itself.
CLK0
RxD0
(M16C receive data)
7A16
TxD0
(M16C transmit data)
RTS0(BUSY)
Fig. 1.170. Timing for enabling the lock bit
(10) Lock Bit Disable Command
This command disables the lock bit. The command code "7516" is sent with the 1st byte of the serial transmission. This command only disables the lock bit function; It does not set the lock bit itself. However, if an erase
command is executed after executing the lock bit disable command, "0" (locked) lock bit data is set to "1"
(unlocked) after the erase operation ends. In any case, after the reset is cancelled, the lock bit is enabled.
CLK0
RxD0
(M16C receive data)
TxD0
(M16C transmit data)
RTS0(BUSY)
Fig. 1.171. Timing for disabling the lock bit
1-215
7516
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(11) ID Check
This command checks the ID code. Execute the boot ID check command as explained here following.
(1) Transfer the "F516" command code with the 1st byte.
(2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 of the 1st byte of the ID code with the 2nd, 3rd and
4th bytes respectively.
(3) Transfer the number of data sets of the ID code with the 5th byte.
(4) The ID code is sent with the 6th byte onward, starting with the 1st byte of the code.
CLK0
RxD0
F516
DF16
FF16
0F16
ID size
ID1
ID7
TxD0
RTS0(BUSY)
Fig. 1.172. Timing for the ID check
ID Code
When the flash memory is not blank, the ID code sent from the peripheral units and the ID code written in the
flash memory are compared to see if they match. If the codes do not match, the command sent from the
peripheral units is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses
0FFFDF16, 0FFFE316, 0FFFEB16, 0FFEF16, 0FFFF316, 0FFF716, and 0FFFFB16. Write a program into the
flash memory, which already has the ID code set for these addresses.
Address
0FFFDF 16 to 0FFFDC 16
ID1 Undefined instruction vector
0FFFE3 16 to 0FFFE0 16
ID2 Overflow vector
0FFFE7 16 to 0FFFE4 16
BRK instruction vector
0FFFEB 16 to 0FFFE8 16
ID3 Address match vector
0FFFEF 16 to 0FFFEC 16
ID4 Single step vector
0FFFF3 16 to 0FFFF0 16
ID5 Watchdog timer vector
0FFFF7 16 to 0FFFF4 16
ID6 DBC vector
0FFFFB 16 to 0FFFF8 16
ID7 NMI vector
0FFFFC16 to 0FFFFF 16
Reset
4 bytes
Fig. 1.173. ID code storage addresses
1-216
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(12) Download Command
This command downloads a program to the RAM for execution. Execute the download command as explained
here following.
(1) Transfer the "FA16" command code with the 1st byte.
(2) Transfer the program size with the 2nd and 3rd bytes.
(3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward.
(4) The program to execute is sent with the 5th byte onward.
When all data has been transmitted, if the check sum matches, the downloaded program is executed. the size
of the program will vary according to the internal RAM.
CLK0
RxD0
Check
sum
FA 16
Program
data
Program
data
Data size (low)
TxD0
Data size (high)
RTS0(BUSY)
Fig. 1.174. Timing for download
(13) Version Information Output Command
This command outputs the version information of the control program stored in the boot area. Execute the
version information output command as explained here following.
(1) Transfer the “FB16” command code with the 1st byte.
(2) The version information will be output from the 2nd byte onward. This data is composed of 8 ASCII code
characters.
CLK0
RxD0
FB16
TxD0
'V'
RTS0(BUSY)
Fig. 1.175. Timing for version information output
1-217
'E'
'R'
'X'
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(14) Boot ROM Area Output Command
This command outputs the control program stored in the boot ROM area in one page blocks (256 bytes).
Execute the boot ROM area output command as explained here following.
(1) Transfer the "FC16" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, data (D0-D7) for the page (256 bytes) specified with addresses A8 to A23 will be
output sequentially from the smallest address first, in sync with the rise of the clock.
CLK0
FC 16
RxD0
A8 to
A15
A16 to
A23
data0
TxD0
data255
RTS0(BUSY)
Fig. 1.176. Timing for boot ROM area ouput
(15) Read CRC Data
This command reads the CRC data that confirms that the write data sent with the page program command
was successfully received.
(1) Transfer the "FD16" command code with the 1st byte.
(2) The CRC data (low) is received with the 2nd byte and the CRC data (high) with the 3rd byte.
To use this command, first execute the command and then initialize the check data. Next, execute the page
program command the required number of times. After the read CRC command is executed again, the CRC
data for all the read data that was sent with the page program command is read. The CRC data is the result
of CRC operation of write data.
CLK1
RxD1
FD16
(M16C receive data)
TxD1
(M16C transmit data)
CRC data (low)
RTS1(BUSY)
Fig. 1.177. Timimg for the read CRC data
1-218
CRC data (high)
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(16) Word Read Program
This command reads the word from the specific address. To execute the word read command:
(1) Transfer the "FE16" command code with the 1st byte.
(2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
(3) The MCU transfers the byte at the specific address.
(4) The MCU transfers the byte at the specific address +1.
Note: The specified address may be odd or even (A0=0 or 1) and be any value withing the 1M address
space.
CLK0
RxD0
Address
Low
FE16
Address
Middle
Address
High
1st half
of word
TxD0
2nd half
of word
RTS0(BUSY)
Fig. 1.178. Timimg for the word read program
(17) Word Program
This command writes the word in the flash memory. To execute the word program command:
(1) Transfer the "4016" with the 1st byte.
(2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
(3) Transfer the 1st half of the word to be written in the lower address (A0=0).
(4) Transfer the 2nd half of the word to be written in the higher address (A0=1).
Note: The specified address must be even (A0=0).
CLK0
RxD0
4016
Address
Low
TxD0
RTS0(BUSY)
Figure 1.179. Timing for the word program
1-219
Address
Middle
Address
High
1st half
of word
2nd half
of word
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(18) Exit Command
This command does a software reset by writing a "1" to bit 3 of the Processor Mode register 0. To execute
the Exit command:
(1) Transfer "B916" with the 1st byte.
(2) Transfer the confirm command code "D016" in the 2nd byte.
If the CNVss line is low, the MCU will reset in normal mode and begin execution of the user code. If CNVss
is high, the MCU will reset back into boot mode and begin execution at 7E00016 again.
CLK1
RxD1
B916
TxD1
RTS1(BUSY)
Figure 1.180.. Timing for the exit command
1-220
D016
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Data Protection (Block Lock)
Each of the blocks in Figure 1.181 have a nonvolatile lock bit that specifies protection (block lock) against
erasing/writing. A block is locked (writing "0" for the lock bit) with the lock bit program command. Also, the lock
bit of any block can be read with the read lock bit status command.
Block lock disable enable is determined by the status of the lock bit itself and executing status of the lock bit
disable and lock bit commands.
(1) After the reset has been cancelled and the lock bit enable command executed, the specified block can
be locked/unlocked using the lock bit (lock bit data). Blocks with a "0" lock bit data are locked and cannot e
erased or written in. On the other hand, blocks with a "1" lock bit data are unlocked and can be erased or
written in.
(2) After the lock bit enable command has been executed, all blocks are unlocked regardless of lock bit data
status and can be erased or written in. In this case, lock bit data that was "0" before the block was erased is
set to "1" (unlocked) after erasing, therefore the block is actually unlocked with the lock bit.
7D000 16
Block 8 : 4 Kbytes
7E000 16
Block 7 : 64 Kbytes
BFFFF 16
C0000 16
D0000 16
Block 6 : 64 Kbytes
E0000 16
Block 5 : 64 Kbytes
F0000 16
Block 4 : 32 Kbytes
F8000 16
Block 3 : 24 Kbytes
Flash
Flash memory
memory size start address
260 Kbytes
FE000 16
Block 2: 4 K byte
FF000 16
7D00016
C000016
Block 1: 4 K byte
User ROM area
Fig. 1.181. Block in the user area
1-221
FFFFF 16
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Status Register (SRD)
The status register indicates operating status of the flash memory and status such as whether an erase
operation or a program ended successfully or in error. It can be read by writing the read status register
command (7016). Also, the status register is cleared by writing the clear status register command
(5016). Table 1.80 gives the definition of each status register bit. After clearing the reset, the status
register outputs “8016”.
Table 1.80. Status register (SRD)
Definition
Each SRD bit
Status name
1
0
Ready
Busy
_
_
SR7 (bit 7)
Write state machine (WSM) status
SR6 (bit 6)
Reserved
SR5 (bit 5)
Erase status
Terminated in error
Terminated normally
SR4 (bit 4)
Program status
Terminated in error
Terminated normally
SR3 (bit 3)
Reserved
_
_
SR2 (bit 2)
Reserved
_
_
SR1 (bit 1)
Reserved
_
_
SR0 (bit 0)
Reserved
_
_
Sequencer status (SR7)
After power-on, the sequencer status is set to 1 (ready).
The sequencer status indicates the operating status of the device. This status bit is set to 0 (busy) during write
or erase operation and is set to 1 upon completion of these operations.
Erase Status (SR5)
The erase status reports the operating status of the automatic erase operation. If an erase error occurs, it is
set to “1”. When the erase status is cleared, it is set to “0”.
Program Status (SR4)
The program status reports the operating status of the auto write operation. If a write error occurs, it is set to
“1”. When the program status is cleared, it is set to “0”.
1-222
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Status Register 1 (SRD1)
Status register 1 indicates the status of serial communications, results from ID checks, and results
from check sum comparisons. It can be read after the SRD by writing the read status register command
(7016). Also, status register 1 is cleared by writing the clear status register command (5016). Table 1.81
gives the definition of each status register 1 bit. "0016" is output when power is turned ON and the flag
status is mainteined even after the reset.
Table 1.81. Status register definitions for SRD1
Definition
SRD 1 bits
Status Name
1
0
SR15 (bit 7)
Boot update complete bit
Update completed
SR14 (bit 6)
Reserved
_
_
SR13 (bit 5)
Reserved
_
_
SR12 (bit 4)
Checksum match bit
SR11 (bit 3)
ID check completed bits
Match
SR9 (bit 1)
Data receive time out
SR8 (bit 0)
Reserved
No match
0
0
1
1
SR10 (bit 2)
Not completed
0
1
0
1
Not verified
Verification mismatch
Reserved
Verified
Time out
Normal operation
_
_
Boot Update Completed Bit (SR15)
This flag indicates whether the control program was downlaoded to the RAM or not, using the download
function.
Check Sum Consistency Bit (SR12)
This flag indicates whether the check sum matches or not when a program is downloaded for execution using
the download function.
ID Check completed Bits (SR11 and SR10)
These flags indicate the result of ID checks. Some commands cannot be accepted without an ID check.
Data Reception Time Out (SR9)
This flag indicates when a time out error is generated during data reception. If this flag is attached during data
reception, the received data is discarded and the microcomputer returns to the command wait state.
1-223
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Full Status Check
Results from executed erase and program operations can be known by running a full status check.
Figure 1.182 shows a flowchart of the full status check and explains how to remedy errors which occur.
Read status register
SR4=1
and SR5
=1 ?
YES
Command
sequence error
Execute the clear status register command (50 16)
to clear the status register. Try performing the
operation one more time after confirming that the
command is entered correctly.
Block erase error
Should a block erase error occur, the block in error
cannot be used.
NO
SR5=0?
NO
YES
SR4=0?
NO
Execute the read lock bit status command (7116)
to see if the block is locked. After removing lock,
execute write operation in the same way. If the
error still occurs, the page in error cannot be
used.
Program error
YES
End (block erase program)
Note: When one of SR5 to SR3 is set to 1, none of the page program, block erase,
erase all unlock blocks and lock bit program commands is accepted. Execute the
Fig. 1.182. Full status check flowchart and remedial procedure for errors
1-224
r
d e ent
U n opm
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 1 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Example Circuit Application for the Standard Serial I/O Modes 1 and 2
Figure 1.183 shows a circuit application for the standard serial I/O modes 1 and 2. Control pins will vary
according to programmer, therefore see the peripheral unit manual for more information.
Clock input
CLK0
RTS0(BUSY)
BUSY output
Data input
RXD0
Data output
TXD0
M16C/ M30222
Flash memory
version
CNVss
CNVss
RESET
Reset
NMI
(1) Control pins and external circuitry will vary according to programmer. For
more information, see the programmer manual.
Fig. 1.183. Example circuit application for serial I/O modes 1 and 2
1-225
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Standard serial I/O mode 2 (clock asynchronized)
In standard serial I/O mode 2, software commands, addresses and data are input and output between the
MCU and peripheral units (serial programer, etc.) using 2-wire clock-asynchronized serial I/O (UART0).
Standard serial I/O mode 2 is engaged by releasing the reset with the P61 (CLK0) pin "L" level.
The TxD0 pin is for CMOS output. Data transfer is in 8-bit units with LSB first, 1 stop bit and parity OFF.
After the reset is released, connections can be established at 9,600 bps when initial communications
(Figure 1.183) are made with a peripheral unit. However, this requires a main clock with a minimum 2
MHz input oscillation frequency. Baud rate can also be changed from 9,600 bps to 19,200, 38,400 or
57,600 bps by executing software commands. However, communication errors may occur because of the
oscillation frequency of the main clock. If errors occur, change the main clock's oscillation frequency and
the baud rate.
After executing commands from a peripheral unit that requires time to erase and write data, as with erase
and program commands, allow a sufficient time interval or execute the read status command and check
how processing ended, before executing the next command.
Data and status registers in memory can be read after transmitting software commands. Status, such as
the operating state of the flash memory or whether a program or erase operation ended successfully or
not, can be checked by reading the status register. Here following are explained initial communications
with peripheral units, how frequency is identified and software commands.
Initial communications with peripheral units
After the reset is released, the bit rate generator is adjusted to 9,600 bps to match the oscillation frequency of the
main clock, by sending the code as prescribed by the protocol for initial communications with peripheral units
(Figure 1.83).
(1) Transmit "B016" from a peripheral unit. If the oscillation frequency input by the main clock is 10 MHz, the MCU
with internal flash memory outputs the "B016" check code. If the oscillation frequency is anything other than 10
MHz, the MCU does not output anything.
(2) Transmit "0016" from a peripheral unit 16 times. (The MCU with internal flash memory sets the bit rate generator
so that "0016" can be successfully received.)
(3) The MCU with internal flash memory outputs the "B016" check code and initial communications end successfully (see Note). Initial communications must be transmitted at a speed of 9,600 bps and a transfer interval of a
minimum 15 ms. Also, the baud rate at the end of initial communications is 9,600 bps.
Note: If the peripheral unit cannot receive "B016" successfully, change the oscillation frequency of the main clock.
1-226
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Peripheral
Unit
MCU with internal
flash memory
Reset
(1) Transfer "B016"
"B016"
(2) Transfer "0016" 16 times
At least 15ms
transfer interval
15th
If the oscillation frequency input
by the main clock is 10 or 16 MHz,
the MCU outputs "B016". If other
than 10 or 16 MHz, the MCU
does not output anything.
"B016"
1st
"0016"
2nd
"0016"
"0016"
16th
"0016"
"B016"
(3) Transfer check code "B016"
The bit rate generator setting completes (9600 bps)
Figure 1.83. Peripheral unit and initial communication
Identifying frequency
When "0016" data is received 16 times from a peripheral unit at a baud rate of 9,600 bps, the value of the bit rate
generator is set to match the operating frequency (2 - 10 MHz). The highest speed is taken from the first 8 transmissions and the lowest from the last 8. These values are then used to calculate the bit rate generator value for a baud
rate of 9,600 bps.
Baud rate cannot be attained with some operating frequencies. Table 1.182 gives the operation frequency and the
baud rate that can be attained for.
Table 1.82. Operation frequency and baud rate
Operation frequency
(MHz)
Baud rate
9600 bps
Baud rate
19200 bps
Baud rate
38400 bps
Baud rate
57600 bps
16
+
+
+
+
12
+
+
+
-
11
+
+
+
-
10
+
+
-
-
8
+
+
-
+
7.3728
+
+
+
+
6
+
+
+
-
5
+
+
-
-
4.5
+
+
-
+
4.194304
+
+
+
-
4
+
+
-
-
3.58
+
+
+
-
3
+
+
+
-
2
+
-
-
-
+ : Communications possible
- : Communications not possible
1-227
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
Software Commands
Table 1.183 lists software commands. In the standard serial I/O mode 2, erase operations, programs and reading
are controlled by transferring software commands via the RxD0 pin. Standard serial I/O mode 2 adds four transmission speed commands - 9,600, 19,200, 38,400 and 57,600 bps - to the software commands of standard serial
I/O mode 1. Software commands are explained here below.
Table 1.183. Software commands (Standard serial I/O mode Page Read Command
Control
command
2nd
byte
3rd
byte
4th
byte
5th
byte
6th
byte
When ID is
not verified
1
Page read
FF16
Address
(middle)
Address
(high)
Data
output
Data
output
Data
output
Data output
to 259th byte
Not
acceptable
2
Page program
4116
Address
(middle)
Address
(high)
Data input
Data
input
Data
input
Data input to
259th byte
Not
acceptable
3
Block erase
2016
Address
(middle)
Address
(high)
D016
4
Erase all
unlocked blocks
A716
D016
5
Read status
register
7016
SRD
output
6
Clear status
register
5016
7
Read lock bit
status
7116
Address
(middle)
Address
(high)
Lock bit
data output
Not
acceptable
8
Lock bit
program
7716
Address
(middle)
Address
(high)
D016
Not
acceptable
9
Lock bit enable
7A16
Not
acceptable
10
Lock bit disable
7516
Not
acceptable
11
ID check
function
F516
Address
(low)
Address
(middle)
Address
(high)
ID size
ID1
12
Download
function
FA16
Size
(low)
Size
(high)
Check sum
Data
input
As
required
13
Version data
output function
FB16
Version
data
output
Version
data
output
Version
data output
Version
data
output
Version
data
output
Version data
output to 9th
byte
Acceptable
14
Boot ROM area
output function
FC16
Address
(middle)
Address
(high)
Data output
Data
output
Data
output
Data output
to 259th byte
Not
acceptable
15
Read CRC data
FD16
CRC
data
(Low)
CRC
data
(High)
16
Word Read
FE16
Address
(low)
Address
(middle)
Address
(high)
Not
acceptable
17
Word Program
4016
Address
(low)
Address
(middle)
Address
(high)
Not
acceptable
18
Exit
B916
19
Baud rate 9600
B016
B016
Acceptable
20
Baud rate
19200
B116
B116
Acceptable
21
Baud rate
38400
B216
B216
Acceptable
22
Baud rate
57600
B316
B316
Acceptable
Not
acceptable
Not
acceptable
SRD
output
Acceptable
Not
acceptable
ID7
Acceptable
Not
acceptable
Not
acceptable
Acceptable
Note 1: The shaded areas indicate a transfer from flash MCU to serial programmer. All other data is
transferred from programmer to MCU.
Note 2: SRD to Status Register Data. SRD1 refers to Status Register 1 Data.
Note 3: All commands are accepted if the reset vector is blank.
1-228
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(1) Page Read Command
This command reads the specified page (256 bytes) in the flash memory sequentially one byte at a time.
Execute the page read command as explained here following.
(1) Transfer the “FF16” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be
output sequentially from the smallest address first in sync with the rise of the clock.
RxD1
FF16
(M16C receive data)
A8 to
A15
A16 to
A23
TxD1
data0
data255
(M16C transmit data)
Figure 1.184. Timing for page read
(2) Page Program Command
This command writes the specified page (256 bytes) in the flash memory sequentially one byte at a time.
Execute the page program command as explained here following.
(1) Transfer the “4116” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, as write data (D0–D7) for the page (256 bytes) specified with addresses A8 to
A23 is input sequentially from the smallest address first, that page is automatically written.
When the reception setup for the next 256 bytes ends, the RTS1 (BUSY) signal changes from the "H" to the
"L" level. The result of the page program is known by reading the status register. Each block can be write
protected with the lock bit. Additional writing is not allowed with the pages programmed already.
RxD1
(M16C receive data)
4116
A8 to
A15
A16 to
A23
TxD1
(M16C transmit data)
Figure 1.185. Timing for the page program
1-229
data0
data255
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(3) Block Erase Command
This command erases the data in the specified block. To execute the block erase command :
(1) Transfer the “2016” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) Transfer the verify command code “D016” with the 4th byte. With the verify command code, the erase
operation will start for the specified block in the flash memory. Write the highest address of the specified block
for addresses A16 to A23.
When block erase ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. Afterward, the result of
the block erase operation is known by reading the status register. Each block can be erase-protected with the
lock bit.
RxD1
2016
(M16C receive data)
A8 to
A15
A16 to
A23
D016
TxD1
(M16C transmit data)
Figure 1.188. Timing for block erase
(4) Erase All Unlocked Blocks Command
This command erases the content of all blocks. Execute the erase all blocks command as explained here
following.
(1) Transfer the “A716” command code with the 1st byte.
(2) Transfer the verify command code “D016” with the 2nd byte. With the verify command code, the erase
operation will start and continue for all blocks in the flash memory.
When block erasing ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level. The result of the erase
operation is known be reading the status register. Each block can be erase protected with the lock bit.
RxD1
(M16C receive data)
A716
TxD1
(M16C transmit data)
Figure 1.187. Timing for erasing all unlocked blocks
1-230
D016
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(5) Read Status Register Command
This command reads status information. When the “7016” command code is sent with the 1st byte, the contents of the status register (SRD) specified with the 2nd byte and the contents of status register 1 (SRD1)
specified with the 3rd byte are read.
RxD1
7016
(M16C receive data)
SRD
output
TxD1
(M16C transmit data)
SRD1
output
Figure 1.188. Timing for reading the status register
(6) Clear Status Register Command
This command clears the bits (SR3–SR5) which are set when the status register operation ends in error.
When the “5016” command code is sent with the 1st byte, bits SR3-SR5 are cleared.
When the clear status register operation ends, the RTS1 (BUSY) signal changes from the "H" to the "L" level.
RxD1
(M16C receive data)
5016
TxD1
(M16C transmit data)
Figure 1.189. Timing for clearing the status register
(7) Read Lock Bit Status Command
This command reads the lock bit status of the specified block. To execute the lock bit status command:
(1) Transfer the "7116" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) The lock bit data of the specified block is output with the 4th byte. Write the highest address of the specified block for address A8 to A23.
RxD1
(M16C receive data)
7116
A8 to
A15
TxD1
(M16C transmit data)
A16 to
A23
D016
Figure 1.190. Timing for lock bit status
1-231
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(8) Lock Bit Program Command
This command writes "0" (lock) for the lock bit of the specified block. To execute the lock bit program command :
(1) Transfer the "7716" command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes.
(3) Transfer the verify command code "D016" with the 4th byte. With the verify command code, "0" is written for
the lock bit of the specified block. Write the highest address of the specified block for address A8 to A23.
When writing ends, RTS1 (BUSY) signal changes from the "H" to "L". Lock bit status can be read with the read
lock bit status command.
RxD1
(M16C receive data)
7716
A8 to
A15
A16 to
A23
D016
TxD1
(M16C transmit data)
Figure 1.191. Timing for the lock bit program
(9) Lock Bit Enable Command
This command enables the lock bit in blocks whose bit was disabled with the lock bit disable command. The
command code "7A16" is sent with the 1st byte of the serial transmission. This command only enables the lock
bit function; It does not set the lock bit itself.
RxD1
(M16C receive data)
7A16
TxD1
(M16C transmit data)
Figure 1.192. Timing for enabling the lock bit
(10) Lock Bit Disable Command
This command disables the lock bit. The command code "7516" is sent with the 1st byte of the serial transmission. This command only disables the lock bit function; It does not set the lock bit itself. However, if an erase
command is executed after executing the lock bit disable command, "0" (locked) lock bit data is set to "1"
(unlocked) after the erase operation ends. In any case, after the reset is cancelled, the lock bit is enabled.
RxD1
(M16C receive data)
TxD1
(M16C transmit data)
Figure 1.193. Timing for disabling the lock bit
1-232
7516
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(11) ID Check
This command checks the ID code. To execute the boot ID check command:
(1) Transfer the “F516” command code with the 1st byte.
(2) Transfer addresses A0 to A7, A8 to A15 and A16 to A23 of the 1st byte of the ID code with the 2nd, 3rd and
4th bytes respectively.
(3) Transfer the number of data sets of the ID code with the 5th byte.
(4) The ID code is sent with the 6th byte onward, starting with the 1st byte of the code.
RxD1
(M16C receive data)
F516
DF16
FF16
0F 16
ID size
ID1
ID7
TxD1
(M16C transmit data)
Figure 1.194. Timing for the ID check
ID Code
When the flash memory is not blank, the ID code sent from the peripheral units and the ID code written in the
flash memory are compared to see if they match. If the codes do not match, the command sent from the
peripheral units is not accepted. An ID code contains 8 bits of data. Area is, from the 1st byte, addresses
0FFFDF16, 0FFFE316, 0FFFEB16, 0FFFEF16, 0FFFF316, 0FFFF716 and 0FFFFB16. Write a program into the
flash memory, which already has the ID code set for these addresses.
Address
0FFFDF 16 to 0FFFDC 16
ID1 Undefined instruction vector
0FFFE3 16 to 0FFFE0 16
ID2 Overflow vector
0FFFE7 16 to 0FFFE4 16
BRK instruction vector
0FFFEB 16 to 0FFFE8 16
ID3 Address match vector
0FFFEF 16 to 0FFFEC 16
ID4 Single step vector
0FFFF3 16 to 0FFFF0 16
ID5 Watchdog timer vector
0FFFF7 16 to 0FFFF4 16
ID6 DBC vector
0FFFFB 16 to 0FFFF8 16
ID7
0FFFFC16 to 0FFFFF 16
NMI vector
Reset
4 bytes
Figure 1.195. ID code storage addresses
1-233
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(12) Download Command
This command downloads a program to the RAM for execution. To execute the download command:
(1) Transfer the “FA16” command code with the 1st byte.
(2) Transfer the program size with the 2nd and 3rd bytes.
(3) Transfer the check sum with the 4th byte. The check sum is added to all data sent with the 5th byte onward.
(4) The program to execute is sent with the 5th byte onward.
When all data has been transmitted, if the check sum matches, the downloaded program is executed. The size
of the program will vary according to the internal RAM.
RxD1
(M16C receive data)
Check
sum
FA 16
Program
data
Program
data
Data size (low)
TxD1
(M16C transmit data)
Data size (high)
Figure 1.196. Timing for download
(13) Version Information Output Command
This command outputs the version information of the control program stored in the boot area. To execute the
version information output command:
(1) Transfer the “FB16” command code with the 1st byte.
(2) The version information will be output from the 2nd byte onward. This data is composed of 8 ASCII code
characters.
RxD1
(M16C receive data)
FB16
TxD1
(M16C transmit data)
'V'
Figure 1.197. Timing for version information output
1-234
'E'
'R'
'X'
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(14) Boot ROM Area Output Command
This command outputs the control program stored in the boot ROM area in one page blocks (256 bytes). To
execute the boot ROM area output command:
(1) Transfer the “FC16” command code with the 1st byte.
(2) Transfer addresses A8 to A15 and A16 to A23 with the 2nd and 3rd bytes respectively.
(3) From the 4th byte onward, data (D0–D7) for the page (256 bytes) specified with addresses A8 to A23 will be
output sequentially from the smallest address first, in sync with the rise of the clock.
RxD1
(M16C receive data)
FC 16
A8 to
A15
A16 to
A23
TxD1
(M16C transmit data)
data0
data255
Figure 1.198. Timing for Boot ROM area output
(15) Read CRC Data
This command reads the CRC data that confirms that the write data sent with the page program command
was successfully received.
(1) Transfer the "FD16" command code with the 1st byte.
(2) The CRC data (low) is received with the 2nd byte and the CRC data (high) with the 3rd byte.
To use this command, first execute the command and then initialize the check data. Next, execute the page
program command the required number of times. After the read CRC command is executed again, the CRC
data for all the read data that was sent with the page program command is read. The CRC data is the result
of CRC operation of write data.
RxD1
FD16
(M16C receive data)
TxD1
(M16C transmit data)
CRC data (low)
Figure 1.199. Timing for the read CRC data
1-235
CRC data (high)
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(16) Word Read Program
This command reads the word from the specific address. To execute the word read command:
(1) Transfer the "FE16" command code with the 1st byte.
(2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
(3) The MCU transfers the byte at the specific address.
(4) The MCU transfers the byte at the specific address +1.
Note: The specified address may be odd or even (A0=0 or 1) and be any value withing the 1M address
space.
RxD0
FE16
Address
Low
Address
Middle
Address
High
1st half
of word
TxD0
2nd half
of word
Figure 1.200. Timing for Word read program
(17) Word Program
This command writes the word in the flash memory. To execute the word program command:
(1) Transfer the "4016" with the 1st byte.
(2) Transfer the 3 byte address starting with the A0-A8 with the next 3 bytes.
(3) Transfer the 1st half of the word to be written in the lower address (A0=0).
(4) Transfer the 2nd half of the word to be written in the higher address (A0=1).
Note: The specified address must be even (A0=0).
RxD0
4016
Address
Low
Address
Middle
Address
High
1st half
of word
2nd half
of word
TxD0
Figure 1.201. Timing for Word program
(18) Exit Command
This command does a software reset by writing a "1" to bit 3 of the Processor Mode register 0. To execute
the Exit command:
(1) Transfer "B916" with the 1st byte.
(2) Transfer the confirm command code "D016" in the 2nd byte.
If the CNVss line is low, the MCU will reset in normal mode and begin execution of the user code. If CNVss
is high, the MCU will reset back into boot mode and begin execution at 7E00016 again.
RxD1
B916
D016
TxD1
Figure 1.202. Timing for Exit command
1-236
r
de n t
Un p m e
o
l
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(19) Baud Rate 9600
This command changes baud rate to 9,600 bps. To execute:
(1) Transfer the "B016" command code with the 1st byte.
(2) After the "B016" check code is output with the 2nd byte, change the baud rate to 9,600 bps.
RxD1
B016
(M16C receive data)
TxD1
B016
(M16C transmit data)
Figure 1.203. Timing of baud rate 9600
(20) Baud Rate 19200
This command changes baud rate to 19,200 bps. Execute it as follows.
(1) Transfer the "B116" command code with the 1st byte.
(2) After the "B116" check code is output with the 2nd byte, change the baud rate to 19,200 bps.
RxD1
(M16C receive data)
B116
TxD1
B116
(M16C transmit data)
Figure 1.204. Timing of baud rate 19200
(21) Baud Rate 38400
This command changes baud rate to 38,400 bps. Execute it as follows.
(1) Transfer the "B216" command code with the 1st byte.
(2) After the "B216" check code is output with the 2nd byte, change the baud rate to 38,400 bps.
RxD1
(M16C receive data)
B216
TxD1
B216
(M16C transmit data)
Figure 1.205. Timing of baud rate 38400
1-237
r
de n t
Un p m e
lo
ve
de
Specifications in this manual are tentative and subject to change
Rev. G
Serial I/O Mode 2 (Flash Memory Version)
MITSUBISHI MICROCOMPUTERS
M30222 Group
SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER
(22) Baud Rate 57600
This command changes baud rate to 57,600 bps. Execute it as follows.
(1) Transfer the "B316" command code with the 1st byte.
(2) After the "B316" check code is output with the 2nd byte, change the baud rate to 57,600 bps.
RxD1
(M16C receive data)
B316
TxD1
B316
(M16C transmit data)
Figure 1.206. Timing of baud rate 57600
Example Circuit Application for the Standard Serial I/O Modes 1 and 2
Figure 1.207 shows a circuit application for the standard serial I/O modes 1 and 2. Control pins will vary according
to programmer, therefore see the peripheral unit manual for more information.
Clock input
CLK0
RTS0(BUSY)
BUSY output
Data input
RXD0
Data output
TXD0
M16C/ M30222
Flash memory
version
CNVss
CNVss
RESET
Reset
NMI
(1) Control pins and external circuitry will vary according to programmer. For
more information, see the programmer manual.
Fig. 1.207. Example circuit application for serial I/O modes 1 and 2
1-238
Similar pages