AVAGO AFBR-775BHZ Pluggable, parallel-fiber-optic Datasheet

AFBR-775BxxxZ / AFBR-785BxxxZ
Twelve-Channel Transmitter and Receiver
Pluggable, Parallel-Fiber-Optics Modules
Data Sheet
Description
Features
The AFBR-775BxxxZ Twelve-Channel, Pluggable, ParallelFiber-Optics Transmitter and AFBR-785BxxxZ TwelveChannel, Pluggable, Parallel-Fiber-Optics Receiver are
high performance fiber optics modules for short-range
parallel multi-lane data communication and interconnect
applications. The modules operate at 5.0Gbps per channel
over multimode fiber systems using a nominal wavelength of 850 nm. Aggregate bandwidth per transmitterreceiver link is 60G. The electrical interface uses a 10x10
MEG-Array® low-profile mezzanine connector. The optical
interface uses a MTP® (MPO) 1x12 ribbon cable connector.
The thermal interface can be a factory installed heatsink
for air-cooled systems or thermal seating plane for user
flexibility. The modules incorporate high performance,
highly reliable, short wavelength optical devices coupled
with proven circuit technology to provide long life and
consistent service.
• High Channel Capacity: 60 Gbps per module
Applications
• High Performance and High Productivity computer
interconnects
• InfiniBand 12X DDR SX interconnects
• Datacom switch and router backplane connections
• Telecom switch and router backplane connections
• Dense 4 Gbps Fibre Channel compatible architectures
• Reach extensions for various protocols including PCI
Express, HyperTransport and Serial RapidIO
Part Number Ordering Options
Transmitter Part Numbers
With fin heat sink / no EMI nose clip
With fin heat sink / EMI nose clip
With pin heat sink / no EMI nose clip
With pin heat sink / EMI nose clip
With no heat sink / no EMI nose clip
With no heat sink / with EMI nose clip
AFBR-775BZ
AFBR-775BEZ
AFBR-775BPZ
AFBR-775BEPZ
AFBR-775BHZ
AFBR-775BEHZ
Receiver Part Numbers
With fin heat sink / no EMI nose clip
With fin heat sink / EMI nose clip
With pin heat sink / no EMI nose clip
With pin heat sink / EMI nose clip
With no heat sink / no EMI nose clip
With no heat sink / with EMI nose clip
Patent - www.avagotech.com/patents
AFBR-785BZ
AFBR-785BEZ
AFBR-785BPZ
AFBR-785BEPZ
AFBR-785BHZ
AFBR-785BEHZ
• High port density: 19 mm lateral port pitch; < 0.51 mm/
Gbps for Tx–Rx pair
• Low power consumption per Gbps: < 53 mW/Gb/s for
Tx–Rx pair
• Based on industry-standard, pluggable, SNAP12 form
factor with upgraded pinout for improved signal
integrity and keyed to prevent mis-plugging with first
generation SNAP12 devices
• Backed by PPOD MSA to enable multiple sources of
supply
• Twelve independent channels per module
• Separate transmitter and receiver modules
• 850 nm VCSEL array in transmitter; PIN array in receiver
• Operates up to 5.0 Gbps with 8b/10b compatible coded
data
• Links up to 150 m at 5.0 Gbps with 2000 MHz∙km 50 um
MMF
• Two power supplies, 2.5 V and 3.3 V, for low power
consumption
• Dedicated signals for module address, module reset
and host interrupt.
• Two Wire Serial (TWS) interface with maskable interrupt
for expanded functionality including:
o Individual channel functions: disable, squelch
disable, lane polarity inversion, margin
o Programmable equalization integrated with DC
blocking caps at transmitter data input
o Programmable receiver output swing and deemphasis level
o A/D readback: module temperature and supply
voltages, per channel laser current and laser power,
or received power
o Status: per channel Tx fault, electrical (transmitter)
or optical (receiver) LOS, and alarm flags
• 0 to 80 °C case temperature operating range
Transmitter Module
IntL
Adr[2:0] (3)
ResetL
Diagnostic
Monitors
Control
Gnd
Figure 1. Transmitter Block Diagram
Bias
Over the TWS interface, the user can, for individual
channels, control (flip) polarity of the differential outputs,
de-activate channels, disable the squelch function,
program output signal amplitude and de-emphasis
and change receiver bandwidth. A reset for the control
registers is available. Serial ID information and alarm
thresholds are provided. To reduce the need for polling,
the TWS interface is augmented with an interrupt signal
for the host.
Alarm thresholds are established for the monitored attributes. Flags are set and interrupts generated when the
attributes are outside the thresholds. Flags are also set
and interrupts generated for loss of optical input signal
(LOS). All flags are latched and will remain set even if
the condition initiating the latch clears and operation
Optical Interface
SCL
SDA
Vcc33 (4)
Vcc25 (2)
2
Laser Driver
12 Channels
Tx Input Buffer
12 Channels
The optical receiver module (see Figure 2) incorporates
a 12-channel PIN photodiode array, a 12-channel preamplifier and output buffer, diagnostic monitors, control
and bias blocks. The Rx Output Buffer provides CML compatible differential outputs for the high speed electrical
interface presenting nominal single-ended output impedances of 50 Ohms to AC ground and 100 Ohms differentially that should be differentially terminated with
100 Ohms. DC blocking capacitors may be required. For
module control and interrogation, the control interface
(LVTTL compatible) incorporates a Two Wire Serial (TWS)
interface of clock and data signals and dedicated signals
for host interrupt, module address setting and module
reset. Diagnostic monitors for optical input power, temperature, both supply voltages and elapsed operating
time are implemented and results are available through
the TWS interface.
Dout[11:0][p/n] (24)
Electrical Interface
Electrical Interface
Din[11:0][p/n] (24)
1 x 12 VCSEL Array
Alarm thresholds are established for the monitored attributes. Flags are set and interrupts generated when the
attributes are outside the thresholds. Flags are also set
and interrupts generated for loss of input signal (LOS) and
transmitter fault conditions. All flags are latched and will
remain set even if the condition initiating the latch clears
and operation resumes. All interrupts can be masked and
flags are reset by reading the appropriate flag register.
The optical output will squelch for loss of input signal
unless squelch is disabled. Fault detection or channel
deactivation through the TWS interface will disable the
Receiver Module
SCL
SDA
IntL
Adr[2:0] (3)
ResetL
Rx Output Buffer
12 Channels
Preamp
12 Channels
Control
Diagnostic
Monitors
Vcc33 (4)
Vcc25 (2)
Gnd
Figure 2. Receiver Block Diagram
Bias
Optical Interface
Over the TWS interface, the user can, for individual
channels, control (flip) polarity of the differential inputs,
de-activate channels, place channels into margin mode,
disable the squelch function and program input equalization levels to reduce the effect of long PCB traces. A reset
for the control registers is available. Serial ID information
and alarm thresholds are provided. To reduce the need for
polling, the TWS interface is augmented with an interrupt
signal for the host.
channel. Status, alarm and fault information are available
via the TWS interface. The interrupt signal (selectable via
the TWS interface as a pulse or static level) is provided to
inform hosts of an assertion of an alarm, LOS and/or Tx
fault.
1 x 12 PIN Array
The optical transmitter module (see Figure 1) incorporates a 12-channel VCSEL (Vertical Cavity Surface Emitting
Laser) array, a 12-channel input buffer and laser driver, diagnostic monitors, control and bias blocks. The transmitter is designed for IEC-60825 and CDRH eye safety compliance; Class 1M out of the module. The Tx Input Buffer
provides CML compatible differential inputs (presenting
a nominal differential input impedance of 100 Ohms and
a nominal common mode impedance to signal ground
of 25 Ohms) for the high speed electrical interface that
can operate over a wide common mode range without
requiring DC blocking capacitors. For module control and
interrogation, the control interface (LVTTL compatible)
incorporates a Two Wire Serial (TWS) interface of clock
and data signals and dedicated signals for host interrupt,
module address setting and module reset. Diagnostic
monitors for VCSEL bias, light output (LOP), temperature,
both supply voltages and elapsed operating time are
implemented and results are available through the TWS
interface.
resumes. All interrupts can be masked and flags are reset
upon reading the appropriate flag register. The electrical output will squelch for loss of input signal (unless
squelch is disabled) and channel de-activation through
TWS interface. Status and alarm information are available
via the TWS interface. The interrupt signal (selectable via
the TWS interface as a pulse or static level) is provided to
inform hosts of an assertion of an alarm and/or LOS.
Transmitter Input Equalization
Transmitter inputs can be programmed for one of several
levels of equalization. See Figure 4. The default case
provides a flat gain-frequency response in the inputs.
Different levels of compensation can be selected to
equalize skin-effect losses across the host circuit board.
See Tx Memory Map 01h Upper Page section addresses
228 - 233 for programming details.
High Speed Signal Interface
No Equalization
Gain
Figure 3 shows the interface between an ASIC/SerDes and
the fiber optics modules. For simplicity, only one channel
is shown. As shown in the Figure 3, the compliance
points are on the host board side of the electrical connectors. Sets of s-parameters are defined for the transmitter and receiver interfaces. The transmitter and receiver
are designed, when operating within Recommended
Operating Conditions, to provide a robust eye-opening at
the receiver outputs. See the Recommended Operating
Conditions and the Receiver Electrical Characteristics for
details.
Maximum Equalization
Frequency
Figure 4. Input Equalization
Unused inputs and outputs should be terminated with
100 Ω differential loads.
The transmitter inputs support a wide common mode
range and DC blocking capacitors may not be needed –
none are shown in Figure 3. Depending on the common
mode range tolerance of the ASIC/SerDes inputs, DC
blocking capacitors may be required in series with the
receiver. Differential impedances are nominally 100 Ω.
The common mode output impedance for the receiver is
nominally 25 Ω while the nominal common mode input
impedance of the transmitter is 25 Ω.
FO Rx Electrical Interface
ASIC/SerDes
C AC
100 Ω
S DD22
S CC22
S DC22
50 Ω
50 Ω
C AC
50 Ω
50 Ω
S DD11
S CC11
S CD11
100 Ω
FO Rx (1 of 12 Lanes)
Host Board Electrical Interface
- Compliance Points -
FO Tx (1 of 12 Lanes)
FO Tx Electrical Interface
Figure 3. Application Reference Diagram
3
Receiver Output Amplitude and De-emphasis
Package Outline
Receiver outputs can be programmed to provide several
levels of amplitude and de-emphasis. See Figure 5 for deemphasis definition. The user can program for peak-topeak amplitude and then a de-emphasis level. If zero deemphasis is selected, then the signal steady state equals
the peak-to-peak level. For other levels of de-emphasis
the selected de-emphasis reduces the steady-state from
the peak-to-peak level. The change from peak-to-peak
level to steady-state occurs within a bit time. See Rx
Memory Map 01h Upper Page section addresses 228 - 233
for amplitude programming details and addresses 234 –
239 for de-emphasis programming details.
The module is designed to meet the package outline
defined in the PPOD MSA. This MSA follows the outline
of the SNAP12 MSA except for the position of the MEGArray® connector and pin assignments. See the package
outline and host board footprint figures (Figures 23 -26)
for details.
Control Signal Interface
The control interface includes dedicated signals for
address inputs, interrupt output and reset input and bidirectional clock and data lines for a two-wire serial access
(TWS interface) to control and status and information
registers. The TWS interface is compatible with industry
standard two-wire serial protocol scaled for 3.3 volt LVTTL.
It is implemented as a slave device. Signal and timing
characteristics are further defined in the Control Characteristics and Control Interface & Memory Map sections.
The registers of the serial interface memory are defined in
the Control Interface & Memory Map section.
Regulatory & Compliance Issues
Various standard and regulations apply to the modules.
These include eye-safety, EMC, ESD and RoHS. See
the Regulatory Section for details regarding these and
component recognition. Please note the transmitter module is a Class 1M laser product – DO NOT VIEW
RADIATION DIRECTLY WITH OPTICAL INSTRUMENTS. See
Regulatory Compliance Table for details.
Data
0
1
0
0
0
1
0
1
1
Handling and Cleaning
The transmitter and receiver modules can be damaged
by exposure to current surges and over voltage events.
Care should be taken to restrict exposure to the conditions defined in the Absolute Maximum Ratings. Wave
soldering, reflow soldering and/or aqueous wash process
with the modules on board are not recommended.
Normal handling precautions for electrostatic discharge
sensitive devices should be observed.
Each module is supplied with an inserted port plug for
protection of the optical ports. This plug should always
be in place whenever a fiber cable is not inserted.
The optical connector includes recessed elements that
are exposed whenever a cable or port plug is not inserted.
Prior to insertion of a fiber optic cable, it is recommended
that the cable end be cleaned to avoid contamination
from the cable plug. The port plug ensures the optics
remain clean and no addition cleaning should be needed.
In the event of contamination, dry nitrogen or clean dry
air at less than 20 psi can be used to dislodge the contamination. The optical port features (e.g. guide pins) preclude
use of a solid instrument. Liquids are also not advised.
1
1 bit
De-Emphasis (DE)
Output
Voltage
Steady-State (SS)
De-Emphasis % = (DE/SS)(100%)
Figure 5. Definition of De-emphasis and Steady State
4
Link Model and Reference Channel
Performance specifications for the AFBR-775BxxxZ
Transmitter and AFBR-785BxxxZ Receiver are based on
a reference channel model. A reference channel model
provides the basis for inter-operability between independently produced transmitter and receiver modules. The
reference model used for the AFBR-775BxxxZ Transmitter and AFBR-785BxxxZ Receiver is based on the industry
standard 10GbE link model (10GEPBud3_1_16a.xls
available at the IEEE P802.3ae 10Gb/s Ethernet Task Force
Serial PMD Documents website http://www.ieee802.
org/3/ae/public/adhoc/serial_pmd/documents/ ).
As shown in Figure 6, a channel for a fiber optic link
comprises a transmitter, receiver and cable plant with
inputs at test point TP1 and outputs at test point TP4.
The test points TP1 and TP4 coincide with the compliance
points defined in Figure 3. The cable plant here includes
the fiber and two inline connectors.
A reference channel permits the effect of various channel
attributes to be referred to different points in the channel
and accumulated. For example, in the GbE (All_1250.
xls available at the IEEE website http://grouper.ieee.org/
groups/802/3/10G_study/public/email_attach/All_1250.
xls ) and 10 GbE models all signal impairments are
captured and translated into power penalties. Also, the
effect of transmitter and fiber attributes are also captured
and referred to TP3 to define stressed receiver test criteria.
Similarly, all effects upstream of TP4 can be captured and
referred to TP4 and combined at this point into a figure of
merit. Since the signal at TP4 is electrical and not optical
there are advantages for this.
To ensure inter-operability among independently
produced transmitters and receivers, definition of acceptable devices is required. This can be accomplished on
an individual parameter basis by setting min/max limits
or with aggregates of attributes by establishing a figure
of merit. Referring again to the 10GbE link model, the
entity ‘margin at target distance’ is an aggregate figure of
merit of all link attributes. There a set of link attributes
will yield a specific link margin and a worst case set of link
attributes can be defined for a minimum level of performance. Instead of placing a maximum or minimum limit
on each attribute, it is possible to allow elements in the
set to shift (i.e. tradeoff with others within the set) as long
as the desired margin is achieved. Further, if ‘margin at
target distance’ can be translated into eye opening at
TP4, the aggregate figure of merit is directly measurable. To preserve independence for transmitter, receiver
and fibers, it is required that transmitter attributes only
trade-off with other transmitter attributes and, similarly,
receiver attributes can only trade-off with other receiver
attributes.
In this data sheet, a minimum eye width at TP4 for a
specified maximum BER is the figure of merit used to
define acceptable link performance. Additional inputs
and calculations have been added to the 10GbE link
model to calculate eye closure and the effects of all impairments are referred to TP4 and combined as elements
of eye closure. The minimum eye width at TP4 is included
in tables, Transmitter Optical Characteristics and Receiver
Electrical Characteristics, as minimum “Reference Link
Output Eye Width’.
Note:
1. The Recommended Operating Conditions table and those for
transmitter and receiver characteristics provide the necessary
attributes to define the worst case set for the reference channel.
Various elements of this worst case set are labeled ‘Informative’ and
are allowed to range outside the maximum or minimum limit for the
individual element when there is a compensating improvement in
others of the worst case subset. Transmitter attribute tradeoffs are
limited to the transmitter subset and receiver tradeoffs are limited to
the receiver subset.
The following two tables summarizes the practical tradeoffs between different informative transmitter parameters, as well as different informative receiver parameters,
respectively. Although the wavelength and spectral width
can also trade off with each other, they are not included
here for interoperability reason.
Fiber Optic Link
ASIC A
FO Tx
FO Rx
ASIC B
Fiber
TP1
Figure 6. Fiber Optic Link
5
TP2
TP3
TP4
Informative TX parameters trading off each other while guaranteeing TP2 & TP4 performance
Parameter
Symbol
Extinction Ratio
ER
Output Optical Modulation Amplitude
OMA
Output Rise/Fall Time
Relative Intensity Noise OMA
RIN12OMA
Accumulated Deterministic Jitter
Accumulated Total Jitter
Informative RX parameters trading off each other while guaranteeing TP4 performance
Parameter
Symbol
Receiver Bandwidth (BW)
The reference model for testing transmitters consists
of a pattern generator, fiber optic test cable, attenuator,
test receiver and BERT. See Figure 7 for the evolution of
a reference channel to a transmitter test channel. Differences between the worst case values for attributes in
the reference model and those in the test equipment set
can be compensated by an added attenuator (note that
the 10GbE model translates all impairments into power
penalties) and adjustments in TJ criteria at TP4. Differences in the TP1 input jitter between the defined conditions, TJ r and DJ r, for the reference channel and actually
provided in the test channel, TJ t and DJ t, can also be
accommodated by adjustments to TP4 test criteria (TJ r
becomes TJ t). The extended 10GbE Link model is used to
determine the compensating attenuation and TP4 criteria
adjustments.
The reference for testing receivers consists of a pattern
generator, test transmitter, fiber optic test cable, attenuator and BERT. See Figure 8 for the evolution of a reference
channel to a receiver test channel. In a similar manner
as with the transmitter, all differences between the test
equipment and worst case channel are compensated with
an attenuator and adjustments in the TP4 criteria.
Input Optical Power Sensitivity (OMA)
R e fe re n ce C h a n n e l
P a tte rn
G e n e ra to r
TP1
TJ r
DJ r
W o rst C a se T ra n sm itte r
M in O M A
M in C e n te r W a ve le n gth
M a x S p e ctra l R M S W id th
M a x R IN 12 O M A
M a x R ise & F a ll T im e s
W o rst C a se C a b le P la n t
F ib e r T yp e
M a x L e n gth
M a x C o n n e cto r L o ss
M a x M o d a l N o ise P e n a lty
T ra n sm itte r U n d e r T e st
P a tte rn
G e n e ra to r
TP1
TJ t
DJ t
T e st C a b le P la n t
T e st F ib e r T yp e
T e st L e n gth
A tte n u a to r
W o rst C a se R e ce ive r
M a x S e n sitivity
M in B a n d w id th
TP4
TJ r
BERT
R e fe re n ce C h a n n e l fo r T x D U T (T x T e st C h a n n e l)
T e st R e ce ive r
T e st S e n sitivity
T e st B a n d w id th
TP4
TJ t
Worst Case Receiver
Max Sensitivity
Min Bandwidth
TP4
TJ r
Receiver Under Test
TP4
TJ t
BERT
Figure 7. Reference and Test Channels for Transmitter
Reference Channel
Pattern
Generator
TP1
TJ r
DJ r
Worst Case Transmitter
Min OMA
Min Center Wavelength
Max Spectral RMS Width
Max RIN 12 OMA
Max Rise & Fall Times
Pattern
Generator
TP1
TJ t
DJ t
Test Transmitter
Test OMA
Test Center Wavelength
Test Spectral RMS Width
Test RIN 12 OMA
Test Rise & Fall Times
Worst Case Cable Plant
Fiber Type
Max Length
Max Connector Loss
Max Modal Noise Penalty
BERT
Reference Channel for Rx DUT (Tx Test Channel)
Figure 8. Reference and Test Channels for Receiver
6
Test Cable Plant
Test Fiber Type
Test Length
Attenuator
BERT
Absolute Maximum Ratings
Stress in excess of any of the individual Absolute Maximum Ratings can cause immediate catastrophic damage to the
module even if all other parameters are within Recommended Operation Conditions. It should not be assumed that
limiting values of more than one parameter can be applied to the module concurrently. Exposure to any of the Absolute
Maximum Ratings for extended periods can adversely affect reliability.
Parameter
Symbol
Min
Max
Units
Storage Temperature
Ts
-40
100
°C
Case Temperature - Operating
TC AMR
-20
90
°C
2.5 V Power Supply Voltage
Vcc25
-0.5
3.0
V
3.3 V Power Supply Voltage
Vcc33
-0.5
3.6
V
-0.5
Vcc33+0.5,
Vcc25+0.5
V
2
1.0
V
3
4
Data Input Voltage – Single Ended
Data Input Voltage – Differential
|VDIp - VDIn|
Control Input Voltage
Vi
-0.5
Vcc33+0.5, 3.6
V
Control Output Current
Io
-20
20
mA
Relative Humidity
RH
5
95
%
Notes
1
Notes:
1. The position for case temperature measurement is shown in Figure 11. Operation at or above the maximum Absolute Maximum Case Temperature
for extended periods may adversely affect reliability. Optical and electrical characteristics are not defined for operation outside the Recommended
Operating Conditions.
2. The maximum limit is the lesser of Vcc33 + 0.5 V or Vcc25+ 0.5 V..
3. This is the maximum voltage that can be applied across the differential inputs without damaging the input circuitry.
4. The maximum limit is the lesser of Vcc33 + 0.5 V or 3.6 V.
7
Recommended Operating Conditions
Recommended Operating Conditions specify parameters for which the optical and electrical characteristics hold
unless otherwise noted. Optical and electrical characteristics are not defined for operation outside the Recommended Operating Conditions, reliability is not implied and damage to the module may occur for such operation over an
extended period of time.
Parameter
Symbol
Min
Typ
Max
Units
Case Temperature
Tc
0
40
80
°C
2.5 V Power Supply Voltage
Vcc25
2.375
2.5
2.625
V
Figures 12, 13
3.3 V Power Supply Voltage
Vcc33
3.135
3.3
3.465
V
Figures 12, 13
2.5
5.0
GBd
Signal Rate per Channel
Reference
Data Input Differential
Peak-to-Peak Voltage Swing
ΔVDI pp
175
1400
mVpp
3, Figure 14
Data Input Common Mode Voltage
VDI CM
0.35
Vcc33-0.35
V
4
30
48
ps
Data Input Deterministic Jitter
32
ps
5
Data Input Total Jitter
66
ps
6
Data Input Rise & Fall Times (20% - 80%)
Control* Input Voltage High
Vih
2
Vcc33
V
Control* Input Voltage Low
Vil
GND
0.8
V
400
kHz
Figure 17
µs
Figure 19
mVpp
7500 Hz to
2.7 GHz
100
Ohms
Figure 3
0.1
µF
8, Figure 3
Two Wire Serial Interface Clock Rate
Reset Pulse Width
tRSTL PW
10
Power Supply Noise
100
Receiver Differential Data Output Load
AC Coupling Capacitors
– Receiver Data Outputs
Cac
Fiber Length: 500 MHz∙km 50µm MMF
0.5
75
m
Fiber Length: 2000 MHz∙km 50µm MMF
0.5
150
m
9
Notes:
* Control signals, LVTTL (3.3 V) compatible, include Adr[2:0], IntL, ResetL, SCL and SDA.
1 The position for case temperature measurement is shown in Figure 11. Continuous operation at the maximum Recommended Operating Case
Temperature should be avoided in order not to degrade reliability. Modules will function (degraded performance may result) where operated with
case temperatures below the minimum Recommended Operating Case Temperature.
2. While operation for various codes, e.g. 8b10b, are supported, certain parameters, jitter and sensitivity, are defined for specific operating conditions
of 5.0 GBd and 8b10b equivalent test patterns. The receiver has a low frequency -3dB corner near 100 kHz.
3. Data inputs are CML compatible. Minimum input requirement holds for default input equalization settings. Data Input Differential Peak to Peak
Voltage Swing is defined as follows: ΔVDI pp = ΔVDIH – ΔVDIL where ΔVDIH = High State Differential Data Input Voltage and ΔVDIL = Low State
Differential Data Input Voltage.
4. Data Input Common Mode Voltage is defined as follows: VDICM = (VDinp + VDinn)/2.
5. Deterministic Jitter, DJ, conforms to the dual-Dirac model where TJ(BER) = DJ + 2Q(BER)RJrms and RJrms is the width of the Gaussian component.
Here BER = 10-12. DJ is measured with the same conditions as TJ. Effects of impairments in the test signal due to the test system are removed from
the measurement. All channels not under test are operating with similar test patterns.
6. Total Jitter, TJ, defined for a BER of 10-12, is measured at the 50% signal level using a 5.0 GBd Pseudo Random Bit Sequence of length 27-1 (PRBS7),
or equivalent, test pattern. Effects of impairments in the test signals due to the test system are removed from the measurement. All channels not
under test are operating with similar test patterns.
7. Power Supply Noise is defined as the peak-to-peak noise amplitude over the frequency range at the host supply side of the recommended power
supply filter with the module and recommended filter in place. Voltage levels including peak-to-peak noise are limited to the recommended
operating range of the associated power supply. See Figures 12 and 13 for recommended power supply filters.
8. For data pattern with restricted run lengths and disparity, e.g. 8b10b, smaller value capacitors may provide acceptable results.
9. Channel insertion loss includes 3.5 dB/km attenuation, 1.5 dB connector loss and 0.3 dB modal noise penalty allocations.
8
Transmitter Electrical Characteristics*
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Symbols
Max
Units
Power Consumption
2.4
W
Power Supply Current - Vcc25
370
mA
1
Power Supply Current - Vcc33
425
mA
2
120
Ω
Informative
Differential Input Impedance
Min
Typ
80
Reference
Differential Input
Reflection Coefficient
SDD11
-8
dB
3, Figure 3
Common Mode Input
Reflection Coefficient
SCC11
-6
dB
4, Figure 3
Differential to CM Input
Reflection Coefficient
SCD11
-35
dB
5, Figure 3
LOS Assert Threshold:
Tx Data Input Differential
Peak-to-Peak Voltage Swing
ΔVDI PP LOS
LOS Hysteresis: Tx Data Input
Power On Initialization Time
58
1
tPWR INIT
120
156
mVpp
4
dB
6
2000
ms
7, Figure 18
Notes:
* For control signal timing including Adr[2:0], IntL, ResetL, SCL and SDA see Control Characteristics: Transmitter/Receiver.
1. Supply current includes that of all Vcc25 contacts.
2. Supply current includes that of all Vcc33 contacts.
3. Measured over the range 100 MHz to 3.75 GHz with reference differential impedance of 100 Ω
4. Measured over the range 100 MHz to 3.75 GHz with reference common mode impedance of 25 Ω
5. Measured over the range 100 MHz to 3.75 GHz with reference differential impedance of 100 Ω
6. LOS Hysteresis is defined as 20 Log(LOS De-assert Level / LOS Assert Level).
7. Power On Initialization Time is the time from when the supply voltages reach and remain above the minimum Recommended Operating Conditions
to the time when the module enables TWS access. The module at that point is fully functional.
9
Receiver Electrical Characteristics*
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Max
Units
Reference
Power Consumption
2
W
1
Power Supply Current (Vcc25)
670
mA
2
Power Supply Current (Vcc33)
200
mA
3
mVpp
4 , Figure 14, 100 Ω Load Full
Scale Setting
Data Output Differential
Peak-to-Peak Voltage Swing
(Zero De-emphasis)
Symbol
ΔVDO pp
Data Output
Common Mode Voltage
VDO CM
Data Output
Off State Differential Voltage
Data Output
Off Common Mode Voltage
Min
Typ
775
850
925
415
490
565
1.785
Default Amplitude Setting
2.540
V
ΔVDO OFF
20
mVpp
VDO OFF CM
Vcc25
V
80
ps
6
GHz
Informative, Linear stages,
Default Rate Select
Output Rise/Fall time (20-80%)
Receiver BW
3.125
5, Figure 14, Over Amplitude
Setting Range
LOS to Data Output
Squelch Assert Time
tSQ ON
80
µs
7, Figure 22
Data Output
Squelch De-assert Time
tSQ OFF
300
µs
8, Figure 22
Reference Link Output
Deterministic Jitter
66
ps
9, Informative
Reference Link Output
Total Jitter
130
ps
10
ps
11
Ω
Informative
Reference Link Output
Eye Width
tEYE LINK
Differential Output
Impedance
70
80
120
Differential Output
Reflection Coefficient
SDD22
-10
dB
12, Figure 3
Common Mode Output
Reflection Coefficient
SCC22
-8
dB
13, Figure 3
CM to Differential Output
Reflection Coefficient
SDC22
-35
dB
14, Figure 3
Power On Initialization Time
tPWR INIT
2000
ms
15, Figure 18
Inter-channel Skew
150
ps
16
Rx Input-Output Latency
600
ps
Informative
10
Notes:
* For control signal timing including Adr[2:0], IntL, ResetL, SCL and SDA see Control Characteristics: Transmitter/Receiver.
1. Max conditions includes default output amplitude and de-emphasis programming.
2. Supply current includes that of all Vcc25 contacts. Max conditions include maximum output amplitude and de-emphasis programming.
3. Supply current includes that of all Vcc33 contacts. Max conditions include maximum output amplitude and de-emphasis programming.
4. Data outputs are CML compatible. Data Output Differential Peak to Peak Voltage Swing is defined as follows: ΔVDO pp = ΔVDOH - ΔVDOL
where ΔVDOH = High State Differential Data Output Voltage and ΔVDOL = Low State Differential Data Output Voltage. Impairments in
measurements due to the test system are removed.
5. Data Output Common Mode Voltage is defined as follows: VDO CM = (VDoutp + VDoutn)/2.
6. These are unfiltered rise and fall times without de-emphasis measured between the 20% and 80% levels using a 500 MHz square wave test
pattern. Impairments in measurements due to the test system are removed.
7. This is the module response time from fall of Rx input to less than Rx input LOS threshold to squelch of Rx outputs.
8. This is the module response time from rise of Rx input to greater than Rx input LOS threshold to resumption of Rx outputs.
9. Deterministic Jitter, DJ, conforms to the dual-Dirac model where TJ(BER) = DJ + 2Q(BER)RJrms and RJrms is the width of the Gaussian
component. Here BER = 10-12. DJ is measured with the same conditions as TJ. The receiver output is measured with default de-emphasis.
Effects of impairments in the test signals due to the test system are removed from the measurement. All channels not under test are operating
with test patterns at an input signal 6 dB above maximum Receiver Sensitivity.
10. Total Jitter, TJ, defined for BER of 10-12, is measured at the 50% signal level using a 5.0 GBd Pseudo Random Bit Sequence of length 27-1
(PRBS7), or equivalent, test pattern with characteristics that are equivalent to that of an AFBR 775B transmitter module and maximum cable
length operating per the Recommended Operation Conditions as the test source. Effects of impairments in the test signals due to the test
system are removed from the measurement. All channels not under test are operating with similar test patterns.
11. Eye Opening is defined as the unit interval less TJ for the same test pattern and conditions as TJ.
12. Measured over the range 100 MHz to 3.75 GHz with reference differential impedance of 100 Ω
13. Measured over the range 100 MHz to 3.75 GHz with reference common mode impedance 25 Ω
14. Measured over the range 100 MHz to 3.75 GHz with reference differential impedance 100 Ω
15. Power On Initialization Time is the time from when the supply voltages reach and remain within Recommended Operating Conditions to the
time when the module enables TWS access. The module at that point is fully functional.
16. Inter-Channel Skew is defined for the condition of equal amplitude, zero ps skew input signals.
11
Control Characteristics: Transmitter/Receiver
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Symbol
Control* Input Voltage Hysteresis LVTTL
Vhys
Control* Input Current LVTTL
Iin
Control* Output Voltage Low LVTTL
Vol
Control* Output Current High-Z
Ioh
Min
Typ
Max
0.4
-125
-10
Address Assert Time
Units
Reference
V
125
µA
0 V < Vin < Vcc33
0.4
V
Iol = 2mA
10
µA
0 V < Vin < Vcc33
100
ms
1
200
ms
2, Figure 20
µs
3, Figure 20
Interrupt Assert Time
tINTL ON
Interrupt Pulse Width
tINTL PW
Interrupt De-assert Time
tINTL OFF
500
µs
4, Figure 20
Reset Assert Time
tRSTL ON
100
µs
5, Figure 19
Reset De-assert Time
tRSTL OFF
2000
ms
6, Figure 19
2000
ms
Figure 18
5
Initialization Time TWS Interfaces
TWS Data In Set Up Time
tSU:SDA
0.10
µs
7, Figure 17
TWS Data In Hold Time
tHD:SDA
0
µs
8, Figure 17
TWS Clock Low to Data Out Valid
tAA
0.10
0.90
µs
9, Figure 17
TWS Data Out Hold Time
tDH
50
ns
10, Figure 17
TWS Data Output Rise Time
tr SDA
0.30
µs
Figure 17, Measured
between 0.8V and 2.0V
TWS Data Output Fall Time
tf SDA
0.30
µs
TWS Interface Timing
See Atmel Two-Wire
Serial EEPROM, e.g.
AT24C01A
Notes:
* Control signals include Adr[2:0], IntL, ResetL, SCL and SDA.
1. This is the module response time from a change in module address, Adr[2:0], to response to TWS communication using the new address.
2. This is the module response time from occurrence of interrupt generating event to IntL assertion, Vout:IntL = Vol.
3. Pulse or static level can be selected for IntL. Pulse mode is default. See Memory Map.
4. This is the module response time from clear on read operation, measured from falling SCL edge after stop bit of read transaction, until
Vout:IntL = Voh where IntL is in static mode.
5. Assertion of ResetL activates a complete module reset, i.e. module returns to factory default and non-volatile control settings. While ResetL
is Low, Tx and Rx outputs are disabled and the module does not respond to the TWS interface.
6. This is the response time from ResetL de-assertion to resumption of operation.
7. Data In Set Up Time is measured from Vil(max)SDA or Vih(min)SDA to Vil(max)SCL.
8. Data In Hold Time is measured from Vil(max)SCL to Vil(max)SDA or Vih(min)SDA.
9. Clock Low to Data Out Time is measured from Vil(max)SCL to Vol(max)SDA or Voh(min)SDA.
10 . Data Out Hold Time is measured from Vil(max)SCL to Vol(max)SDA or Voh(min)SDA.
12
Transmitter Optical Characteristics
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Symbol
Min
Typ
Output Optical Power: Average
PO AVE
Output Optical Power: Disabled
PO OFF
Extinction Ratio
ER
3
dB
Informative
Output Optical
Modulation Amplitude
OMA
-5.7
dBm
Informative
Output OMA: Squelched
Max
Units
-1.5
dBm
-30
dBm
-27
Reference
dBm
Encircled Flux
1
Center Wavelength
830
860
nm
Spectral Width - rms
0.85
nm
Output Rise/Fall Time
50
ps
2, Informative
Power On Initialization
Time Tx Outputs
tPWR INIT
2000
ms
Figure 18
Reset Assert
Time Tx Outputs
tRSTL ON
2000
ms
Figure 19
Reset De-assert Re-initialization
Time Tx Outputs
tRSTL OFF
2000
ms
Figure 19
Output Disable Assert
Time for Fault
tDIS ON
100
ms
Figure 21
Output Squelch Assert
Time for LOS
tSQ ON
80
µs
Figure 22
Output Squelch De-assert
Time for LOS
tSQ OFF
80
µs
Figure 22
150
ps
3
ps
Informative
-124
dB/Hz
Informative
Accumulated Deterministic Jitter
54
ps
4, Informative
Accumulated Total Jitter
101
ps
5, Informative
Inter-channel Skew
Channel Latency
Relative Intensity Noise OMA
Reference Link Output Eye Width
400
RIN12OMA
tEYE REF
70
ps
Notes:
1. The transmitter launch condition meets the requirements of 10 Gigabit Ethernet multimode fiber as detailed in TIA 492AAC.
2. These are unfiltered rise and fall times measured between the 20% and 80% levels using a 500 MHz square wave test pattern. Impairments
in measurements due to the test system are removed.
3. Inter-Channel Skew is defined for the condition of equal amplitude, zero ps skew input signals.
4. Deterministic Jitter, DJ, conforms to the dual-Dirac model where TJ(BER) = DJ + 2Q(BER)RJrms and RJrms is the width of the Gaussian
component. Here BER = 10-12. DJ is measured with the same conditions as TJ. Effects of impairments in the test signals due to the test
system are removed from the measurement. All channels not under test are operating with similar test patterns.
5. Total Jitter, TJ, defined for BER of 10-12, is measured at the 50% signal level using a 5.0 GBd Pseudo Random Bit Sequence of length 27-1
(PRBS7), or equivalent, test pattern with test source characteristics per the Recommended Operation Conditions. Effects of impairments in the
test signals due to the test system are removed from the measurement. All channels not under test are operating with similar test patterns.
6. Eye Opening is defined as the unit interval less TJ for the same test pattern and conditions as TJ. Measurement is made at the output, TP4,
of the Reference Channel. See Link Model and Reference Channel section and Receiver Electrical Characteristics.
13
Receiver Optical Characteristics
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Symbol
Min
Typ
Input Optical Power Sensitivity
(OMA)
Input Optical Power Saturation
PSAT AVE
830
Return Loss
12
PLOS OMA
-26
LOS De-asserted - OMA
LOS Hysteresis
Units
Reference
-13.85
dBm
1, Informative,
Default Signal
Rate
dBm
2
-1.0
Operating Center Wavelength
LOS Asserted Threshold - OMA
Max
860
dB
-19
-17
0.5
nm
dBm
-14
2
dBm
dB
3
Notes:
1. Sensitivity is defined as the input OMA needed to produce a BER ≤10-12 at the center of the signal period using a 5.0 GBd Pseudo Random
Bit Sequence of length 27-1 (PRBS7), or equivalent, test pattern. Effects of impairments in the test signal due to the test system are removed
from the measurement. All channels not under test are operating with similar test patterns and input signals 6 dB above PIN MIN.
2. Saturation is defined as the average input power (ER = 6 dB) that at the receiver output produces an eye width less than the Reference Link
Output Eye Width Minimum (tEYE LINK) for a BER ≤10-12 using a 5.0 GBd Pseudo Random Bit Sequence of length 27-1 (PRBS7), or equivalent,
test pattern. Effects of impairments in the test signal due to the test system are removed from the measurement.
3. Signal Detect Hysteresis is defined as 10 Log(LOS De-assert Level / LOS Assert Level).than the Reference Link Output Eye Width Minimum (tEYE LINK)
for a BER ≤10-12 using a 5.0 GBd Pseudo Random Bit Sequence of length 27-1 (PRBS7), or equivalent, test pattern. Effects of impairments in the test
signal due to the test system are removed from the measurement.
Signal Detect Hysteresis is defined as 10 Log(LOS De-assert Level / LOS Assert Level).
Regulatory Compliance Table
Feature
Test Method
Performance
Electrostatic Discharge
(ESD) to the Electrical Contacts
JEDEC Human Body Model (HBM)
(JESD22-A114-B)
JEDEC Machine Model (MM)
(JESD22-A115-A)
Transmitter module withstands minimum 2000
V Receiver module withstands minimum 2000 V
Transmitter module withstands minimum 100 V
Receiver module withstands minimum 100 V
Electrostatic Discharge (ESD) to Optical Variation of IEC 61000-4-2
Connector Receptacle
Typically withstands at least 6 kV air discharge
with module biased
Electromagnetic Interference (EMI)
FCC Part 15 CENELEC EN55022
(CISPR 22A) VCCI Class 1
Typically passes with 10 dB margin. Actual performance dependent on enclosure design.
Immunity
Variation of IEC 61000-4-3
Typically minimal effect from a 10 V/m field
swept from 80 MHz to 1 GHz applied to the
module without a chassis enclosure.
Laser Eye Safety and Equipment Type
Testing
IEC 60825-1 Amendment 2
CFR 21 Section 1040
Pout: IEC AEL & US FDA CDRH Class 1M CDRH
Accession Number: 9720151-074 TUV Certificate
Number: 72060862
Component Recognition
Underwriters Laboratories and Canadian Standards Association Joint
Component Recognition for Information Technology Equipment including
Electrical Business Equipment
UL File Number: E173874
RoHS Compliance
14
Less than 100 ppm of cadmium, lead, mercury,
hexavalent chromium, polybrominated biphenyls, and polybrominated biphenyl esters.
Transmitter Module Contact Assignment and Signal Description
O ptical C onnector S ide
1
2
3
4
5
6
7
8
9
10
A
Adr2
GND
GND
GND
GND
GND
GND
GND
GND
IntL
B
Adr1
GND
Din1p
GND
Din4p
GND
Din8n GND
Din11n GND
C
Adr0
GND
Din1n GND
Din4n GND
Din8p
Din11p GND
D
GND
Din0p
GND
GND
E
GND
Din0n GND
F
ResetL GND
Din2p
Din3p
Din3n GND
GND
GND
Din6n GND
Din10n GND
SDA
Din6p
Din10p GND
SCL
GND
Din5n GND
Din7n GND
Din9p
GND
G
DNC
GND
Din2n GND
Din5p
GND
Din7p
GND
Din9n GND
H
DNC
DNC
GND
DNC
GND
DNC
GND
DNC
GND
DNC
J
GND
GND
GND
DNC
DNC
DNC
DNC
GND
GND
GND
K
Vcc25 Vcc33 Vcc33
DNC
DNC
DNC
DNC
Vcc33 Vcc33 Vcc25
Figure 9. Host Board Pattern for Transmitter Connector – Top View
Signal
Name
Signal Description
I/O
Type
Adr[2:0]
TWS Module Bus Address bits: Address has the form 0101hjkx where Adr2, Adr1 & Adr0
correspond to h, j & k respectively and x corresponds to the R/W command.
I
3.3V LVTTL
Din[11:0]p
Transmitter Data Non-inverting Input for channels 11 through 0
I
CML
Din[11:0]n
Transmitter Data Inverting Input for channels 11 through 0
I
CML
DNC
Reserved – Do Not Connect to any electrical potential on Host PCB
GND
Signal Common: All module voltages are referenced to this potential unless otherwise
stated. Connect these pins directly to the host board signal ground plane.
IntL
Interrupt signal to Host, Asserted Low: An interrupt is generated in response to any Tx Fault
condition, loss of input signal or assertion of any monitor Flag. It may be programmed
through the TWS interface to generate either a pulse or static level with pulse mode as
default. This output presents a High-Z condition when IntL is de-asserted and requires a
pull-up on the Host board. Pull-up to the Host 3.3 V supply is recommended.
O
3.3V LVTTL,
high-Z or
driven to 0
level
ResetL
Reset signal to module, Asserted Low: When asserted the optical outputs are disabled,
TWS interface commands are inhibited, and the module returns to default and non-volatile
settings. An internal pullup biases the input High if the input is open.
I
3.3V LVTTL
SDA
TWS interface data signal: Pull-up with a 2.0 kΩ to 8.0 kΩ resistor to the Host 3.3 V supply is
recommended.
I/O
3.3V LVTTL/
Open-Drain
SCL
TWS interface clock signal l: Pull-up with a 2.0 kΩ to 8.0 kΩ resistor to the Host 3.3 V supply
is recommended.
I
3.3V LVTTL
Vcc25
2.5V Power supply, External common connection of pins required – not common internally
Vcc33
3.3 V Power supply, External common connection of pins required – not common internally
Case
Common
Not accessible in connector. Case common incorporates exposed conductive surfaces
including threaded bosses and is electrically isolated from signal common, i.e. GND. Connect
as appropriate for EMI shield integrity. See EMI clip and bezel cutout recommendation.
15
Receiver Module Contact Assignment and Signal Description
O ptical C onnector S ide
Adr2
GND
GND
GND
Adr1
GND
Dout1p GND
Adr0
GND
Dout1n GND
GND
GND
GND
GND
GND
IntL
K
Dout4p GND
Dout8n GND Dout11n GND
J
Dout4n GND
Dout8p GND Dout11p GND
H
GND
Dout0p GND
Dout3p GND
Dout6n GND Dout10n GND
SDA
G
GND
Dout0n GND
Dout3n GND
Dout6p GND Dout10p GND
SCL
F
ResetL
GND
Dout2p GND
Dout5n GND
Dout7n GND
Dout9p GND
E
DNC
GND
Dout2n GND
Dout5p GND
Dout7p GND
Dout9n GND
D
DNC
DNC
GND
DNC
GND
DNC
GND
DNC
GND
DNC
C
GND
GND
GND
DNC
DNC
DNC
DNC
GND
GND
GND
B
Vcc25
Vcc33
Vcc33
DNC
DNC
DNC
DNC
Vcc33
Vcc33
Vcc25
A
10
9
8
7
6
5
4
3
2
1
Figure 10. Host Board Pattern for Receiver Connector – Top View
PIN name
Functional descriptions
Adr[2:0]
TWS Module Bus Address bits: Address has the form 0101hjkx where Adr2, Adr1 & Adr0
correspond to h, j & k respectively and x corresponds to the R/W command.
I
3.3V LVTTL
Dout[11:0]p
Receiver Data Non-inverting Output for channels 11 through 0
O
CML
Dout[11:0]n
Receiver Data Inverting Output for channels 11 through 0
O
CML
DNC
Reserved – Do Not Connect to any electrical potential on Host PCB
GND
Signal Common: All module voltages are referenced to this potential unless otherwise stated.
Connect these pins directly to the host board signal ground plane.
IntL
Interrupt signal to Host, Asserted Low: An interrupt is generated in response to loss of input
signal or assertion of any monitor Flag. It may be programmed through the TWS interface to
generate either a pulse or static level with pulse mode as default. This output presents a High-Z
condition when IntL is de-asserted and requires a pull-up on the Host board. Pull-up to the
Host 3.3 V supply is recommended.
O
3.3V LVTTL,
high-Z or
driven to 0
level
ResetL
Reset signal to module, Asserted Low: When asserted the data outputs, Dout[11:0]p/n are
squelched, TWS interface commands are inhibited, and the module returns to default and
non-volatile settings. An internal pullup biases the input High if the input is open.
I
3.3V LVTTL
SDA
TWS interface data signal: Pull-up with a 2.0 kΩ to 8.0 kΩ resistor to the Host 3.3 V supply is
recommended.
SCL
TWS interface clock signal: Pull-up with a 2.0 kΩ to 8.0 kΩ resistor to the Host 3.3 V supply is
recommended.
I
Vcc25
2.5V Power supply, External common connection of pins required – not common internally
P
Vcc33
3.3 V Power supply, External common connection of pins required – not common internally
P
Case
Common
Not accessible in connector. Case common incorporates exposed conductive surfaces including threaded bosses and is electrically isolated from signal common, i.e. GND. Connect as
appropriate for EMI shield integrity. See EMI clip and bezel cutout recommendation.
16
I/O Type
I/O 3.3V LVTTL/
Open-Drain
3.3V LVTTL
Case Temperature
Measurement Point
H o st S u p p ly
M o d u le V cc
6 8µH
0 .1µF
1 0µF
Figure 11. Case Temperature Measurement Point
Figure 12. Recommended Tx Power Supply Filter
D in p
V D I/O p
+
∆V DI
T ra n sm itte r
Host Supply
Module Vcc
∆ V D I/O H
68µH
V D I/O n
D o u tp
0.1µF
10µF
∆ V D I/O L
D in n
+
R e ce ive r
∆ V DO
-
D o u tn
∆ V D I/O H
+
∆ V D I/O pp
V D I/O re fe rs to e ith e r V D I
o r V D O a s a p p ro p ria te .
Figure 13. Recommended Rx Power Supply Filter
V C C 33
D in p
100 k Ω
VCC 2 5
35 pF
70 pF
GND
50 Ω
D out p
D out n
GND
100 k Ω
150 k Ω
V C C 33
50 Ω
35 pF
GND
V C C 25
Figure 15. Transmitter Data Input Equivalent Circuit
17
50 Ω
50 Ω
GND
D in n
Figure 14. Differential Signal Definitions
V C C 25
150 k Ω
∆ V D I/O L
Figure 16. Receiver Data Output Equivalent Circuit
-
SCL
trS C L
trS D A
tS U :S D A
tH D :S D A
tfS C L
tfS D A
S D A in
tA A
tD H
SDA out
Figure 17. TWS Interface Bus Timing
ResetL
VCC33
VCC25
TX Outputs
RX Outputs
TWS Signals
tPWRINIT
Normal
Operation
TX Outputs
...
Disabled
Normal
Operation
Inhibited
Normal
Operation
RX Outputs
Normal
Operation
TWS Signals
Figure 19. ResetL Sequence
Figure 18. Power-up Sequence
Interrupt Event
tFLAG ON
Flag Bit
tINTL PW
tINTL ON
IntL
tFLAG
OFF
IntL Pulse Mode
IntL Static Mode
tINTL OFF
SCL
Normal
Operation
SDA
Normal
Operation
Figure 20. Interrupt Sequence
18
TWS Read
Transaction
Stop Bit
...
Normal
Operation
ON
Disabled
tRSTL
Normal
Operation
OFF
Disabled
tRSTL
Normal
Operation
Disabled
tRSTL
tRSTL PW
tRSTL ON
VCC25 > 2.375 V
Normal
Operation
ON
Inhibited
Normal
Operation
TWS Write
Transaction
SDA
Stop Bit
TWS Write
Transaction
Stop Bit
SCL
tDIS
TX Output
Normal
Operation
OFF
Normal
Operation
Disabled
tDIS
RX Output
tDIS
ON
Normal
Operation
ON
tDIS
OFF
Normal
Operation
Disabled
Figure 21. Channel Disable Sequence
In p u t L O S E ve n t
tSQ
T X O u tp u t
N o rm a l
O p e ra tio n
OFF
N o rm a l
O p e ra tio n
N o rm a l
O p e ra tio n
tSQ
ON
OFF
N o rm a l
O p e ra tio n
S qu e lch e d
tFLAG
F la g B it
tINTL
In tL
Figure 22. LOS Squelch Sequence
19
tSQ
S qu e lch e d
tSQ
R X O u tp u t
ON
ON
tINTL
ON
PW
In tL P u lse M o d e
In tL S ta tic M o d e
Package Outline, Host PCB Footprint and Panel Cutout
14.34
17.50
41.07 ref.
8.95
32.12
24.4
12.90
8.63
to OCL
7.56
4.1
channel 0
channel 11
2.0
threaded #2-56
3.8mm deep
3 plc’s
Pin A1 Location
bottom view Tx
bottom view Rx
Pin A1 Location
Figure 23. Package Outline AFBR-775BHZ and AFBR-785BHZ
Package outline dimensions are nominal expressed in mm unless otherwise stated. The mating host PCB mounted electrical connector is a 100
position FCI MEG-Array® Plug (FCI PN: 84512-102) or equivalent.
20
2.7
1.8 sq. typ.
2.7 typ.
4.7
12.90
Figure 24. Package Outline AFBR-775BEPZ and AFBR-785BEPZ
Package outline dimensions are nominal expressed in mm unless otherwise stated. The mating host PCB mounted electrical connector is a 100
position FCI MEG-Array® Plug (FCI PN: 84512-102) or equivalent.
21
8.95
end of module ref.
(2x) ø 1.70
(3x) ø 2.69
(# 2 screw)
(3x) ø 4.17
keep out
(2x) ø 2.54
keep out
32.12
end of module ref.
30.23
10.80
100 pin FCI
MEG-Array®
receptacle foot print
Pin A1
5.715
13.72
18.70
ref
5.715
50
keep out far connector
Note: orientation of receptacle
is rotated between Tx and Rx
12.90 ref.
4.06 ref.
shown without heat sink
Figure 25. Host Board Module Footprint (Top View) and Module (Side View) – Mid-Plane Mount
Dimensions are nominal expressed in mm unless otherwise stated. The mating host PCB mounted electrical connector is a 100 position FCI MEG
Array® Plug (FCI PN: 84512-102) or equivalent.
22
13.72±.20
(3x) ø2.69
(#2 screws)
(3x) ø4.2
keep out
30.23±.20
10.80
5.08±.20 lo inside front panel
Pin A1
5.71
19.0min.
16.0±.10
11.6±.10
1.93±.10
Figure 26. Host Board Module Footprint (Top and Side Views) – Panel Mount
Dimensions are nominal expressed in mm unless otherwise stated. The mating host PCB mounted electrical connector is a 100 position FCI MEG
Array® Plug (FCI PN: 84512-102) or equivalent.
23
Control Interface & Memory Map
The control interface combines dedicated signal lines for
address inputs, Adr[2:0], interrupt output, IntL, and reset
input, ResetL, with two-wire serial, TWS, interface clock,
SCL, and data, SDA, signals to provide users rich functionality over an efficient and easily used interface. The
TWS interface is implemented as a slave device and compatible with industry standard two-wire serial protocol.
It is scaled for 3.3 volt LVTTL. Outputs are high-z in the
high state to support busing of these signals. Signal and
timing characteristics are further defined in the Control
I/O Characteristics section. In general, TWS bus timing
and protocols follow the implementation popularized in
Atmel Two-wire Serial EEPROMs. For additional details
see, e.g., Atmel AT24C01A.
The address signals, Adr2, Adr1 and Adr0, provide the
ability to program the TWS bus address of the module.
The module address has the binary form 0101hjkx, where
h, j and k correspond to Adr2, Adr1 and Adr0, respectively and x corresponds to the Read/Write command bit.
Modules will respond to TWS bus addresses in the range
of 50h to 5Fh (hereafter 5ih) depending upon the state of
Adr2, Adr1 and Adr0. The address B0(h) should be avoided
on the TWS bus where these modules are used.
An interrupt signal, IntL, is used to alert the host of a loss
of input signal (LOS), transmitter fault conditions and/or
assertion of any monitor flag. This reduces the need for
dedicated status signal lines and polling the status and
monitor registers while maintaining timely alerts to significant events. IntL can be programmed (page 01h byte
225 bit 0) to either pulse or static mode with pulse as the
default mode.
A dedicated module reset signal, ResetL, is provided in
case the TWS interface becomes dysfunctional. When
ResetL is asserted, the outputs are disabled, TWS interface
commands are inhibited and the module returns to
factory default settings except Non-volatile Read-Write
(RWn) registers which retain the last write. A module
register (memory map except the non-volatile registers)
reset can also be initiated over the TWS interface (page
5ih byte 91, bit 0). A TWS reset can be initiated by nine
SLA clock cycles with SDA high in each cycle and creating
a start condition.
With the TWS interface the user can read a status register
(page 5ih byte 2) to see if data is available in the monitor
registers, if the module has generated an IntL that has not
been cleared and global status reports for loss of signal
and fault conditions.
LOS, Tx fault and/or monitor flag registers can be accessed
to check the status of individual channels or which channel
may have generated a recent IntL. LOS, Tx fault and flag
bits remain set (latched) after assertion even in the event
the condition changes and operation resumes until
24
cleared by the read operation of the associated registers
or reset by ResetL or the TWS module reset function.
The user can read the present value of the various monitors.
For transmitters and receivers, internal module temperature and supply voltages are reported. For transmitters,
monitors provide for each channel laser bias current and
laser light output power (LOP) information. For receivers,
input power (Pave) is monitored for each channel. In
addition, elapsed operating time is reported. All monitor
items are two-byte fields and to maintain coherency,
the host must access these with single two-byte read
sequences. For each monitored item, alarm thresholds
are established. If an item moves past a threshold, a flag is
set, and, provided the item is not masked, IntL is asserted.
The threshold settings are available in the upper memory
page, 01h.
The user can select either a pulse or static mode for the
interrupt signal IntL and initiate a module register reset.
The user is provided the ability to disable individual
channels. For transmitters, equalization levels can be
independently set for individual channels. For receivers,
output signal amplitude, de-emphasis levels and rate
select can be independently set for individual channels.
In the upper page, 01h, control field the user can invert
the truth of the differential inputs for individual transmitter channel and for the differential outputs of individual
receiver channels. In addition, the user can disable the
output squelch function on an individual channel basis
for both transmitters and receivers. For transmitters
the user can, on an individual channel basis, activate a
margin mode that reduces the output optical modulation
amplitude for the channel.
All non-volatile control registers are located in the upper
page 01(h). Non-volatile functions include the IntL mode
selection bit, input and output polarity flip bits, transmitter equalization control bits, receiver output amplitude
control and receiver output de-emphasis control. Entries
into these registers will retain the last write for supply
voltage cycles and for ResetL and module register resets.
Volatile functions include module register reset, channel
disable, squelch disable and margin activation.
A mask bit that can be set to prevent assertion of IntL
for the individual item exists for every LOS, Tx fault and
monitor flag. Mask fields for LOS, Tx fault and module
monitors are in the lower memory page, 5ih, and the mask
field for the channel monitors are in the upper page 01h.
Entries in the mask fields are volatile.
Page 00h, based on the Serial ID pages of XFP and QSFP,
provides module identity and information regarding the
capabilities of the module.
Memory Map Overview
The memory is structured as a single address, multiple
page approach after that in the XFP MSA and adapted
by QSFP MSA for multi-channel transceivers. Figure 27
presents an overview of the memory structure showing a
lower page (5ih) and two upper pages (00h and 01h). As
with XFP and QSFP, time sensitive, dynamic and/or high
Byte
0
1-2
3-27
28-39
40-87
88-89
90-105
106-118
119-126
127
Type
RO
RO
RO
RO
RO
RO
RW
RW
RW
RW
Lower Memory Page 5ih
Identifier
Status
Interrupt Flags: LOS, Fault, Monitor
Module Monitors
Channel Monitors
Elapsed Operating Time
Controls (Volatile)
Masks: LOS, Fault, Module Flags
Reserved
Upper Page Select Byte
Byte
128-129
130
131
132-133
134-137
138-143
144-151
152-170
171-188
189-204
205-212
213-222
223
224-255
Type
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
RO
Upper Memory Page 00h
Identifiers
Description: Power Supplies
Description: Max Case Temp
Description: Min/Max Signal Rate
Description: Wavelength
Description: Supported Functions
Reserved
Vendor Information: Name & OUI
Vendor Information: PN & PN rev
Vendor Information: SN
Vendor Information: Date Code
Vendor Information: CLEI Code
Checksum
Vendor Specific
Byte
128-175
176-223
224
225-243
244-255
Type
RO
RO
RO
RW
RW
Upper Memory Page 01h
Module Thresholds
Channel Thresholds
Checksum
Controls (Non-volatile)
Masks: Channel Monitor Flags
Figure 27 Two-Wire Serial Address 5ih Page Structure
Unless otherwise stated all reserved bytes are coded 00h and all
reserved bits are coded 0b. Non-volatile read-write bits are labeled
RWn and volatile read-write bits are labeled RWv.
25
interest information are contained in the base, i.e. lower,
page. Here the upper page 00h contains the serial id information, again following the style of XFP and QSFP. The
01h upper table contains static threshold information,
configuration controls and flag masks.
Memory Map Timing Characteristics
The following characteristics are defined over the Recommended Operating Conditions unless otherwise noted. Typical
values are for Tc = 40˚C, Vcc33 = 3.3 V and Vcc25 = 2.5 V.
Parameter
Max
Units
Reference
Flag (including Tx Fault & LOS) tFLAG ON
Assert Time
100
ms
Figure 20, Time from occurrence of condition to IntL
assertion, Vout:IntL = Vol
Flag (including Tx Fault & LOS) tFLAG OFF
Clear Time2
100
ms
Figure 20, Time for clear on read operation, measured
from falling SCL edge after stop bit of read transaction, until Vout:IntL = Voh, where IntL is in static
mode
Channel Disable
Assert Time
tDIS ON
100
ms
Figure 21, Time from write operation, measured from
falling edge of SCL after stop bit of write transaction,
until channel output falls below 10% of nominal
Channel Disable
De-assert Time
tDIS OFF
300
ms
Figure 21, Time from write operation, measured from
falling edge of SCL after stop bit of write transaction,
until channel output rises above 90% of nominal
Mask
Assert Time
100
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated IntL is inhibited
Mask
De-assert Time
100
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated IntL resumes
100
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated control is activated
100
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated control is de-activated
µs
Time during the control assert time when signal
integrity may be impaired
Volatile Control
Assert Time (except Channel
Disable)
Symbol
Min
Typ
tCNTL ON
Volatile Control
De-assert Time
(except Channel Disable)
Control Transition Period
tCNTL XP
10
Non-Volatile Control
Assert Time
150
ms
Time from up to two byte write operation, measured
from falling edge of SCL after stop bit of write transaction, until associated control is activated
Non-Volatile Control
De-assert Time
150
ms
Time from up to two byte write operation, measured
from falling edge of SCL after stop bit of write transaction, until associated control is de-activated
Non-Volatile Control
Assert Time
300
ms
Time from up to six byte write operation, measured
from falling edge of SCL after stop bit of write transaction, until associated control is activated
Non-Volatile Control
De-assert Time
300
ms
Time from up to six byte write operation, measured
from falling edge of SCL after stop bit of write transaction, until associated control is de-activated
Module Reset
Assert Time
100
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated reset begins
Module Reset
De-assert Time
2000
ms
Time from write operation, measured from falling
edge of SCL after stop bit of write transaction, until
associated reset is completed and normal operation
resumes
Notes:
1. Max values are valid where competing TWS traffic is absent.
2. The outputs of affected channels are disabled for incidences of Tx Fault and squelched for Tx LOS and/or Rx LOS. Timing for output fault
and squelch assertion and de-assertion are found in the Receiver Electrical and Transmitter Optical Characteristics sections.
26
Tx Memory Map 5ih Lower Page
Details of the base or lower page of the memory map for a transmitter follow.
Address
Byte
Bit
Type
Field Name/Description
0
all
RO
Type Identifier: Coded 00h for unspecified
1
all
RO
Reserved: Coded 00h
2
7-4
RO
Reserved: Coded 0000b
2
3
RO
2
2
RO
2
1
RO
Fault Status: Coded 1 when a Fault flag (bytes 11 and 12 of this page) is asserted for any channel, else 0.
Clears when Fault flags are cleared.
LOS Status: Coded 1 when a LOS flag (bytes 9 and 10 of this page) is asserted for any channel, else 0.
Clears when LOS flags are cleared.
IntL Status: Coded 1 for asserted IntL. Clears to 0 when all flags including LOS and Fault are cleared.
2
0
RO
Data Not Ready: Coded 1 until data is available in monitor registers. Coded 0 in normal operation.
3-8
all
RO
Reserved: Coded 00h
9
7-4
RO
Reserved: Coded 0000b
9
3
RO
LOS Latched Tx Channel 11: Coded 1 when asserted, Latched, Clears on Read.
9
2
RO
LOS Latched Tx Channel 10: Coded 1 when asserted, Latched, Clears on Read.
9
1
RO
LOS Latched Tx Channel 9: Coded 1 when asserted, Latched, Clears on Read.
9
0
RO
LOS Latched Tx Channel 8: Coded 1 when asserted, Latched, Clears on Read.
10
7
RO
LOS Latched Tx Channel 7: Coded 1 when asserted, Latched, Clears on Read.
10
6
RO
LOS Latched Tx Channel 6: Coded 1 when asserted, Latched, Clears on Read.
10
5
RO
LOS Latched Tx Channel 5: Coded 1 when asserted, Latched, Clears on Read.
10
4
RO
LOS Latched Tx Channel 4: Coded 1 when asserted, Latched, Clears on Read.
10
3
RO
LOS Latched Tx Channel 3: Coded 1 when asserted, Latched, Clears on Read.
10
2
RO
LOS Latched Tx Channel 2: Coded 1 when asserted, Latched, Clears on Read.
10
1
RO
LOS Latched Tx Channel 1: Coded 1 when asserted, Latched, Clears on Read.
10
0
RO
LOS Latched Tx Channel 0: Coded 1 when asserted, Latched, Clears on Read.
11
7-4
RO
Reserved: Coded 0000b
11
3
RO
Fault Latched Tx Channel 11: Coded 1 when asserted, Latched, Clears on Read.
11
2
RO
Fault Latched Tx Channel 10: Coded 1 when asserted, Latched, Clears on Read.
11
1
RO
Fault Latched Tx Channel 9: Coded 1 when asserted, Latched, Clears on Read.
11
0
RO
Fault Latched Tx Channel 8: Coded 1 when asserted, Latched, Clears on Read.
12
7
RO
Fault Latched Tx Channel 7: Coded 1 when asserted, Latched, Clears on Read.
12
6
RO
Fault Latched Tx Channel 6: Coded 1 when asserted, Latched, Clears on Read.
12
5
RO
Fault Latched Tx Channel 5: Coded 1 when asserted, Latched, Clears on Read.
12
4
RO
Fault Latched Tx Channel 4: Coded 1 when asserted, Latched, Clears on Read.
12
3
RO
Fault Latched Tx Channel 2: Coded 1 when asserted, Latched, Clears on Read.
12
2
RO
Fault Latched Tx Channel 2: Coded 1 when asserted, Latched, Clears on Read.
12
1
RO
Fault Latched Tx Channel 1: Coded 1 when asserted, Latched, Clears on Read.
12
0
RO
Fault Latched Tx Channel 0: Coded 1 when asserted, Latched, Clears on Read.
13
7
RO
High Internal Temperature Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
13
6
RO
Low Internal Temperature Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
13
5-0
RO
Reserved
14
7
RO
High Internal 3.3 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
6
RO
Low Internal 3.3 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
5-4
RO
Reserved
27
14
3
RO
High Internal 2.5 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
2
RO
Low Internal 2.5 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
1-0
RO
Reserved
15
all
RO
Reserved: Coded 00h
16
7
RO
High Tx Bias Current Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
16
6
RO
Low Tx Bias Current Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
16
5-4
RO
Reserved
16
3
RO
High Tx Bias Current Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
16
2
RO
Low Tx Bias Current Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
16
1-0
RO
Reserved
17
7
RO
High Tx Bias Current Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
17
6
RO
Low Tx Bias Current Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
17
5-4
RO
Reserved
17
3
RO
High Tx Bias Current Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
17
2
RO
Low Tx Bias Current Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
17
1-0
RO
Reserved
18
7
RO
High Tx Bias Current Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
18
6
RO
Low Tx Bias Current Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
18
5-4
RO
Reserved
18
3
RO
High Tx Bias Current Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
18
2
RO
Low Tx Bias Current Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
18
1-0
RO
Reserved
19
7
RO
High Tx Bias Current Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
19
6
RO
Low Tx Bias Current Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
19
5-4
RO
Reserved
19
3
RO
High Tx Bias Current Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
19
2
RO
Low Tx Bias Current Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
19
1-0
RO
Reserved
20
7
RO
High Tx Bias Current Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
20
6
RO
Low Tx Bias Current Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
20
5-4
RO
Reserved
20
3
RO
High Tx Bias Current Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
20
2
RO
Low Tx Bias Current Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
20
1-0
RO
Reserved
21
7
RO
High Tx Bias Current Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
21
6
RO
Low Tx Bias Current Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
21
5-4
RO
Reserved
21
3
RO
High Tx Bias Current Alarm Latched Channel 0: Coded 1 when asserted, Latched, Clears on Read.
21
2
RO
Low Tx Bias Current Alarm Latched Channel 0: Coded 1 when asserted, Latched, Clears on Read.
21
1-0
RO
Reserved
22
7
RO
High Tx Power Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
22
6
RO
Low Tx Power Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
22
5-4
RO
Reserved
22
3
RO
High Tx Power Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
22
2
RO
Low Tx Power Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
22
1-0
RO
Reserved
23
7
RO
High Tx Power Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
28
23
6
RO
Low Tx Power Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
23
5-4
RO
Reserved
23
3
RO
High Tx Power Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
23
2
RO
Low Tx Power Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
23
1-0
RO
Reserved
24
7
RO
High Tx Power Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
24
6
RO
Low Tx Power Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
24
5-4
RO
Reserved
24
3
RO
High Tx Power Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
24
2
RO
Low Tx Power Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
24
1-0
RO
Reserved
25
7
RO
High Tx Power Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
25
6
RO
Low Tx Power Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
25
5-4
RO
Reserved
25
3
RO
High Tx Power Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
25
2
RO
Low Tx Power Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
25
1-0
RO
Reserved
26
7
RO
High Tx Power Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
26
6
RO
Low Tx Power Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
26
5-4
RO
Reserved
26
3
RO
High Tx Power Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
26
2
RO
Low Tx Power Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
26
1-0
RO
Reserved
27
7
RO
High Tx Power Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
27
6
RO
Low Tx Power Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
27
5-4
RO
Reserved
27
3
RO
High Tx Power Alarm Latched Channel 0: Coded 1 when asserted, Latched, Clears on Read.
27
2
RO
Low Tx Power Alarm Latched Channel 0: Coded 1 when asserted, Latched, Clears on Read.
27
1-0
RO
Reserved
28
all
RO
Internal Temperature Monitor MSB: Integer part coded in signed 2’s complement. Tolerance is ± 3˚C.
29
all
RO
Internal Temperature Monitor LSB: Fractional part in units of 1˚/256 coded in binary.
30-31
all
RO
Reserved: Coded 00h
32-33
all
RO
34-35
all
RO
36-39
all
RO
Internal 3.3 Vcc Monitor: Voltage in 100 μV units coded as 16 bit unsigned integer, Byte 32 is MSB. Tolerance is ± 0.10V.
Internal 2.5 Vcc Monitor: Voltage in 100 μV units coded as 16 bit unsigned integer, Byte 34 is MSB. Tolerance is ± 0.075V.
Reserved: Coded 00h
40-41
all
RO
42-43
all
RO
44-45
all
RO
46-47
all
RO
48-49
all
RO
50-51
all
RO
29
Tx Bias Current Monitor Channel 11: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 40
is MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 10: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 42
is MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 9: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 44 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 8: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 46 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 7: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 48 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 6: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 50 is
MSB. Tolerance is ± 0.50 mA.
52-53
all
RO
54-55
all
RO
56-57
all
RO
58-59
all
RO
60-61
all
RO
62-63
all
RO
64-65
all
RO
66-67
all
RO
68-69
all
RO
70-71
all
RO
72-73
all
RO
74-75
all
RO
76-77
all
RO
78-79
all
RO
80-81
all
RO
82-83
all
RO
84-85
all
RO
86-87
all
RO
88-89
all
RO
90
all
RWv
Tx Bias Current Monitor Channel 5: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 52 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 4: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 54 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 3: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 56 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 2: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 58 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 1: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 60 is
MSB. Tolerance is ± 0.50 mA.
Tx Bias Current Monitor Channel 0: Bias current in 2 μA units coded as 16 bit unsigned integer, Byte 62 is
MSB. Tolerance is ± 0.50 mA.
Tx Light Output Monitor Channel 11: Optical power in 0.1 μW units coded as 16 bit unsigned integer,
Byte 64 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 10: Optical power in 0.1 μW units coded as 16 bit unsigned integer,
Byte 66 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 9: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
68 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 8: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
70 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 7: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
72 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 6: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
74 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 5: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
76 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 4: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
78 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 3: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
80 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 2: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
82 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 1: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
84 is MSB. Tolerance is ± 3dB.
Tx Light Output Monitor Channel 0: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte
86 is MSB. Tolerance is ± 3dB.
Elapsed (Power-on) Operating Time: Elapsed time in 2 hour units coded as 16 bit unsigned integer, Byte
88 is MSB, Tolerance is ± 10%
Reserved: Coded 00h
91
7-1
RWv
Reserved: Coded 0000000b
91
0
RWv
92
7-4
RWv
Transmitter Reset: Writing 1 return all registers except non-volatile RW to factory default values. Reads 0
after operation.
Reserved: Coded 0000b
92
3
RWv
Tx Channel 11 Disable: Writing 1 deactivates the optical output, Default is 0.
92
2
RWv
Tx Channel 10 Disable: Writing 1 deactivates the optical output, Default is 0.
92
1
RWv
Tx Channel 9 Disable: Writing 1 deactivates the optical output, Default is 0.
92
0
RWv
Tx Channel 8 Disable: Writing 1 deactivates the optical output, Default is 0.
93
7
RWv
Tx Channel 7 Disable: Writing 1 deactivates the optical output, Default is 0.
93
6
RWv
Tx Channel 6 Disable: Writing 1 deactivates the optical output, Default is 0.
93
5
RWv
Tx Channel 5 Disable: Writing 1 deactivates the optical output, Default is 0.
93
4
RWv
Tx Channel 4 Disable: Writing 1 deactivates the optical output, Default is 0.
93
3
RWv
Tx Channel 3 Disable: Writing 1 deactivates the optical output, Default is 0.
93
2
RWv
Tx Channel 2 Disable: Writing 1 deactivates the optical output, Default is 0.
30
93
1
RWv
Tx Channel 1 Disable: Writing 1 deactivates the optical output, Default is 0.
93
0
RWv
Tx Channel 0 Disable: Writing 1 deactivates the optical output, Default is 0.
94
7-4
RWv
Reserved: Coded 0000b
94
3
RWv
Squelch Disable Channel 11: Writing 1 inhibits squelch for the channel, Default is 0.
94
2
RWv
Squelch Disable Channel 10: Writing 1 inhibits squelch for the channel, Default is 0.
94
1
RWv
Squelch Disable Channel 9: Writing 1 inhibits squelch for the channel, Default is 0.
94
0
RWv
Squelch Disable Channel 8: Writing 1 inhibits squelch for the channel, Default is 0.
95
7
RWv
Squelch Disable Channel 7: Writing 1 inhibits squelch for the channel, Default is 0.
95
6
RWv
Squelch Disable Channel 6: Writing 1 inhibits squelch for the channel, Default is 0.
95
5
RWv
Squelch Disable Channel 5: Writing 1 inhibits squelch for the channel, Default is 0.
95
4
RWv
Squelch Disable Channel 4: Writing 1 inhibits squelch for the channel, Default is 0.
95
3
RWv
Squelch Disable Channel 3: Writing 1 inhibits squelch for the channel, Default is 0.
95
2
RWv
Squelch Disable Channel 2: Writing 1 inhibits squelch for the channel, Default is 0.
95
1
RWv
Squelch Disable Channel 1: Writing 1 inhibits squelch for the channel, Default is 0.
95
0
RWv
Squelch Disable Channel 0: Writing 1 inhibits squelch for the channel, Default is 0.
96-98
all
RWv
Reserved: Coded 00h
99
7-4
RWv
Reserved: Coded 0000b
99
3
RWv
99
2
RWv
99
1
RWv
100
0
RWv
100
7
RWv
100
6
RWv
100
5
RWv
100
4
RWv
100
3
RWv
100
2
RWv
100
1
RWv
100
0
RWv
101-105 all
RWv
Margin Activation Channel 11: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default is 0.
Margin Activation Channel 10: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default is 0.
Margin Activation Channel 9: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 8: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 7: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 6: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 5: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 4: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 3: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 2: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 1: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Margin Activation Channel 0: Writing 1places channel into Margin mode (Reduces OMA by 1 dB), Default
is 0.
Reserved: Coded 00h
106-111 all
RWv
Reserved: Coded 00h
112
7-4
RWv
Reserved: Coded 0000b
112
3
RWv
Mask LOS Tx Channel 11: Writing 1 Prevents IntL generation, Default = 0
112
2
RWv
Mask LOS Tx Channel 10: Writing 1 Prevents IntL generation, Default = 0
112
1
RWv
Mask LOS Tx Channel 9: Writing 1 Prevents IntL generation, Default = 0
112
0
RWv
Mask LOS Tx Channel 8: Writing 1 Prevents IntL generation, Default = 0
113
7
RWv
Mask LOS Tx Channel 7: Writing 1 Prevents IntL generation, Default = 0
113
6
RWv
Mask LOS Tx Channel 6: Writing 1 Prevents IntL generation, Default = 0
113
5
RWv
Mask LOS Tx Channel 5: Writing 1 Prevents IntL generation, Default = 0
31
113
4
RWv
Mask LOS Tx Channel 4: Writing 1 Prevents IntL generation, Default = 0
113
3
RWv
Mask LOS Tx Channel 3: Writing 1 Prevents IntL generation, Default = 0
113
2
RWv
Mask LOS Tx Channel 2: Writing 1 Prevents IntL generation, Default = 0
113
1
RWv
Mask LOS Tx Channel 1: Writing 1 Prevents IntL generation, Default = 0
113
0
RWv
Mask LOS Tx Channel 0: Writing 1 Prevents IntL generation, Default = 0
114
7-4
RWv
Reserved: Coded 0000b
114
3
RWv
Mask Fault Tx Channel 11: Writing 1 Prevents IntL generation, Default = 0
114
2
RWv
Mask Fault Tx Channel 10: Writing 1 Prevents IntL generation, Default = 0
114
1
RWv
Mask Fault Tx Channel 9: Writing 1 Prevents IntL generation, Default = 0
114
0
RWv
Mask Fault Tx Channel 8: Writing 1 Prevents IntL generation, Default = 0
115
7
RWv
Mask Fault Tx Channel 7: Writing 1 Prevents IntL generation, Default = 0
115
6
RWv
Mask Fault Tx Channel 6: Writing 1 Prevents IntL generation, Default = 0
115
5
RWv
Mask Fault Tx Channel 5: Writing 1 Prevents IntL generation, Default = 0
115
4
RWv
Mask Fault Tx Channel 4: Writing 1 Prevents IntL generation, Default = 0
115
3
RWv
Mask Fault Tx Channel 3: Writing 1 Prevents IntL generation, Default = 0
115
2
RWv
Mask Fault Tx Channel 2: Writing 1 Prevents IntL generation, Default = 0
115
1
RWv
Mask Fault Tx Channel 1: Writing 1 Prevents IntL generation, Default = 0
115
0
RWv
Mask Fault Tx Channel 0: Writing 1 Prevents IntL generation, Default = 0
116
7
RWv
Mask High Internal Temperature Alarm: Writing 1 Prevents IntL generation, Default = 0
116
6
RWv
Mask Low Internal Temperature Alarm: Writing 1 Prevents IntL generation, Default = 0
116
5-0
RWv
Reserved
117
7
RWv
Mask High Internal 3.3 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
6
RWv
Mask Low Internal 3.3 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
5-4
RWv
Reserved
117
3
RWv
Mask High Internal 2.5 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
2
RWv
Mask Low Internal 2.5 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
1-0
RWv
Reserved
118
all
RWv
Reserved: Coded 00h
119-122 all
RW
Reserved: Coded 00h
123-126 all
RW
Reserved: Coded 00h
127
RWv
Page Select Byte
32
all
Tx Memory Map 00h Upper Page
Transmitter serial id page 00h entries follow. Description of the registers can be found in Section 9 below.
Address
Contents
Type
Field Name/Description
Byte
Bit
Code
128
all
00h
RO
Type Identifier: Coded 00h for unspecified. See SFF-8472 for reference
129
all
10000010b
RO
Module Description: Coded for < 2.5 W max, Controlled Launch
130
all
11000000b
RO
Required Power Supplies: Coded for 3.3V & 2.5V supplies
131
all
01010000b
RO
Max Recommended Operating Case Temperature in Degrees C: Coded for 80˚C
132
all
00011001b
RO
Min Bit Rate in 100 Mb/s units: Coded for 2500 Mb/s
133
all
00111111b
RO
Max Bit Rate in 100 Mb/s units: Coded for 6250 Mb/s
134-135
all
42h 04h
RO
Nominal Laser Wavelength (Wavelength in nm = value / 20): Coded for 845 nm
136-137
all
0Bh BBh
RO
Wavelength deviation from nominal (Wavelength tolerance in nm = +/- value / 200):
Coded for 15 nm
138
all
11001000b
RO
Supported Flags/Actions: Coded for Tx Fault, Tx LOS, Output Squelch for LOS, Alarm
Flags
139
all
11000101b
RO
Supported Monitors: Coded for Tx Bias, Tx LOP, Internal Temp, Elapsed Time
140
all
01100000b
RO
Supported Monitors: Coded for 3.3V, 2.5V
141
all
10100010b
RO
Supported Controls: Coded for Ch Disable, Squelch Disable, Input Equalization
142
all
00001011b
RO
Supported Controls: Coded for Margin Mode, Ch Polarity Flip, Module Addressing
143
all
00h
RO
Supported Functions:
144-151
all
00h
RO
Reserved
152-167
all
41h 56h
41h 47h
4Fh 20h
20h x10
RO
Vendor Name in ASCII: Coded “AVAGO” for Avago Technologies, Spaces (20h) for
unused characters
168-170
all
00h 17h
6Ah
RO
Vendor OUI (IEEE ID): Coded “00h 17h 6Ah” for Avago Technologies
171-186
all
41h 46h
42h 52h
2Dh 37h
37h 35h
42h …
RO
Vendor Part Number in ASCII: AFBR-775B… where bytes 180 through 186 vary with
selected option, Spaces (20h) for unused characters
187-188
all
30h 32h
RO
Vendor Revision Number in ASCII: Coded “02”
189-204
all
RO
Vendor Serial Number (ASCII): Varies by unit
205-212
all
RO
Vendor Date Code YYYYMMDD (ASCII):Spaces (20h) for unused characters
213-222
all
RO
CLEI Code in ASCII: All spaces (20h) if unused
223
all
RO
Check sum addresses 128 through 222
224-255
all
RO
Vendor Specific: All zeroes if unused
33
Tx Memory Map 01h Upper Page
Details of transmitter upper page 01h follow.
Address
Byte
Bit
Type
Field Name/Description
128
all
RO
Internal Temperature High Alarm Threshold MSB: Integer part coded in signed 2’s complement
129
all
RO
Internal Temperature High Alarm Threshold LSB: Fractional part in units of 1˚/256 coded in binary.
130
all
RO
Internal Temperature Low Alarm Threshold MSB: Integer part coded in signed 2’s complement
131
all
RO
Internal Temperature Low Alarm Threshold LSB: Fractional part in units of 1˚/256 coded in binary.
132-143 all
RO
Reserved: Coded 00h
144-145 all
RO
146-147 all
RO
148-151 all
RO
Internal 3.3 Vcc High Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Internal 3.3 Vcc Low Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Reserved
152-153 all
RO
154-155 all
RO
156-159 all
RO
Internal 2.5 Vcc High Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Internal 2.5 Vcc Low Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Reserved
160-175 all
RO
Thresholds Reserved: Coded 00h
176-177 all
RO
178-179 all
RO
180-183 all
RO
Tx Bias Current All Channels High Alarm Threshold: Current in 2 μA units coded as 16 bit unsigned
integer, low address is MSB.
Tx Bias Current All Channels Low Alarm Threshold: Current in 2 μA units coded as 16 bit unsigned integer, low address is MSB.
Reserved
184-185 all
RO
186-187 all
RO
188-223 all
RO
Tx Optical Power All Channels High Alarm Threshold: Optical power in 0.1 μW units coded as 16 bit
unsigned integer, low address is MSB.
Tx Optical Power All Channels Low Alarm Threshold: Optical power in 0.1 μW units coded as 16 bit
unsigned integer, low address is MSB.
Thresholds Reserved: Coded 00h
224
all
RO
Check sum: Low order 8 bits of the sum of all bytes from 128 through 223 inclusive
225
7-1
RWn
Reserved: Coded 0000000b
225
0
RWn
IntL Pulse/Static Option: Writing 1 sets IntL to Static mode, Default is 0 for Pulse mode
226
7-4
RWn
Reserved: Coded 0000b
226
3
RWn
Input Polarity Flip Channel 11: Writing 1 inverts truth of the differential input pair, Default is 0.
226
2
RWn
Input Polarity Flip Channel 10: Writing 1 inverts truth of the differential input pair, Default is 0.
226
1
RWn
Input Polarity Flip Channel 9: Writing 1 inverts truth of the differential input pair, Default is 0.
226
0
RWn
Input Polarity Flip Channel 8: Writing 1 inverts truth of the differential input pair, Default is 0.
227
7
RWn
Input Polarity Flip Channel 7: Writing 1 inverts truth of the differential input pair, Default is 0.
227
6
RWn
Input Polarity Flip Channel 6: Writing 1 inverts truth of the differential input pair, Default is 0.
227
5
RWn
Input Polarity Flip Channel 5: Writing 1 inverts truth of the differential input pair, Default is 0.
227
4
RWn
Input Polarity Flip Channel 4: Writing 1 inverts truth of the differential input pair, Default is 0.
227
3
RWn
Input Polarity Flip Channel 3: Writing 1 inverts truth of the differential input pair, Default is 0.
227
2
RWn
Input Polarity Flip Channel 2: Writing 1 inverts truth of the differential input pair, Default is 0.
227
1
RWn
Input Polarity Flip Channel 1: Writing 1 inverts truth of the differential input pair, Default is 0.
227
0
RWn
Input Polarity Flip Channel 0: Writing 1 inverts truth of the differential input pair, Default is 0.
228
7-4
RWn
Tx Input Equalization Control Channel 11: See below for code description. Default = 7
228
3-0
RWn
Tx Input Equalization Control Channel 10: See below for code description. Default = 7
229
7-4
RWn
Tx Input Equalization Control Channel 9: See below for code description. Default = 7
34
229
3-0
RWn
Tx Input Equalization Control Channel 8: See below for code description. Default = 7
230
7-4
RWn
Tx Input Equalization Control Channel 7: See below for code description. Default = 7
230
3-0
RWn
Tx Input Equalization Control Channel 6: See below for code description. Default = 7
231
7-4
RWn
Tx Input Equalization Control Channel 5: See below for code description. Default = 7
231
3-0
RWn
Tx Input Equalization Control Channel 4: See below for code description. Default = 7
232
7-4
RWn
Tx Input Equalization Control Channel 3: See below for code description. Default = 7
232
3-0
RWn
Tx Input Equalization Control Channel 2: See below for code description. Default = 7
233
7-4
RWn
Tx Input Equalization Control Channel 1: See below for code description. Default = 7
233
3-0
RWn
Tx Input Equalization Control Channel 0: See below for code description. Default = 7
234-243 all
RWn
Reserved: Coded 00h
244
7
RWv
Mask High Tx Bias Current Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
244
6
RWv
Mask Low Tx Bias Current Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
244
5-4
RWv
Reserved
244
3
RWv
Mask High Tx Bias Current Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
244
2
RWv
Mask Low Tx Bias Current Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
244
1-0
RWv
Reserved
245
7
RWv
Mask High Tx Bias Current Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
245
6
RWv
Mask Low Tx Bias Current Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
245
5-4
RWv
Reserved
245
3
RWv
Mask High Tx Bias Current Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
245
2
RWv
Mask Low Tx Bias Current Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
245
1-0
RWv
Reserved
246
7
RWv
Mask High Tx Bias Current Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
246
6
RWv
Mask Low Tx Bias Current Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
246
5-4
RWv
Reserved
246
3
RWv
Mask High Tx Bias Current Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
246
2
RWv
Mask Low Tx Bias Current Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
246
1-0
RWv
Reserved
247
7
RWv
Mask High Tx Bias Current Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
247
6
RWv
Mask Low Tx Bias Current Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
247
5-4
RWv
Reserved
247
3
RWv
Mask High Tx Bias Current Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
247
2
RWv
Mask Low Tx Bias Current Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
247
1-0
RWv
Reserved
248
7
RWv
Mask High Tx Bias Current Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
248
6
RWv
Mask Low Tx Bias Current Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
248
5-4
RWv
Reserved
248
3
RWv
Mask High Tx Bias Current Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
248
2
RWv
Mask Low Tx Bias Current Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
248
1-0
RWv
Reserved
249
7
RWv
Mask High Tx Bias Current Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
249
6
RWv
Mask Low Tx Bias Current Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
249
5-4
RWv
Reserved
249
3
RWv
Mask High Tx Bias Current Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
249
2
RWv
Mask Low Tx Bias Current Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
249
1-0
RWv
Reserved
250
7
RWv
Mask High Tx Power Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
35
250
6
RWv
Mask Low Tx Power Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
250
5-4
RWv
Reserved
250
3
RWv
Mask High Tx Power Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
250
2
RWv
Mask Low Tx Power Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
250
1-0
RWv
Reserved
251
7
RWv
Mask High Tx Power Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
251
6
RWv
Mask Low Tx Power Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
251
5-4
RWv
Reserved
251
3
RWv
Mask High Tx Power Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
251
2
RWv
Mask Low Tx Power Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
251
1-0
RWv
Reserved
252
7
RWv
Mask High Tx Power Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
252
6
RWv
Mask Low Tx Power Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
252
5-4
RWv
Reserved
252
3
RWv
Mask High Tx Power Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
252
2
RWv
Mask Low Tx Power Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
252
1-0
RWv
Reserved
253
7
RWv
Mask High Tx Power Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
253
6
RWv
Mask Low Tx Power Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
253
5-4
RWv
Reserved
253
3
RWv
Mask High Tx Power Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
253
2
RWv
Mask Low Tx Power Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
253
1-0
RWv
Reserved
254
7
RWv
Mask High Tx Power Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
254
6
RWv
Mask Low Tx Power Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
254
5-4
RWv
Reserved
254
3
RWv
Mask High Tx Power Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
254
2
RWv
Mask Low Tx Power Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
254
1-0
RWv
Reserved
255
7
RWv
Mask High Tx Power Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
255
6
RWv
Mask Low Tx Power Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
255
5-4
RWv
Reserved
255
3
RWv
Mask High Tx Power Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
255
2
RWv
Mask Low Tx Power Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
255
1-0
RWv
Reserved
Transmitter Input Equalization Control Code Description
Control registers 228 through 233 permit input equalization control. Four bit code blocks (either bits 7 through 4 or 3
through 0 where bit 7 or 3 is the msb) are assigned to each channel.
Codes 1xxx are reserved.
Code 0111 calls for full scale equalization and code 0000 calls for no equalization.
Intermediate code values provide intermediate levels of compensation.
36
Rx Memory Map 5ih Lower Page
Details of the base or lower page of the memory map for a receiver follow.
Address
Byte
Bit
Type
Field Name/Description
0
1
all
RO
Type Identifier: Coded 00h for unspecified
all
RO
Reserved: Coded 00h
2
7-3
RO
Reserved: Coded 000000b
2
2
RO
2
1
RO
LOS Status: Coded 1 when a LOS flag (bytes 9 and 10 of this page) is asserted for any channel, else
0. Clears when LOS flags are cleared.
IntL Status: Coded 1 for asserted IntL. Clears to 0 when all flags including LOS are cleared.
2
0
RO
Data Not Ready: Coded 1 until data is available in monitor registers. Coded 0 in normal operation.
3-8
all
RO
Reserved: Coded 00h
9
7-4
RO
Reserved: Coded 0000b
9
3
RO
LOS Latched Rx Channel 11: Coded 1 when asserted, Latched, Clears on Read.
9
2
RO
LOS Latched Rx Channel 10: Coded 1 when asserted, Latched, Clears on Read.
9
1
RO
LOS Latched Rx Channel 9: Coded 1 when asserted, Latched, Clears on Read.
9
0
RO
LOS Latched Rx Channel 8: Coded 1 when asserted, Latched, Clears on Read.
10
7
RO
LOS Latched Rx Channel 7: Coded 1 when asserted, Latched, Clears on Read.
10
6
RO
LOS Latched Rx Channel 6: Coded 1 when asserted, Latched, Clears on Read.
10
5
RO
LOS Latched Rx Channel 5: Coded 1 when asserted, Latched, Clears on Read.
10
4
RO
LOS Latched Rx Channel 4: Coded 1 when asserted, Latched, Clears on Read.
10
3
RO
LOS Latched Rx Channel 3: Coded 1 when asserted, Latched, Clears on Read.
10
2
RO
LOS Latched Rx Channel 2: Coded 1 when asserted, Latched, Clears on Read.
10
1
RO
LOS Latched Rx Channel 1: Coded 1 when asserted, Latched, Clears on Read.
10
0
RO
LOS Latched Rx Channel 0: Coded 1 when asserted, Latched, Clears on Read.
11-12
all
RO
Reserved: Coded 00h
13
7
RO
High Internal Temperature Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
13
6
RO
Low Internal Temperature Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
13
5-0
RO
Reserved
14
7
RO
High Internal 3.3 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
6
RO
Low Internal 3.3 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
5-4
RO
Reserved
14
3
RO
High Internal 2.5 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
2
RO
Low Internal 2.5 Vcc Alarm Latched: Coded 1 when asserted, Latched, Clears on Read.
14
1-0
RO
Reserved
15-21
all
RO
Reserved: Coded 00h
22
7
RO
High Rx Power Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
22
6
RO
Low Rx Power Alarm Latched Channel 11: Coded 1 when asserted, Latched, Clears on Read.
22
5-4
RO
Reserved
22
3
RO
High Rx Power Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
22
2
RO
Low Rx Power Alarm Latched Channel 10: Coded 1 when asserted, Latched, Clears on Read.
22
1-0
RO
Reserved
23
7
RO
High Rx Power Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
23
6
RO
Low Rx Power Alarm Latched Channel 9: Coded 1 when asserted, Latched, Clears on Read.
23
5-4
RO
Reserved
23
3
RO
High Rx Power Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
23
2
RO
Low Rx Power Alarm Latched Channel 8: Coded 1 when asserted, Latched, Clears on Read.
37
23
1-0
RO
Reserved
24
7
RO
High Rx Power Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
24
6
RO
Low Rx Power Alarm Latched Channel 7: Coded 1 when asserted, Latched, Clears on Read.
24
5-4
RO
Reserved
24
3
RO
High Rx Power Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
24
2
RO
Low Rx Power Alarm Latched Channel 6: Coded 1 when asserted, Latched, Clears on Read.
24
1-0
RO
Reserved
25
7
RO
High Rx Power Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
25
6
RO
Low Rx Power Alarm Latched Channel 5: Coded 1 when asserted, Latched, Clears on Read.
25
5-4
RO
Reserved
25
3
RO
High Rx Power Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
25
2
RO
Low Rx Power Alarm Latched Channel 4: Coded 1 when asserted, Latched, Clears on Read.
25
1-0
RO
Reserved
26
7
RO
High Rx Power Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
26
6
RO
Low Rx Power Alarm Latched Channel 3: Coded 1 when asserted, Latched, Clears on Read.
26
5-4
RO
Reserved
26
3
RO
High Rx Power Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
26
2
RO
Low Rx Power Alarm Latched Channel 2: Coded 1 when asserted, Latched, Clears on Read.
26
1-0
RO
Reserved
27
7
RO
High Rx Power Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
27
6
RO
Low Rx Power Alarm Latched Channel 1: Coded 1 when asserted, Latched, Clears on Read.
27
5-4
RO
Reserved
27
3
RO
High Rx Power Alarm Latched Channel 0: Coded 1 when asserted, Latched, Clears on Read.
27
2
RO
Low Rx Power Alarm Latched Channel 01: Coded 1 when asserted, Latched, Clears on Read.
27
1-0
RO
Reserved
28
all
RO
29
all
RO
Internal Temperature Monitor MSB: Integer part coded in signed 2’s complement. Tolerance is ±
3˚C.
Internal Temperature Monitor LSB: Fractional part in units of 1˚/256 coded in binary.
30-31
all
RO
Reserved: Coded 00h
32-33
all
RO
34-35
all
RO
36-63
all
RO
Internal 3.3 Vcc Monitor: Voltage in 100 μV units coded as 16 bit unsigned integer, Byte 32 is MSB.
Tolerance is ± 0.10V.
Internal 2.5 Vcc Monitor: Voltage in 100 μV units coded as 16 bit unsigned integer, Byte 34 is MSB.
Tolerance is ± 0.075V.
Reserved: Coded 00h
64-65
all
RO
66-67
all
RO
68-69
all
RO
70-71
all
RO
72-73
all
RO
74-75
all
RO
76-77
all
RO
78-79
all
RO
38
Rx Optical Input, PAVE, Monitor Channel 11: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte 64 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 10: Optical power in 0.1 μW units coded as 16 bit unsigned integer, Byte 66 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 9: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 68 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 8: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 70 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 7: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 72 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 6: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 74 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 5: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 76 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 4: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 78 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
80-81
all
RO
82-83
all
RO
84-85
all
RO
86-87
all
RO
88-89
all
RO
90
all
RWv
Rx Optical Input, PAVE, Monitor Channel 3: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 80 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 2: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 82 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 1: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 84 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Rx Optical Input, PAVE, Monitor Channel 0: Optical power in 0.1 μW units coded as 16 bit unsigned
integer, Byte 86 is MSB. Tolerance is ± 3dB for -10 dBm to -1.0 dBm range.
Elapsed (Power-on) Operating Time: Elapsed time in 2 hour units coded as 16 bit unsigned integer,
Byte 88 is MSB, Tolerance is ± 10%
Reserved: Coded 00h
91
7-1
RWv
Reserved: Coded 0000000b
91
0
RWv
92
7-4
RWv
Receiver Reset: Writing 1 return all registers except non-volatile RW to factory default values.
Reads 0 after operation.
Reserved: Coded 0000b
92
3
RWv
Rx Channel 11 Disable: Writing 1 deactivates the electrical output, Default is 0.
92
2
RWv
Rx Channel 10 Disable: Writing 1 deactivates the electrical output, Default is 0.
92
1
RWv
Rx Channel 9 Disable: Writing 1 deactivates the electrical output, Default is 0.
92
0
RWv
Rx Channel 8 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
7
RWv
Rx Channel 7 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
6
RWv
Rx Channel 6 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
5
RWv
Rx Channel 5 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
4
RWv
Rx Channel 4 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
3
RWv
Rx Channel 3 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
2
RWv
Rx Channel 2 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
1
RWv
Rx Channel 1 Disable: Writing 1 deactivates the electrical output, Default is 0.
93
0
RWv
Rx Channel 0 Disable: Writing 1 deactivates the electrical output, Default is 0.
94
7-4
RWv
Reserved: Coded 0000b
94
3
RWv
Squelch Disable Channel 11: Writing 1 inhibits squelch for the channel, Default is 0.
94
2
RWv
Squelch Disable Channel 10: Writing 1 inhibits squelch for the channel, Default is 0.
94
1
RWv
Squelch Disable Channel 9: Writing 1 inhibits squelch for the channel, Default is 0.
94
0
RWv
Squelch Disable Channel 8: Writing 1 inhibits squelch for the channel, Default is 0.
95
7
RWv
Squelch Disable Channel 7: Writing 1 inhibits squelch for the channel, Default is 0.
95
6
RWv
Squelch Disable Channel 6: Writing 1 inhibits squelch for the channel, Default is 0.
95
5
RWv
Squelch Disable Channel 5: Writing 1 inhibits squelch for the channel, Default is 0.
95
4
RWv
Squelch Disable Channel 4: Writing 1 inhibits squelch for the channel, Default is 0.
95
3
RWv
Squelch Disable Channel 3: Writing 1 inhibits squelch for the channel, Default is 0.
95
2
RWv
Squelch Disable Channel 2: Writing 1 inhibits squelch for the channel, Default is 0.
95
1
RWv
Squelch Disable Channel 1: Writing 1 inhibits squelch for the channel, Default is 0.
95
0
RWv
Squelch Disable Channel 0: Writing 1 inhibits squelch for the channel, Default is 0.
96
7-6
RWv
Rate Select Channel 11: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
96
5-4
RWv
Rate Select Channel 10: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
96
3-2
RWv
Rate Select Channel 9: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
96
1-0
RWv
Rate Select Channel 8: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
97
7-6
RWv
Rate Select Channel 7: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
97
5-4
RWv
Rate Select Channel 6: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
97
3-2
RWv
Rate Select Channel 5: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
97
1-0
RWv
Rate Select Channel 4: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
98
7-6
RWv
Rate Select Channel 3: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
39
98
5-4
RWv
Rate Select Channel 2: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
98
3-2
RWv
Rate Select Channel 1: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
98
1-0
RWv
Rate Select Channel 0: Write 00 for max. BW, 01 for SDR BW, rest reserved. Default is 00
99-105
all
RWv
Reserved: Coded 00h
106-111
all
RWv
Reserved: Coded 00h
112
7-4
RWv
Reserved: Coded 0000b
112
3
RWv
Mask LOS Rx Channel 11: Writing 1 Prevents IntL generation, Default = 0
112
2
RWv
Mask LOS Rx Channel 10: Writing 1 Prevents IntL generation, Default = 0
112
1
RWv
Mask LOS Rx Channel 9: Writing 1 Prevents IntL generation, Default = 0
112
0
RWv
Mask LOS Rx Channel 8: Writing 1 Prevents IntL generation, Default = 0
113
7
RWv
Mask LOS Rx Channel 7: Writing 1 Prevents IntL generation, Default = 0
113
6
RWv
Mask LOS Rx Channel 6: Writing 1 Prevents IntL generation, Default = 0
113
5
RWv
Mask LOS Rx Channel 5: Writing 1 Prevents IntL generation, Default = 0
113
4
RWv
Mask LOS Rx Channel 4: Writing 1 Prevents IntL generation, Default = 0
113
3
RWv
Mask LOS Rx Channel 3: Writing 1 Prevents IntL generation, Default = 0
113
2
RWv
Mask LOS Rx Channel 2: Writing 1 Prevents IntL generation, Default = 0
113
1
RWv
Mask LOS Rx Channel 1: Writing 1 Prevents IntL generation, Default = 0
113
0
RWv
Mask LOS Rx Channel 0: Writing 1 Prevents IntL generation, Default = 0
114-115
all
RWv
Reserved: Coded 00h
116
7
RWv
Mask Internal High Temperature Alarm: Writing 1 Prevents IntL generation, Default = 0
116
6
RWv
Mask Internal Low Temperature Alarm: Writing 1 Prevents IntL generation, Default = 0
116
5-0
RWv
Reserved
117
7
RWv
Mask Internal High 3.3 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
6
RWv
Mask Internal Low 3.3 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
5-4
RWv
Reserved
117
3
RWv
Mask Internal High 2.5 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
2
RWv
Mask Internal Low 2.5 Vcc Alarm: Writing 1 Prevents IntL generation, Default = 0
117
1-0
RWv
Reserved
118
all
RWv
Reserved: Coded 00h
119-122
all
RW
Reserved: Coded 00h
123-126
all
RW
Reserved: Coded 00h
127
all
RWv
Page Select Byte
40
Rx Memory Map 00h Upper Page
Receiver serial id page 00h entries follow. Description of the registers can be found in Section 9 below.
Address
Byte
Contents
Bit
Code
Type
Field Name/Description
128
all
00h
RO
Type Identifier: Coded 00h for unspecified. See SFF-8472 for reference
129
all
01000000b
RO
Module Description: Coded for < 2.0 W
130
all
11000000b
RO
Required Power Supplies: Coded for 3.3V & 2.5V supplies
131
all
01010000b
RO
Max Recommended Operating Case Temperature in Degrees C: Coded for 80˚C
132
all
00011001b
RO
Min Bit Rate in 100 Mb/s units: Coded for 2500 Mb/s
133
all
00111111b
RO
Max Bit Rate in 100 Mb/s units: Coded for 6250 Mb/s
134-135 all
00h
RO
Nominal Laser Wavelength (Wavelength in nm = value / 20): Coded 00h for Rx
136-137 all
00h
RO
138
all
00101000b
RO
Wavelength deviation from nominal (tolerance in nm = +/- value / 200):
Coded 00h for Rx
Supported Flags/Actions: Coded for Rx LOS, Output Squelch for LOS, Alarm Flags
139
all
00110101b
RO
Supported Monitors: Coded for Rx Input, Pave, Internal Temp, Elapsed Time
140
all
01100000b
RO
Supported Monitors: Coded for 3.3V, 2.5V
141
all
10101000b
RO
Supported Controls: Coded for Ch Disable, Squelch Disable, Rate Select
142
all
10100011b
RO
143
all
00h
RO
Supported Controls: Coded for Rx Amplitude, Rx De-emphasis, Ch Polarity Flip,
Addressing
Supported Functions
144-151 all
00h
RO
Reserved
152-167 all
41h 56h 41h
47h 4Fh 20h
20h x10
00h 17h 6Ah
RO
Vendor Name in ASCII: Coded “AVAGO” for Avago Technologies, Spaces (20h) for
unused characters
RO
Vendor OUI (IEEE ID): Coded “00h 17h 6Ah” for Avago Technologies
41h 46h 42h
52h 2Dh 37h
38h 35h 42h
…
30h 32h
RO
Vendor Part Number in ASCII: AFBR-785B… where bytes 180 through 186 vary with
selected option, Spaces (20h) for unused characters
168-170 all
171-186 all
187-188 all
RO
Vendor Revision Number in ASCII: Coded “02”
189-204 all
RO
Vendor Serial Number (ASCII): Varies by unit
205-212 all
RO
Vendor Date Code YYYYMMDD (ASCII): Spaces (20h) for unused characters
213-222 all
RO
CLEI Code in ASCII: All spaces (20h) if unused
223
all
RO
Check sum addresses 128 through 222
224-255 all
RO
Vendor Specific: All zeroes if unused
41
Rx Memory Map 01h Upper Page
Details of receiver upper page 01h follow.
Address
Byte
Bit
Type
Field Name/Description
128
all
RO
Internal Temperature High Alarm Threshold MSB: Integer part coded in signed 2’s complement
129
all
RO
Internal Temperature High Alarm Threshold LSB: Fractional part in units of 1˚/256 coded in binary.
130
all
RO
Internal Temperature Low Alarm Threshold MSB: Integer part coded in signed 2’s complement
131
all
RO
Internal Temperature Low Alarm Threshold LSB: Fractional part in units of 1˚/256 coded in binary.
132-143
all
RO
Reserved
144-145
all
RO
146-147
all
RO
148-151
all
RO
Internal 3.3 Vcc High Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Internal 3.3 Vcc Low Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Reserved
152-153
all
RO
154-155
all
RO
156-159
all
RO
Internal 2.5 Vcc High Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Internal 2.5 Vcc Low Alarm Threshold: Voltage in 100 μV units coded as 16 bit unsigned integer, low
address is MSB.
Reserved
160-183
all
RO
Thresholds Reserved: Coded 00h
184-185
all
RO
186-187
all
RO
188-223
all
RO
Rx Optical Power All Channels High Alarm Threshold: Optical power in 0.1 μW units coded as 16 bit
unsigned integer, low address is MSB.
Rx Optical Power All Channels Low Alarm Threshold: Optical power in 0.1 μW units coded as 16 bit
unsigned integer, low address is MSB.
Thresholds Reserved: Coded 00h
224
all
RO
Check sum: Low order 8 bits of the sum of all bytes from 128 through 223 inclusive
225
7-1
RWn
Reserved: Coded 0000000b
225
0
RWn
IntL Pulse/Static Option: Writing 1 sets IntL to Static mode, Default is 0 for Pulse mode
226
7-4
RWn
Reserved: Coded 0000b
226
3
RWn
Output Polarity Flip Channel 11: Writing 1 inverts truth of the differential output pair, Default is 0.
226
2
RWn
Output Polarity Flip Channel 10: Writing 1 inverts truth of the differential output pair, Default is 0.
226
1
RWn
Output Polarity Flip Channel 9: Writing 1 inverts truth of the differential output pair, Default is 0.
226
0
RWn
Output Polarity Flip Channel 8: Writing 1 inverts truth of the differential output pair, Default is 0.
227
7
RWn
Output Polarity Flip Channel 4: Writing 1 inverts truth of the differential output pair, Default is 0.
227
6
RWn
Output Polarity Flip Channel 6: Writing 1 inverts truth of the differential output pair, Default is 0.
227
5
RWn
Output Polarity Flip Channel 5: Writing 1 inverts truth of the differential output pair, Default is 0.
227
4
RWn
Output Polarity Flip Channel 4: Writing 1 inverts truth of the differential output pair, Default is 0.
227
3
RWn
Output Polarity Flip Channel 3: Writing 1 inverts truth of the differential output pair, Default is 0.
227
2
RWn
Output Polarity Flip Channel 2: Writing 1 inverts truth of the differential output pair, Default is 0.
227
1
RWn
Output Polarity Flip Channel 1: Writing 1 inverts truth of the differential output pair, Default is 0.
227
0
RWn
Output Polarity Flip Channel 0: Writing 1 inverts truth of the differential output pair, Default is 0.
228
7-4
RWn
Rx Output Amplitude Control: Channel 11. See below for code description. Default = 0011b
228
3-0
RWn
Rx Output Amplitude Control: Channel 10. See below for code description. Default = 0011b
229
7-4
RWn
Rx Output Amplitude Control: Channel 9. See below for code description. Default = 0011b
229
3-0
RWn
Rx Output Amplitude Control: Channel 8. See below for code description. Default = 0011b
230
7-4
RWn
Rx Output Amplitude Control: Channel 7. See below for code description. Default = 0011b
230
3-0
RWn
Rx Output Amplitude Control: Channel 6. See below for code description. Default = 0011b
231
7-4
RWn
Rx Output Amplitude Control: Channel 5. See below for code description. Default = 0011b
42
231
3-0
RWn
Rx Output Amplitude Control: Channel 4. See below for code description. Default = 0011b
232
7-4
RWn
Rx Output Amplitude Control: Channel 3. See below for code description. Default = 0011b
232
3-0
RWn
Rx Output Amplitude Control: Channel 2. See below for code description. Default = 0011b
233
7-4
RWn
Rx Output Amplitude Control: Channel 1. See below for code description. Default = 0011b
233
3-0
RWn
Rx Output Amplitude Control: Channel 0. See below for code description. Default = 0011b
234
7-4
RWn
Rx Output De-emphasis Control: Channel 11. See below for code description. Default = 0
234
3-0
RWn
Rx Output De-emphasis Control: Channel 10. See below for code description. Default = 0
235
7-4
RWn
Rx Output De-emphasis Control: Channel 9. See below for code description. Default = 0
235
3-0
RWn
Rx Output De-emphasis Control: Channel 8. See below for code description. Default = 0
236
7-4
RWn
Rx Output De-emphasis Control: Channel 7. See below for code description. Default = 0
236
3-0
RWn
Rx Output De-emphasis Control: Channel 6. See below for code description. Default = 0
237
7-4
RWn
Rx Output De-emphasis Control: Channel 5. See below for code description. Default = 0
237
3-0
RWn
Rx Output De-emphasis Control: Channel 4. See below for code description. Default = 0
238
7-4
RWn
Rx Output De-emphasis Control: Channel 3. See below for code description. Default = 0
238
3-0
RWn
Rx Output De-emphasis Control: Channel 2. See below for code description. Default = 0
239
7-4
RWn
Rx Output De-emphasis Control: Channel 1. See below for code description. Default = 0
239
3-0
RWn
Rx Output De-emphasis Control: Channel 0. See below for code description. Default = 0
240-243
all
RWn
Reserved: Coded 00h
244-249
all
RWv
Reserved: Coded 00h
250
7
RWv
Mask High Rx Power Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
250
6
RWv
Mask Low Rx Power Alarm Channel 11: Writing 1 Prevents IntL generation, Default = 0
250
5-4
RWv
Reserved
250
3
RWv
Mask High Rx Power Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
250
2
RWv
Mask Low Rx Power Alarm Channel 10: Writing 1 Prevents IntL generation, Default = 0
250
1-0
RWv
Reserved
251
7
RWv
Mask Bt High Rx Power Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
251
6
RWv
Mask Low Rx Power Alarm Channel 9: Writing 1 Prevents IntL generation, Default = 0
251
5-4
RWv
Reserved
251
3
RWv
Mask High Rx Power Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
251
2
RWv
Mask Low Rx Power Alarm Channel 8: Writing 1 Prevents IntL generation, Default = 0
251
1-0
RWv
Reserved
252
7
RWv
Mask High Rx Power Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
252
6
RWv
Mask Low Rx Power Alarm Channel 7: Writing 1 Prevents IntL generation, Default = 0
252
5-4
RWv
Reserved
252
3
RWv
Mask High Rx Power Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
252
2
RWv
Mask Low Rx Power Alarm Channel 6: Writing 1 Prevents IntL generation, Default = 0
252
1-0
RWv
Reserved
253
7
RWv
Mask High Rx Power Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
253
6
RWv
Mask Low Rx Power Alarm Channel 5: Writing 1 Prevents IntL generation, Default = 0
253
5-4
RWv
Reserved
253
3
RWv
Mask High Rx Power Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
253
2
RWv
Mask Low Rx Power Alarm Channel 4: Writing 1 Prevents IntL generation, Default = 0
253
1-0
RWv
Reserved
254
7
RWv
Mask High Rx Power Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
254
6
RWv
Mask Low Rx Power Alarm Channel 3: Writing 1 Prevents IntL generation, Default = 0
254
5-4
RWv
Reserved
254
3
RWv
Mask High Rx Power Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
43
254
2
RWv
Mask Low Rx Power Alarm Channel 2: Writing 1 Prevents IntL generation, Default = 0
254
1-0
RWv
Reserved
255
7
RWv
Mask High Rx Power Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
255
6
RWv
Mask Low Rx Power Alarm Channel 1: Writing 1 Prevents IntL generation, Default = 0
255
5-4
RWv
Reserved
255
3
RWv
Mask High Rx Power Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
255
2
RWv
Mask Low Rx Power Alarm Channel 0: Writing 1 Prevents IntL generation, Default = 0
255
1-0
RWv
Reserved
Receiver Output Amplitude Control Code Description
Control registers 228 through 233 permit output signal amplitude selection. Four bit code blocks (either bits 7 through
4 or 3 through 0 where bit 7 or 3 is the msb) are assigned to each channel. Codes 1xxx are reserved. Code 0111 calls for
full scale signal amplitude and code 0000 calls for minimum signal amplitude. See table below.
Code
Receiver Output Amplitude – No De-emphasis
Min
Nominal
Max
Units
1xxxb
Reference
Reserved
0111b
850
mVpp
0110b
760
mVpp
0101b
670
mVpp
0100b
580
mVpp
0011b
490
mVpp
0010b
400
mVpp
0001b
310
mVpp
0000b
220
mVpp
Full Scale
Default setting
Receiver Output De-emphasis Control Code Description
Control registers 234 through 239 permit output de-emphasis selection. Four bit code blocks (either bits 7 through 4 or
3 through 0 where bit 7 or 3 is the msb) are assigned to each channel.
Codes 1xxx are reserved.
Code 0111 calls for full scale, 6 dB, de-emphasis and code 0000 calls for no de-emphasis.
Intermediate code values yield intermediate de-emphasis levels
44
Serial ID 00h Upper Page Description
Description of Serial id page 00h codes follows.
Byte 128 Module Type
Address
Byte
Field Name/Description
Module Type
Code
128
Type Identifier: See SFF-8472 for reference, also SFP & XFP MSA, Coded 00h if unspecified.
Byte 129 Module Description
Address
Byte
Bit
Code
Field Name/Description
129
7-6
00b
Power Class 1: Module Power Consumption < 1.5 W
7-6
01b
Power Class 2: Module Power Consumption < 2.0 W
7-6
10b
Power Class 3: Module Power Consumption < 2.5 W
7-6
11b
Power Class 4: Module Power Consumption < 3.5 W
5
Coded 1 for Tx CDR provided; else coded 0
4
Coded 1 for Rx CDR provided; else coded 0
3
Coded 1 for Required Reference Clock; else coded 0
2
Coded 1 for Page 02 provided; else coded 0
1
Coded 1 for Controlled Launch Transmitter (TIA 492AAAC); else coded 0
0
Reserved
Byte 130 Module Description: Required Power Supplies
Address
Byte
Field Name/Description
Bit
130
7
3.3 V, Coded 1 if required, else coded 0.
6
2.5 V, Coded 1 if required, else coded 0.
5
1.8 V, Coded 1 if required, else coded 0.
4
Vo Supply, Coded 1 if required, else coded 0.
3
Variable Supply, Coded 1 if required, else coded 0.
2-0
Reserved
Code
Byte 131 Module Description: Max Recommended Operating Case Temperature
Address
Byte
Field Name/Description
Bit
131
Code
Max Tc = binary value x 1.0˚C
Byte 132 Module Description Min Signal Rate per channel
Address
Byte
Code
132
00h
Unknown/unspecified
rest
Min Signal Rate = binary value x 100 Mb/s
45
Field Name/Description
Byte 133 Module Description Max Signal Rate per channel
Address
Byte
Field Name/Description
Code
133
00h
Unknown/unspecified
Max Signal Rate = binary value x 100 Mb/s
Byte 134 - 137 Module Description Wavelength & Tolerance
Address
Byte
Field Name/Description
Code
134-135
Nominal Center Wavelength: Wavelength in nm = binary value / 20, Coded 00b if unspecified/unused.
Wavelength Tolerance: Tolerance in nm = ± binary value / 200, Coded 00b if unspecified/
unused.
136-137
Byte 138 Supported Functions – Flags/Actions
Address
Byte
Bit
Field Name/Description
138
7
Coded 1 for Tx Fault Flag provided, else coded 0
6
Coded 1 for Tx LOS Flag provided, else coded 0
5
Coded 1 for Rx LOS Flag provided, else coded 0
4
Coded 1 for CDR LOL Flag provided, else coded 0
3
Coded 1 for Output Squelch for LOS provided, else coded 0
2
Coded 1 for Monitor Alarm & Warning Flags provided, coded 0 for Monitor Alarm Flags
provided
Reserved
Code
1-0
Byte 139 - 140 Supported Functions - Monitors
Address
Byte
Bit
139
7
Coded 1 for Tx Bias Monitor, else coded 0
139
6
Coded 1 for Tx LOP Monitor, else coded 0
139
5
139
4
Coded 1 for individual Rx Input Power Monitors, coded 0 for single-channel or group monitor
Coded 1 for Rx Input Power reported as Pave, coded 0 for reported as OMA
139
3
Coded 1 for Case Temperature Monitor, else coded 0
139
2
Coded 1 for Internal Temperature Monitor, else coded 0
139
1
Coded 1 for Peak Temperature Monitor, else coded 0
139
0
Coded 1 for Elapsed Time Monitor, else coded 0
140
7
Coded 1 for BER Monitor, else coded 0
140
6
Coded 1 for Internal 3.3 V Vcc Monitor, else coded 0
140
5
Coded 1 for Internal 2.5 V Vcc Monitor, else coded 0
140
4
Coded 1 for Internal 1.8 V Vcc Monitor, else coded 0
140
3
Coded 1 for Internal Vo Vcc Monitor, else coded 0
140
2
Coded 1 for TEC current Monitor, else coded 0
140
1-0
Reserved
46
Field Name/Description
Code
Byte 141 Supported Functions – Controls
Address
Byte
Field Name/Description
Bit
Code
141
7-6
00
Channel Disable Control not provided/unspecified
7-6
01
Global Channel Disable Control implemented
7-6
10
Individual and independent Channel Disable Control implemented
7-6
11
Reserved
5-4
00
Squelch Disable Control not provided/unspecified
5-4
01
Global Squelch Disable Control implemented
5-4
10
Individual and independent Channel Squelch Control implemented
5-4
11
Reserved
3-2
00
Rate Select Control not provided/unspecified
3-2
01
Global Rate Select Control implemented
3-2
10
Individual and independent Rate Select Control implemented
3-2
11
Reserved
1-0
00
Tx Input Equalization Control not provided/unspecified
1-0
01
Global Tx Input Equalization Control implemented
1-0
10
Individual and independent Tx Input Equalization Control implemented
1-0
11
Reserved
Byte 142 Supported Functions – Controls
Address
Byte
Bit
Code
Field Name/Description
142
7-6
00
Rx Output Amplitude Control not provided/unspecified
7-6
01
Global Rx Output Amplitude Control implemented
7-6
10
Individual and independent Rx Output Amplitude Control implemented
7-6
11
Reserved
5-4
00
Rx Output De-emphasis Control not provided/unspecified
5-4
01
Global Rx Output De-emphasis Control implemented
5-4
10
Individual and independent Rx Output De-emphasis Control implemented
5-4
11
Reserved
3
Coded 1 for Tx Margin Mode provided, else coded 0
2
Coded 1 for Channel Reset Control provided, else coded 0
1
Coded 1 for Channel Polarity Flip Control provided, else coded 0
0
Coded 1 for Module Addressing Control provided, else coded 0
Byte 143 Supported Functions
Address
Byte
Bit
143
47
Field Name/Description
Code
7
Coded 1 for FEC Control, else coded 0
6
Coded 1 for PEC Control, else coded 0
5
Coded 1 for JTAG Control, else coded 0
4
Coded 1 for AC-JTAG Control, else coded 0
3
Coded 1 for BIST, else coded 0
2
Coded 1 for TEC Temperature Control, else coded 0
1
Coded 1 for Sleep Mode Set Control provided, else coded 0
0
Coded 1 for CDR Bypass Control provided, else coded 0
Byte144 - 151 Reserved
Address
Byte
Field Name/Description
Bit
Code
144-151
Reserved: Coded 00h
Byte 152 - 221 Vendor Information
Address
Byte
Field Name/Description
Bit
Code
152-167
Vendor Name ASCII – 16 bytes
168-170
Vendor OUI – 3 bytes; Unspecified where coded all zeroes
171-186
Vendor Part Number ASCII – 16 bytes
187-188
Vendor Revision Number ASCII – 2 bytes
189-204
Vendor Serial Number ASCII – 16 bytes
205-212
Vendor Date Code ASCII – 8 bytes; coded YYYYMMDD with spaces (20h) for unused characters
CLEI Code – 10 bytes; Unspecified where coded all zeroes
213-222
Byte 223 Check Sum for bytes 128 through 222
Address
Byte
Field Name/Description
Bit
Code
223
Check Code – 1 byte: Low order 8 bits of the sum of all bytes from 128 through 222 inclusive.
Byte 224 - 255 Vendor Specific
Address
Byte
224-255
Field Name/Description
Bit
Code
Vendor Specific – 32 bytes
For product information and a complete list of distributors, please go to our web site:
www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries.
Data subject to change. Copyright © 2005-2015 Avago Technologies. All rights reserved.
AV02-0854EN - July 24, 2015
Similar pages