IDT 9FG1201HGLF

DATASHEET
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, &
FBD
Description
Features/Benefits
The ICS9FG1201H follows the Intel DB1200G Rev 1.0 Differential
Buffer Specification. This buffer provides 12 output clocks for CPU
Host Bus, PCI-Express, or Fully Buffered DIMM applications. The
outputs are configured with two groups. Both groups (DIF 9:0) and
(DIF 11:10) can be equal to or have a gear ratio to the input clock. A
differential CPU clock from a CK410B or CK410B+ main clock
generator, such as the ICS932S421, drives the ICS9FG1201. The
ICS9FG1201H can provide outputs up to 400MHz
•
•
•
Key Specifications
•
•
•
DIF output cycle-to-cycle jitter < 50ps
DIF output-to-output skew < 50ps within a group
DIF output-to-output skew < 100ps across all outputs
•
•
56-pin SSOP/TSSOP package
RoHS compliant packaging
•
•
•
•
•
Drives 2 channels of 4 FBDIMMs (total of 8 FBDIMMs)
Power up default is all outputs in 1:1 mode
DIF_(9:0) can be “gear-shifted” from the input CPU Host
Clock
DIF_(11:10) can be “gear-shifted” from the input CPU Host
Clock
Spread spectrum compatible
Supports output clock frequencies up to 400 MHz
8 Selectable SMBus addresses
SMBus address determines PLL or Bypass mode
Functional Block Diagram
OE#
OE(9:0)#
SPREAD
COMPATIBLE
PLL
GEAR
SHIFT
LOGIC
STOP
LOGIC
SPREAD
COMPATIBLE
PLL
GEAR
SHIFT
LOGIC
STOP
LOGIC
2
DIF(11:10)
10
CLK_IN
CLK_IN#
HIGH_BW#
FS_A_410
VTT_PWRGD#/PD
SMB_A0
SMB_A1
SMB_A2_PLLBYP#
SMBDAT
SMBCLK
10
DIF(9:0)
CONTROL
LOGIC
IREF
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
1
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
HIGH_BW#
CLK_IN
CLK_IN#
SMB_A0
OE0#
DIF_0
DIF_0#
OE1#
DIF_1
DIF_1#
VDD
GND
DIF_2
DIF_2#
OE2#
DIF_3
DIF_3#
OE3#
DIF_4
DIF_4#
OE4#
VDD
GND
DIF_5
DIF_5#
OE5#
SMB_A1
SMBDAT
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
ICS9FG1201H
Pin Configuration
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
VDDA
GNDA
IREF
OE10_11#
DIF_11
DIF_11#
VDD
GND
DIF_10
DIF_10#
FS_A_410
VTT_PWRGD#/PD
OE9#
DIF_9
DIF_9#
OE8#
DIF_8
DIF_8#
VDD
GND
DIF_7
DIF_7#
OE7#
DIF_6
DIF_6#
OE6#
SMB_A2_PLLBYP#
SMBCLK
56-pin SSOP & TSSOP
Functionality Table
DIF_(9:0) Output DIF_(11:10) Output
MHz
MHz
1
100.00
100.00
1
133.33
133.33
1
166.66
166.66
1
RESERVED
0
200.00
200.00
200.00
0
266.66
266.66
266.66
0
333.33
333.33
333.33
0
400.00
400.00
400.00
1. FS_A_410 is a low-threshold input. Please see the VIL_FS and VIH_FS
specifications in the Input/Supply/Common Output Parameters Table for correct values.
1
FS_A_410
CLK_IN (CPU FSB)
MHz
100.00
133.33
166.66
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
2
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Power Groups
Pin Number
VDD
GND
56
55
11,22,38,50 12,23,37,49
Description
Main PLL, Analog
DIF clocks
Pin Description
Pin # Pin Name
Type
1
HIGH_BW#
IN
2
3
4
CLK_IN
CLK_IN#
SMB_A0
IN
IN
IN
5
OE0#
IN
6
7
DIF_0
DIF_0#
8
OE1#
9
10
11
12
13
14
DIF_1
DIF_1#
VDD
GND
DIF_2
DIF_2#
15
OE2#
16
17
DIF_3
DIF_3#
18
OE3#
19
20
DIF_4
DIF_4#
21
OE4#
22
23
24
25
VDD
GND
DIF_5
DIF_5#
26
OE5#
IN
27
28
SMB_A1
SMBDAT
IN
I/O
OUT
OUT
IN
OUT
OUT
PWR
PWR
OUT
OUT
IN
OUT
OUT
IN
OUT
OUT
IN
PWR
PWR
OUT
OUT
Pin Description
3.3V input for selecting PLL Band Width
0 = High, 1= Low
Input for reference clock.
"Complementary" reference clock input.
SMBus address bit 0 (LSB)
Active low input for enabling DIF pair 0.
1 = tri-state outputs, 0 = enable outputs
0.7V differential true clock output
0.7V differential complement clock output
Active low input for enabling DIF pair 1.
1 = tri-state outputs, 0 = enable outputs
0.7V differential true clock output
0.7V differential complement clock output
Power supply, nominal 3.3V
Ground pin.
0.7V differential true clock output
0.7V differential complement clock output
Active low input for enabling DIF pair 2.
1 = tri-state outputs, 0 = enable outputs
0.7V differential true clock output
0.7V differential complement clock output
Active low input for enabling DIF pair 3.
1 = tri-state outputs, 0 = enable outputs
0.7V differential true clock output
0.7V differential complement clock output
Active low input for enabling DIF pair 4
1 = tri-state outputs, 0 = enable outputs
Power supply, nominal 3.3V
Ground pin.
0.7V differential true clock output
0.7V differential complement clock output
Active low input for enabling DIF pair 5.
1 = tri-state outputs, 0 = enable outputs
SMBus address bit 1
Data pin of SMBUS circuitry, 5V tolerant
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
3
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Pin Description (continued)
Pin # Pin Name
29
SMBCLK
Type
IN
30
SMB_A2_PLLBYP#
IN
31
OE6#
IN
32
33
DIF_6#
DIF_6
34
OE7#
35
36
37
38
39
40
DIF_7#
DIF_7
GND
VDD
DIF_8#
DIF_8
41
OE8#
42
43
DIF_9#
DIF_9
44
OE9#
IN
45
VTT_PWRGD#/PD
IN
46
FS_A_410
IN
47
48
49
50
51
52
DIF_10#
DIF_10
GND
VDD
DIF_11#
DIF_11
53
OE10_11#
54
IREF
OUT
55
56
GNDA
VDDA
PWR
PWR
OUT
OUT
IN
OUT
OUT
PWR
PWR
OUT
OUT
IN
OUT
OUT
OUT
OUT
PWR
PWR
OUT
OUT
IN
Pin Description
Clock pin of SMBUS circuitry, 5V tolerant
SMBus address bit 2. When Low, the part operates as a fanout buffer
with the PLL bypassed. When High, the part operates as a zero-delay
buffer (ZDB) with the PLL operating.
0 = fanout mode (PLL bypassed), 1 = ZDB mode (PLL used)
Active low input for enabling DIF pair 6.
1 = tri-state outputs, 0 = enable outputs
0.7V differential complement clock output
0.7V differential true clock output
Active low input for enabling DIF pair 7.
1 = tri-state outputs, 0 = enable outputs
0.7V differential complement clock output
0.7V differential true clock output
Ground pin.
Power supply, nominal 3.3V
0.7V differential complement clock output
0.7V differential true clock output
Active low input for enabling DIF pair 8.
1 = tri-state outputs, 0 = enable outputs
0.7V differential complement clock output
0.7V differential true clock output
Active low input for enabling DIF pair 9.
1 = tri-state outputs, 0 = enable outputs
Vtt_PwrGd# is an active low input used to determine when latched
inputs are ready to be sampled. PD is an asynchronous active high
input pin used to put the device into a low power state. The internal
clocks, PLLs and the crystal oscillator are stopped.
3.3V tolerant low threshold input for CPU frequency selection. This
pin requires CK410 FSA. Refer to input electrical characteristics for
Vil_FS and Vih_FS threshold values.
0.7V differential complement clock output
0.7V differential true clock output
Ground pin.
Power supply, nominal 3.3V
0.7V differential complement clock output
0.7V differential true clock output
Active low input for enabling output pairs 10 and 11.
1 = tri-state outputs, 0 = enable outputs
This pin establishes the reference current for the differential currentmode output pairs. This pin requires a fixed precision resistor tied to
ground in order to establish the appropriate current. 475 ohms is the
standard value.
Ground pin for the PLL core.
3.3V power for the PLL core.
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
4
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
ICS9FG1201 Programmable Gear Ratios
FS_A_410
Bit 3
Bit 2
Bit 1
Bit 0
SMBus
Byte 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Input Output Gear Ratio
(m)
(n)
(n/m)
Input (CPU FSB) and Output
Frequencies (MHz)
200.0
3
5
12
2
5
8
3
4
6
1
5
4
3
2
3
1
1
2
5
1
3
5
2
3
5
1
6
5
4
3
5
2
0.333
0.400
0.417
0.500
0.600
0.625
0.667
0.750
0.833
1.000
1.200
1.250
1.333
1.500
1.667
2.000
266.7
320.0
333.3
400.0
66.7
88.9
106.7
111.1 133.3
80.0 106.7
128.0
133.3 160.0
83.3 111.1
133.3
138.9 166.7
100.0 133.3
160.0
166.7 200.0
120.0 160.0
192.0
200.0 240.0
125.0 166.7
200.0
208.3 250.0
133.3 177.8
213.3
222.2 266.7
150.0 200.0
240.0
250.0 300.0
166.7 222.2
266.7
277.8 333.3
200.0 266.7
320.0
333.3 400.0
240.0 320.0
384.0
400.0
NA
250.0 333.3
400.0
NA
NA
266.7 355.6
NA
NA
NA
300.0 400.0
NA
NA
NA
333.3
NA
NA
NA
NA
400.0
NA
NA
NA
NA
CLK IN (CPU FSB) Frequency (MHz)
100 133.33
160
166.67
1 0 0 0 0
3
1
0.333
1 0 0 0 1
5
2
0.400
NA
53.3
64.0
66.7
1 0 0 1 0
12
5
0.417
NA
55.6
66.7
69.4
1 0 0 1 1
2
1
0.500
50.0
66.7
80.0
83.3
1 0 1 0 0
5
3
0.600
60.0
80.0
96.0
100.0
1 0 1 0 1
8
5
0.625
62.5
83.3
100.0
104.2
1 0 1 1 0
3
2
0.667
66.7
88.9
106.7
111.1
1 0 1 1 1
5
4
0.800
80.0 106.7
128.0
133.3
1 1 0 0 0
6
5
0.833
NA
111.1
133.3
138.9
1 1 0 0 1
1
1
1.000
100.0 133.3
160.0
166.7
1 1 0 1 0
5
6
1.200
120.0 160.0
192.0
200.0
1 1 0 1 1
4
5
1.250
125.0 166.7
200.0
208.3
1 1 1 0 0
3
4
1.333
133.3 177.8
213.3
222.2
1 1 1 0 1
2
3
1.500
150.0 200.0
1 1 1 1 0
3
5
1.667
166.7 222.2
266.7
277.8
1 1 1 1 1
1
2
2.000
200.0 266.7
320.0
333.3
Note: Lines in BOLD are Power-up defaults for FS_A_410 = 0 and 1 respectively.
Shaded areas are shown for reference only and are not necessarily valid operating points
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
5
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
ICS 9FG1201H 1:1 PLL Programming
Byte 8,
bit 2
FSC
Byte 8,
bit 1
FSB
Byte 8,
bit 0
FS_A_410
1
0
1
0
0
1
0
1
1
0
1
0
0
0
0
1
0
0
1
1
1
1
0
1
CLK_IN
1:1 DIF
(CPU FSB)
Outputs
MHz
MHz
100.00
100.00
133.33
133.33
166.67
166.67
200.00
200.00
266.67
266.67
333.33
333.33
400.00
400.00
Reserved
Notes
3
3
1
3
3
3
2
Notes:FS_A_410 = 1
1. Powerup Default for FS_A_410 = 1
2. Powerup Default for FS_A_410 = 0
3. Setting the exact FSB frequency after Power up is required for best phase noise performance.
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
6
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
9FG1201/2 SMBus Address Mapping
when using CK410B+ and DB400/800
PLL BYPASS MODE
SMB_A2_PLLBYP# = 0
SMB_A(2:0) = 000
SMB Adr: D0
9FG1201/2
(DB1200G)
SMB_A(2:0) = 001
SMB Adr: D2
9FG1201/2
(DB1200G)
OR
SMB Adr: D2
932S421
(CK410B+)
OR
SMB Adr: DC
9DB401/801
(DB400/800)
SMB_A(2:0) = 010
SMB Adr: D4
9FG1201/2
(DB1200G)
SMB_A(2:0) = 011
SMB Adr: D6
` 9FG1201/2
(DB1200G)
SMB_A(2:0) = 100
SMB Adr: D8
9FG1201/2
(DB1200G)
PLL ZDB MODE
SMB_A2_PLLBYP# = 1
SMB_A(2:0) = 101
SMB Adr: DA
9FG1201/2
(DB1200G)
SMB_A(2:0) = 110
SMB Adr: DC
9FG1201/2
(DB1200G)
SMB_A(2:0) = 111
SMB Adr: DE
9FG1201/2
(DB1200G)
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
7
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
General SMBus serial interface information for the ICS9FG1201H
How to Write:
How to Read:
Controller (host) sends a start bit.
Controller (host) sends the write address D0 (h)
ICS clock will acknowledge
Controller (host) sends the begining byte location = N
ICS clock will acknowledge
Controller (host) sends the data byte count = X
ICS clock will acknowledge
Controller (host) starts sending Byte N through
Byte N + X -1
• ICS clock will acknowledge each byte one at a time
• Controller (host) sends a Stop bit
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
Index Block Read Operation
Index Block Write Operation
Controller (Host)
starT bit
T
Slave Address D0(h)*
WRite
WR
Controller (host) will send start bit.
Controller (host) sends the write address D0 (h)
ICS clock will acknowledge
Controller (host) sends the begining byte
location = N
ICS clock will acknowledge
Controller (host) will send a separate start bit.
Controller (host) sends the read address D1 (h)
ICS clock will acknowledge
ICS clock will send the data byte count = X
ICS clock sends Byte N + X -1
ICS clock sends Byte 0 through byte X (if X(h)
was written to byte 8).
Controller (host) will need to acknowledge each byte
Controllor (host) will send a not acknowledge bit
Controller (host) will send a stop bit
Controller (Host)
T
starT bit
Slave Address D0(h)*
WR
WRite
ICS (Slave/Receiver)
ICS (Slave/Receiver)
ACK
ACK
Beginning Byte = N
Beginning Byte = N
ACK
ACK
RT
Repeat starT
Slave Address D1(h)*
RD
ReaD
Data Byte Count = X
ACK
Beginning Byte N
ACK
X Byte
ACK
Data Byte Count = X
ACK
Beginning Byte N
Byte N + X - 1
ACK
X Byte
ACK
P
stoP bit
Byte N + X - 1
N
P
Not acknowledge
stoP bit
* Note: See SMBus Address Mapping (page 7), for programming SMBus Read/Write Address
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
8
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBusTable: Gear Ratio Select Register
Byte 0
Pin #
Name
Control Function
DIF(9:0)
Group of 10 gear ratio enable
Bit 7
DIF(11:10)
Group of 2 gear ratio enable
Bit 6
Reserved
Bit 5
Gear Ratio FS4 (FS_A_410)
Bit 4
Gear Ratio FS3
Bit 3
Gear Ratio FS2
Bit 2
Gear Ratio FS1
Bit 1
Gear Ratio FS0
Bit 0
Type
0
1
RW Gear Ratio
1:1
RW Gear Ratio
1:1
RW
RW
See 9FG1201
RW
Programmable Gear
RW
Ratios Table
RW
RW
PWD
1
1
1
Latch
1
0
1
1
SMBusTable: Output Control Register
Byte 1
Pin #
Name
35, 36
DIF_7
Bit 7
32, 33
DIF_6
Bit 6
24, 25
DIF_5
Bit 5
19,20
DIF_4
Bit 4
16,17
DIF_3
Bit 3
13,14
DIF_2
Bit 2
9,10
DIF_1
Bit 1
6,7
DIF_0
Bit 0
Type
RW
RW
RW
RW
RW
RW
RW
RW
1
Enable
Enable
Enable
Enable
Enable
Enable
Enable
Enable
PWD
1
1
1
1
1
1
1
1
1
PWD
1
1
1
1
1
1
1
1
Control Function
Output Control
Output Control
Output Control
Output Control
Output Control
Output Control
Output Control
Output Control
0
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
Hi-Z
SMBusTable: Output and PLL BW Control Register
Byte 2
Pin #
Name
Control Function
Type
0
Reserved
Bit 7
see note
PLL_BW# adjust
RW
High BW
Bit 6
see note
BYPASS# test mode / PLL
RW
Bypass
Bit 5
Reserved
Bit 4
51,52
DIF_11
Output Control
RW
Hi-Z
Bit 3
47,48
DIF_10
Output Control
RW
Hi-Z
Bit 2
42,43
DIF_9
Output Control
RW
Hi-Z
Bit 1
DIF_8
Output Control
RW
Hi-Z
39,40
Bit 0
Note: Bit 6 is wired OR to the pin 1 input, any 0 selects High BW
Note: Bit 5 is wired OR to the pin 30 input, any 0 selects Fanout Bypass mode
SMBusTable: Output Enable Readback Register
Byte 3
Pin #
Name
Control Function
34
Readback - OE7# Input
Bit 7
31
Readback - OE6# Input
Bit 6
26
Readback - OE5# Input
Bit 5
21
Readback - OE4# Input
Bit 4
18
Readback - OE3# Input
Bit 3
15
Readback - OE2# Input
Bit 2
8
Readback - OE1# Input
Bit 1
5
Readback - OE0# Input
Bit 0
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Type
R
R
R
R
R
R
R
R
Low BW
PLL
Enable
Enable
Enable
Enable
0
1
Readback
Readback
Readback
Readback
Readback
Readback
Readback
Readback
PWD
X
X
X
X
X
X
X
X
1371F — 09/23/09
9
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBusTable: Output Enable Readback Register
Byte 4
Pin #
Name
Control Function
46
Readback - FS_A_410
Bit 7
1
Readback - HIGH_BW# In
Bit 6
30
Readback - SMB_A2_PLLBYP# In
Bit 5
Reserved
Bit 4
Reserved
Bit 3
53
Readback - OE10_11# Input
Bit 2
44
Readback - OE9# Input
Bit 1
41
Readback - OE8# Input
Bit 0
Type
R
R
R
R
R
R
R
R
0
SMBusTable: Vendor & Revision ID Register
Byte 5
Pin #
Name
Control Function
RID3
Bit 7
RID2
Bit 6
REVISION ID
RID1
Bit 5
RID0
Bit 4
VID3
Bit 3
VID2
Bit 2
VENDOR ID
VID1
Bit 1
VID0
Bit 0
Type
R
R
R
R
R
R
R
R
0
-
SMBusTable: DEVICE ID
Byte 6
Pin #
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Type
RW
RW
RW
RW
RW
RW
RW
RW
0
Type
RW
RW
RW
Writing to this register
RW
configures how many
RW
bytes will be read back.
RW
RW
RW
0
-
Name
Control Function
Device ID 7 (MSB)
Device ID 6
Device ID 5
Device ID 4
Device ID 3
Device ID 2
Device ID 1
Device ID 0
SMBusTable: Byte Count Register
Byte 7
Pin #
Name
BC7
Bit 7
BC6
Bit 6
BC5
Bit 5
BC4
Bit 4
BC3
Bit 3
BC2
Bit 2
BC1
Bit 1
BC0
Bit 0
Control Function
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1
PWD
X
X
X
X
X
X
X
X
1
-
PWD
X
X
X
X
0
0
0
1
1
PWD
1
1
0
0
0
0
0
1
1
-
PWD
0
0
0
0
1
0
0
1
Readback
Readback
Readback
Readback
Readback
Readback
Readback
Readback
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
1371F — 09/23/09
10
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBusTable: 1:1 PLL Frequency Selection
Byte 8
Pin #
Name
Control Function
RESERVED
Bit 7
RESERVED
Bit 6
RESERVED
Bit 5
RESERVED
Bit 4
RESERVED
Bit 3
Frequency Select C
Bit 2
Frequency Select B
Bit 1
FS_A_410
Bit 0
SMBusTable: Reserved Register
Byte 9
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
SMBus Table: M/N Programming Enable
Byte 10
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
-
M/N_EN
Type
RW
RW
RW
0
1
See 9FG1201H 1:1 PLL
Programming Table
PWD
0
0
0
0
0
x
1
Latch
Control Function
Type
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
0
1
PWD
0
0
0
0
0
0
0
0
Control Function
Type
Gear PLL and 1:1 PLL
M/N Programming
RW
Enable
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
0
1
PWD
Disable
Enable
0
SMBus Table: Gear PLL Frequency Control Register
Byte 11
Pin #
Name
Control Function
RESERVED
Bit 7
RESERVED
Bit 6
Gear PLL M Div5
Bit 5
Gear PLL M Div4
Bit 4
M Divider Programming
Gear PLL M Div3
Bit 3
bits
Gear PLL M Div2
Bit 2
Gear PLL M Div1
Bit 1
Gear PLL M Div0
Bit 0
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Type
RW
RW
RW
RW
RW
RW
X
X
X
X
X
X
X
0
1
See 9FG1201H M/N
programming Table
PWD
X
X
X
X
X
X
X
X
1371F — 09/23/09
11
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBus Table: Gear PLL Frequency Control Register
Byte 12
Pin #
Name
Control Function
Gear PLL N Div7
Bit 7
Gear PLL N Div6
Bit 6
Gear PLL N Div5
Bit 5
N Divider Programming
Gear PLL N Div4
Bit 4
bits
Gear PLL N Div3
Bit 3
Gear PLL N Div2
Bit 2
Gear PLL N Div1
Bit 1
Gear PLL N Div0
Bit 0
SMBusTable: Gear PLL Output Divider Register
Byte 13
Pin #
Name
Control Function
RESERVED
Bit 7
RESERVED
Bit 6
RESERVED
Bit 5
RESERVED
Bit 4
GoutDiv 3
Bit 3
GoutDiv 2
Bit 2
Gear Output Divider
GoutDiv 1
Bit 1
GoutDiv 1
Bit 0
Type
RW
RW
RW
RW
RW
RW
RW
RW
Type
RW
RW
RW
RW
0
1
See 9FG1201H M/N
programming Table
0
1
See Gear Output Divider
Table
PWD
X
X
X
X
X
X
X
X
PWD
0
0
0
0
X
X
X
X
SMBusTable: Reserved Register
Byte 14
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Control Function
Type
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
0
1
PWD
0
0
0
0
0
0
0
0
SMBusTable: Reserved Register
Byte 15
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Control Function
Type
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
0
1
PWD
0
0
0
0
0
0
0
0
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
12
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBusTable: Reserved Register
Byte 16
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Control Function
Type
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
SMBus Table: 1:1 PLL Frequency Control Register
Byte 17
Pin #
Name
Control Function
RESERVED
Bit 7
RESERVED
Bit 6
1:1 PLL M Div5
Bit 5
1:1 PLL M Div4
Bit 4
M Divider Programming
1:1 PLL M Div3
Bit 3
bits
1:1 PLL M Div2
Bit 2
1:1
PLL
M
Div1
Bit 1
1:1 PLL M Div0
Bit 0
SMBus Table: 1:1 PLL Frequency Control Register
Byte 18
Pin #
Name
Control Function
1:1 PLL N Div7
Bit 7
1:1 PLL N Div6
Bit 6
1:1 PLL N Div5
Bit 5
N Divider Programming
1:1 PLL N Div4
Bit 4
bits
1:1 PLL N Div3
Bit 3
1:1 PLL N Div2
Bit 2
1:1 PLL N Div1
Bit 1
1:1 PLL N Div0
Bit 0
Type
RW
RW
RW
RW
RW
RW
Type
RW
RW
RW
RW
RW
RW
RW
RW
SMBusTable: 1:1 PLL Output Divider Register
Byte 19
Pin #
Name
Control Function
Type
RESERVED
Bit 7
RESERVED
Bit 6
RESERVED
Bit 5
RESERVED
Bit 4
RW
1outDiv 3
Bit 3
RW
1outDiv 2
Bit 2
1:1 Output Divider
RW
1outDiv 1
Bit 1
RW
1outDiv
1
Bit 0
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
0
1
PWD
0
0
0
0
0
0
0
0
0
1
PWD
0
0
X
X
X
X
X
X
See 9FG1201H M/N
programming Table
0
1
See 9FG1201H M/N
programming Table
0
1
See 1:1 Output Divider
Table
PWD
X
X
X
X
X
X
X
X
PWD
0
0
0
0
X
X
X
X
1371F — 09/23/09
13
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SMBusTable: Reserved Register
Byte 20
Pin #
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Control Function
Type
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
RESERVED
SMBusTable: Test Byte Register
Byte 21
Test
Test Function
Type
`
ICS ONLY TEST
RW
Bit 7
ICS ONLY TEST
RW
Bit 6
ICS ONLY TEST
RW
Bit 5
ICS ONLY TEST
RW
Bit 4
ICS ONLY TEST
RW
Bit 3
ICS ONLY TEST
RW
Bit 2
ICS
ONLY
TEST
RW
Bit 1
ICS ONLY TEST
RW
Bit 0
Note: Do NOT write to Bit 21. Erratic device operation will result!
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
0
1
Test Result
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
Reserved
PWD
0
0
0
0
0
0
0
0
PWD
0
0
0
0
0
0
0
0
1371F — 09/23/09
14
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Absolute Max
PARAMETER
SYMBOL
CONDITIONS
3.3V Core Supply Voltage
3.3V Logic Supply Voltage
VDD_A
VDD_In
GND - 0.5
GND - 0.5
VDD + 0.5V
VDD + 0.5V
Storage Temperature
Ambient Operating Temp
Case Temperature
Input ESD protection
Ts
Tambient
Tcase
ESD prot
-65
0
150
70
115
Human Body Model
MIN
TYP
MAX
2000
UNITS Notes
V
V
°
C
°C
°C
V
1
1
1
1
1
1
Electrical Characteristics - Input/Supply/Common Output Parameters
TA = 0 - 70°C; Supply Voltage V DD = 3.3 V +/-5%
PARAMETER
SYMBOL
CONDITIONS
MIN
Input High Voltage
V IH
3.3 V +/-5%, Except CLK_IN
2
V DD + 0.3
V
1
Input Low Voltage
Input High Current
VIL
I IH
V SS - 0.3
-5
0.8
5
V
uA
1
Input Low Current
I IL1
3.3 V +/-5%, Except CLK_IN
VIN = VDD
VIN = 0 V; Inputs with no pullup resistors
Low Threshold InputHigh Voltage
VIH_FS
Low Threshold InputLow Voltage
Operating Current
Powerdown Current
Input Frequency
Pin Inductance
Input Capacitance
Clk Stabilization
VIL_FS
I DD3.3OP
I DD3.3PD
Fi
Lpin
CIN
COUT
TSTAB
Modulation Frequency
Tdrive_PD#
Tfall_Pd#
Trise_Pd#
SMBus Voltage
Low-level Output Voltage
Current sinking at
VOL = 0.4 V
SCLK/SDATA
Clock/Data Rise Time
SCLK/SDATA
Clock/Data Fall Time
VMAX
VOL
3.3 V +/-5%, Applies to
FS_A_410 pin
3.3 V +/-5%, Applies to
FS_A_410 pin
all outputs driven
all differential pairs tri-stated
VDD = 3.3 V
Logic Inputs
Output pin capacitance
From VDD Power-Up or deassertion of PD# to 1st clock
Triangular Modulation
DIF output enable after
PD# de-assertion
PD# fall time of
PD# rise time of
Maximum input voltage
@ I PULLUP
I PULLUP
TRI2C
TFI2C
TYP
MAX
-5
uA
0.7
V DD + 0.3
V
1
V SS - 0.3
0.35
V
1
375
24
400
7
5
5
mA
mA
MHz
nH
pF
pF
1
1
3
1
1
1
1.8
ms
1
33
kHz
1
300
us
1
5
5
5.5
0.4
ns
ns
V
V
1
2
1
1
mA
1
1000
ns
1
300
ns
1
100
30
4
(Max VIL - 0.15) to
(Min VIH + 0.15)
(Min VIH + 0.15) to
(Max VIL - 0.15)
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
UNITS Notes
1371F — 09/23/09
15
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Electrical Characteristics - DIF 0.7V Current Mode Differential Pair
TA = 0 - 70°C; VDD = 3.3 V +/-5%; CL =2pF, RS=33.2Ω, RP=49.9Ω, ΙREF = 475Ω
PARAMETER
Current Source Output
Impedance
SYMBOL
CONDITIONS
MIN
Zo
VO = Vx
3000
Voltage High
VHigh
Statistical measurement on
single ended signal using
oscilloscope math function.
Measurement on single ended
signal using absolute value.
660
1
Voltage Low
VLow
Max Voltage
Min Voltage
Vovs
Vuds
Vcross(abs
)
Crossing Voltage (abs)
Crossing Voltage (var)
d-Vcross
Long Accuracy
ppm
Average period
Tperiod
Absolute min period
Tabsmin
Rise Time
Fall Time
Rise Time Variation
Fall Time Variation
tr
tf
d-tr
d-tf
Duty Cycle
dt3
tJCYC-CYC
Jitter, Cycle to cycle
tJBYP
Measurement from differential
wavefrom
PLL mode,
from differential wavefrom
Bypass mode as additive jitter
MAX
UNITS NOTES
Ω
850
1
1,3
mV
-150
150
1150
1,3
mV
1
1
550
mV
1
140
mV
1
-300
2.4993
2.4993
2.9991
2.9991
3.7489
3.7489
4.9985
4.9985
5.9982
5.9982
7.4978
7.4978
9.9970
9.9970
2.4143
2.9141
3.6639
4.8735
5.8732
7.3728
9.8720
175
175
300
2.5008
2.5133
3.0009
3.016
3.7511
3.77
5.0015
5.0266
6.0018
6.0320
7.5023
7.5400
10.0030
10.0533
700
700
125
125
ppm
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ps
ps
ps
ps
1,2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
1,2
1,2
1,2
1,2
1,2
1,2
1,2
1
1
1
1
45
55
%
1
50
ps
1,4,5
50
ps
1,4
-300
250
Variation of crossing over all
edges
see Tperiod min-max values
400MHz nominal
400MHz spread
333.33MHz nominal
333.33MHz spread
266.66MHz nominal
266.66MHz spread
200MHz nominal
200MHz spread
166.66MHz nominal
166.66MHz spread
133.33MHz nominal
133.33MHz spread
100.00MHz nominal
100.00MHz spread
400MHz nominal/spread
333.33MHz nominal/spread
266.66MHz nominal/spread
200MHz nominal/spread
166.66MHz nominal/spread
133.33MHz nominal/spread
100.00MHz nominal/spread
VOL = 0.175V, VOH = 0.525V
VOH = 0.525V VOL = 0.175V
TYP
Notes:
1.Guaranteed by design and characterization, not 100% tested in production.
2. All Long Term Accuracy and Clock Period specifications are guaranteed assuming that the input frequency meets CK410B accuracy requirements
3.IREF = VDD/(3xRR). For RR = 475Ω (1%), IREF = 2.32mA. IOH = 6 x IREF and VOH = 0.7V @ ZO=50Ω.
4. Measured into fixed 2 pF load cap. Input to output skew is measured at the first output edge following the corresponding input.
5. Measured from differential cross-point to differential cross-point
6. All Bypass Mode Input-to-Output specs refer to the timing between an input edge and the specific output edge created by it.
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
16
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Electrical Characteristics - Skew and Differential Jitter Parameters
TA = 0 - 70°C; Supply Voltage VDD = 3.3 V +/-5%
Group
Parameter
CLK_IN, DIF[x:0]
tSPO_PLL
CLK_IN, DIF[x:0]
tPD_BYP
CLK_IN, DIF [x:0]
∆tSPO_PLL
CLK_IN, DIF [x:0]
∆tPD_BYP
DIF[11:10]
tSKEW_G2
DIF[9:0]
tSKEW_G10
DIF[11:0]
tSKEW_A12
DIF[11:0]
DIF[11:0]
tJPH
tSSTERROR
Description
Input-to-Output Skew in PLL mode (1:1 only),
nominal value @ 25°C, 3.3V
Input-to-Output Skew in Bypass mode (1:1 only),
nominal value @ 25°C, 3.3V
Input-to-Output Skew Variation in PLL mode
(over specified voltage / temperature operating ranges)
Input-to-Output Skew Variation in Bypass mode
(over specified voltage / temperature operating ranges)
Output-to-Output Skew Group of 2
(Common to Bypass and PLL mode)
Output-to-Output Skew Group of 10
(Common to Bypass and PLL mode)
Output-to-Output Skew across all 12 outputs (Common to
Bypass and PLL mode - all outputs at same gear)
Differential Phase Jitter (RMS Value)
Differential Spread Spectrum Tracking Error (peak to peak)
Min
Typ
Max
Units
PLL Jitter Peaking
jpeak-hibw
(HIGH_BW# = 0)
PLL Jitter Peaking
jpeak-lobw
pllHIBW
PLL Bandwidth
pllLOBW
PLL Bandwidth
NOTES on Skew and Differential Jitter Parameters:
Notes
1,2,4,5,8,
12
1,2,3,5,
12
1,2,4,5,6,
10,12
1,2,3,4,5,
6,10,12
-500
140
500
ps
2.5
3.1
4.5
ns
270
|350|
ps
470
|500|
ps
10
25
ps
1,2,12
40
50
ps
1,2,12
80
100
ps
1,2,3,12
5
40
10
80
ps
ps
1,4,7,12
1,4,9,12
0
2
2.5
dB
11,12
(HIGH_BW# = 1)
0
1.3
2
dB
11,12
(HIGH_BW# = 0)
(HIGH_BW# = 1)
2
0.7
3.6
1.2
4
1.4
MHz
MHz
12,13
12,13
1. Measured into fixed 2 pF load cap. Input to output skew is measured at the first output edge following the corresponding input.
2. Measured from differential cross-point to differential cross-point
3. All Bypass Mode Input-to-Output specs refer to the timing between an input edge and the specific output edge created by it.
4. This parameter is deterministic for a given device
5. Measured with scope averaging on to find mean value.
6. Long-term variation from nominal of input-to-output skew over temperature and voltage for a single device.
7. This parameter is measured at the outputs of two separate 9FG1201H devices driven by a single CK410B+. The 9FG1201H must be set to high bandwidth. Differential
phase jitter is the accumulation of the phase jitter not shared by the outputs (eg. not including the affects of spread spectrum). Target ranges of consideration are agents with
BW of 1-22MHz and 11-33MHz.
8. t is the period of the input clock
9. Differential spread spectrum tracking error is the difference in spread spectrum tracking between two 9FG1201H devices This parameter is measured at the outputs of two
separate 9FG1201H devices driven by a single CK410B+ in Spread Spectrum mode. The 9FG1201H must set to high bandwidth. The spread spectrum characterisitics are :
maximum of 0.5%, 30 to 33KHz modulation frequency, linear profile.
10. This parameter is an absolute value. It is not a double-sided figure.
11. Measured as maximum pass band gain. At frequencies within the loop BW, highest point of magnification is called PLL jitter peaking.
12. Guaranteed by design and characterization, not 100% tested in production.
13. Measured at 3 db down or half power point.
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
17
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Electrical Characteristics - Phase Jitter
PARAMETER
SYMBOL
tjphPCIe1
tjphPCIe2Lo
Jitter, Phase
tjphPCIe2Hi
tjphFBD1_3.2G
tjphFBD1_4.8G
CONDITIONS
PCIe Gen 1 REFCLK phase jitter
(including PLL BW 8 - 16 MHz,
ζ = 0.54,
Td=10 ns, Ftrk=1.5 MHz )
PCIe Gen 2 REFCLK phase jitter
(including PLL BW 8 - 16 MHz,
ζ = 0.54, Td=12 ns)
Lo-band content
(10kHz to 1.5MHz)
PCIe Gen 2 REFCLK phase jitter
(including PLL BW 8 - 16 MHz,
ζ = 0.54, Td=12 ns)
Hi-band content
(1.5MHz to Nyquist)
FBD REFCLK phase jitter
(including PLL BW 11 - 33 MHz,
ζ = 0.54, Td=12 ns Ftrl=0.2MHz)
FBD REFCLK phase jitter
(including PLL BW 11 - 33 MHz,
ζ = 0.54, Td=12 ns Ftrl=0.2MHz)
MIN
TYP.
MAX UNITS
NOTES
40/38
86
ps
1,2,3,5
1.3/1.2
3
ps rms
1,2,5
3.0/2.4
3.1
ps rms
1,2,5
2.8/2.3
3
ps
(RMS)
1,2,5
2.3/1.9
2.5
ps
(RMS)
1,2,5
Notes on Phase Jitter:
See http://www.pcisig.com for complete specs. Guaranteed by design and characterization, not tested in production.
2
Device driven by 932S421BGLF or equivalent
3
-12
Sample size of at least 100K cycles. This figures extrapolates to 108ps pk-pk @ 1M cycles for a BER of 1
4
Hi-Bandwidth Number/Low Bandwidth Number with Spread On. Spread Off gives lower numbers.
5
Byte 8 must be properly set to meet these parameters.
1
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
18
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
SRC Reference Clock
Common Recommendations for Differential Routing
Dimension or Value
L1 length, route as non-coupled 50ohm trace
0.5 max
L2 length, route as non-coupled 50ohm trace
0.2 max
L3 length, route as non-coupled 50ohm trace
0.2 max
Rs
33
Rt
49.9
Unit
inch
inch
inch
ohm
ohm
Figure
1
1
1
1
1
Down Device Differential Routing
L4 length, route as coupled microstrip 100ohm differential trace 2 min to 16 max
L4 length, route as coupled stripline 100ohm differential trace
1.8 min to 14.4 max
inch
inch
1
1
Differential Routing to PCI Express Connector
L4 length, route as coupled microstrip 100ohm differential trace 0.25 to 14 max
L4 length, route as coupled stripline 100ohm differential trace
0.225 min to 12.6 max
inch
inch
2
2
Figure 1: Down Device Routing
L2
L1
Rs
L4
L4'
L2'
L1'
Rs
Rt
HCSL Output Buffer
Rt
L3'
PCI Express
Down Device
REF_CLK Input
L3
Figure 2: PCI Express Connector Routing
L2
L1
Rs
L4
L4'
L2'
L1'
Rs
Rt
HCSL Output Buffer
Rt
L3'
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
PCI Express
Add-in Board
REF_CLK Input
L3
1371F — 09/23/09
19
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Alternative Termination for LVDS and other Common Differential Signals (figure 3)
Vdiff
Vp-p
Vcm
R1
R2
R3
R4
Note
0.45v
0.22v
1.08
33
150
100
100
0.58
0.28
0.6
33
78.7
137
100
0.80
0.40
0.6
33
78.7
none
100
ICS874003i-02 input compatible
0.60
0.3
1.2
33
174
140
100
Standard LVDS
R1a = R1b = R1
R2a = R2b = R2
Figure 3
L2
L1
R3
R1a
L4
R4
L4'
L2'
L1'
R1b
R2a
HCSL Output Buffer
R2b
L3'
Down Device
REF_CLK Input
L3
Cable Connected AC Coupled Application (figure 4)
Component
Value
Note
R5a, R5b
8.2K 5%
R6a, R6b
1K 5%
Cc
0.1 µF
Vcm
0.350 volts
Figure 4
3.3 Volts
R5a
R5b
R6a
R6b
Cc
L4
L4'
Cc
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
PCIe Device
REF_CLK Input
1371F — 09/23/09
20
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
56-Lead, 300 mil Body, 25 mil, SSOP
c
N
SYMBOL
L
E1
A
A1
b
c
D
E
E1
e
h
L
N
α
E
INDEX
AREA
1 2
h x 45°
α
D
A
A1
-Ce
b
In Millimeters
COMMON DIMENSIONS
MIN
MAX
2.41
2.80
0.20
0.40
0.20
0.34
0.13
0.25
SEE VARIATIONS
10.03
10.68
7.40
7.60
0.635 BASIC
0.38
0.64
0.50
1.02
SEE VARIATIONS
0°
8°
In Inches
COMMON DIMENSIONS
MIN
MAX
.095
.110
.008
.016
.008
.0135
.005
.010
SEE VARIATIONS
.395
.420
.291
.299
0.025 BASIC
.015
.025
.020
.040
SEE VARIATIONS
0°
8°
VARIATIONS
N
SEATING
PLANE
56
D mm.
MIN
18.31
D (inch)
MAX
18.55
MIN
.720
MAX
.730
.10 (.004) C
Reference Doc.: JEDEC Publication 95, MO-118
10-0034
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
21
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
56-Lead 6.10 mm. Body, 0.50 mm. Pitch TSSOP
(240 mil)
(20 mil)
In Millimeters
In Inches
SYMBOL COMMON DIMENSIONS COMMON DIMENSIONS
MIN
MAX
MIN
MAX
A
-1.20
-.047
A1
0.05
0.15
.002
.006
A2
0.80
1.05
.032
.041
b
0.17
0.27
.007
.011
c
0.09
0.20
.0035
.008
SEE VARIATIONS
SEE VARIATIONS
D
8.10 BASIC
0.319 BASIC
E
E1
6.00
6.20
.236
.244
0.50 BASIC
0.020 BASIC
e
L
0.45
0.75
.018
.030
N
SEE VARIATIONS
SEE VARIATIONS
α
0°
8°
0°
8°
aaa
-0.10
-.004
c
N
L
E1
E
INDEX
AREA
1 2
a
D
A
A2
A1
VARIATIONS
-Ce
N
SEATING
PLANE
b
56
aaa C
D mm.
MIN
MAX
13.90
14.10
D (inch)
MIN
.547
MAX
.555
Ref erence Doc.: JEDEC Publicat ion 95, M O-153
10-0039
Ordering Information
Part / Order Number
9FG1201HGLF
9FG1201HGLFT
9FG1201HFLF
9FG1201HFLFT
Shipping/Packaging
Tubes
Tape and Reel
Tubes
Tape and Reel
Package
56-pin TSSOP
56-pin TSSOP
56-pin SSOP
56-pin SSOP
Temperature
0 to +70°C
0 to +70°C
0 to +70°C
0 to +70°C
"LF" denotes Pb free packaging, RoHS compliant
"H" denotes revision designator (will not correlate with datasheet revision)
IDTTM/ICSTM Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
1371F — 09/23/09
22
ICS9FG1201H
Frequency Gearing Clock for CPU, PCIe Gen1, Gen2, & FBD
Revision History
Rev.
A
Issue Date
10/22/2007
B
1/29/2008
C
D
E
F
2/12/2008
9/24/2008
1/21/2009
9/23/2009
Description
Release to Final.
Updated Key Specifications:
Changed units for DIF output-to-output skew to "ps".
Changed Cin value from 6 pf to 5 pf.
Added 1:1 VCO Programming Table
Updated Skew and Phase Jitter tables.
Updated Ordering Information table
Page #
1
14
6
17,18
22
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
TM
For Sales
For Tech Support
800-345-7015
408-284-8200
Fax: 408-284-2775
408-284-6578
[email protected]
Corporate Headquarters
Asia Pacific and Japan
Europe
Integrated Device Technology, Inc.
6024 Silver Creek Valley Road
San Jose, CA 95138
United States
800 345 7015
+408 284 8200 (outside U.S.)
Integrated Device Technology
Singapore (1997) Pte. Ltd.
Reg. No. 199707558G
435 Orchard Road
#20-03 Wisma Atria
Singapore 238877
+65 6 887 5505
IDT Europe, Limited
Prime House
Barnett Wood Lane
Leatherhead, Surrey
United Kingdom KT22 7DE
+44 1372 363 339
© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated
Device Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks
or registered trademarks used to identify products or services of their respective owners.
Printed in USA
23