AVAGO AFCT-5179BZ Sc duplex single mode transceiver multisourced 1 x 9 pin configuration Datasheet

AFCT-5179xZ
SC Duplex Single Mode Transceiver
Data Sheet
Description
Features
The AFCT-5179xZ transceiver is a high performance, cost
effective module for serial optical data communications
applications specified for a signal rate of 125 MBd. It is
designed for Fast Ethernet applications and is also compatible with EFM baseline 100BASE-LX10 standard over
dual single mode fiber.
• SC duplex single mode transceiver
This module is designed for single mode fiber and
operates at a nominal wavelength of 1300 nm. It incorporates Avago Technologies’ high performance, reliable, long
wavelength optical devices and proven circuit technology
to give long life and consistent service.
• Interchangeable with LED multisourced 1 x 9 transceivers
The transmitter section uses a Multiple Quantum Well
laser with full IEC 825 and CDRH Class I eye safety.
The receiver section uses a planar PIN photodetector for
low dark current and excellent responsivity.
A pseudo-ECL logic interface simplifies interface to
external circuitry.
• Single +3.3 V or +5 V power supply
• Multisourced 1 x 9 pin configuration
• Manufactured in an ISO9001 certified factory
• Aqueous washable plastic package
• Unconditionally eye safe laser IEC 825/CDRH Class 1
compliant
• Designed for EFM (Ethernet in the First Mile) baseline
100Base-LX10 performance over dual single mode fiber
• RoHS compliant
• Two temperature ranges:
0° C to +70° C, AFCT-5179BZ/DZ
-40° C to +85° C, AFCT-5179AZ/CZ
Applications
• Fast Ethernet
• Ethernet in the First Mile
Connection Diagram
RECEIVER SIGNAL GROUND
RECEIVER DATA OUT
RECEIVER DATA OUT BAR
SIGNAL DETECT
RECEIVER POWER SUPPLY
TRANSMITTER POWER SUPPLY
TRANSMITTER DATA IN BAR
TRANSMITTER DATA IN
TRANSMITTER SIGNAL GROUND
o
o
o
o
o
o
o
o
o
1
2
3
4
5
6
7
8
9
N/C
Top View
N/C
Pin Descriptions:
Pin 1 Receiver Signal Ground VEER:
Pin 6 Transmitter Power Supply VCCT:
Directly connect this pin to the receiver ground plane.
Provide +3.3 V or +5 V DC via the recommended transmitter power supply filter circuit. Locate the power supply
filter circuit as close as possible to the VCC pin.
Pin 2 Receiver Data Out RD:
See recommended circuit schematic, Figure 4.
Pin 3 Receiver Data Out Bar RD:
See recommended circuit schematic, Figure 4.
Pin 4 Signal Detect SD:
Normal optical input levels to the receiver result in a logic
“1” output.
Low optical input levels to the receiver result in a fault
condition indicated by a logic “0” output.
This Signal Detect output can be used to drive a PECL
input on an upstream circuit, such as Signal Detect input
or Loss of Signal-bar.
Pin 5 Receiver Power Supply VCCR:
Provide +3.3 V or +5 V DC via the recommended transmitter power supply filter circuit. Locate the power supply
filter circuit as close as possible to the VCC pin.
2
Pin 7 Transmitter Data In Bar TD:
See recommended circuit schematic, Figure 4.
Pin 8 Transmitter Data In TD:
See recommended circuit schematic, Figure 4.
Pin 9 Transmitter Signal Ground VEET:
Directly connect this pin to the transmitter ground plane.
Mounting Studs
The mounting studs are provided for mechanical attachment to the circuit board. They are embedded in the
nonconductive plastic housing and are not tied to the
transceiver internal circuit and should be soldered into
plated-through holes on the printed circuit board.
Functional Description
Receiver Section
Design
Terminating the Outputs
The receiver section contains an InGaAs/InP photo
detector and a preamplifier within the receptacle, coupled
to a postamplifier/decision circuit on a separate circuit
board.
The PECL Data outputs of the receiver may be terminated
with the standard Thevenin-equivalent 50 ohm to VCC –
2 V termination.
The postamplifier is ac coupled to the preamplifier as illustrated in Figure 1. The coupling capacitor is large enough
to pass the EFM test pattern at 125 MBd without significant distortion or performance penalty.
Figure 1 also shows a filter network which limits the bandwidth of the preamp output signal. The filter is designed
to bandlimit the preamp output noise and thus improve
the receiver sensitivity.
These components will also reduce the sensitivity of the
receiver as the signal bit rate is increased above 155 MBd.
Noise Immunity
The receiver includes internal circuit components to filter
power supply noise. Under some conditions of EMI and
power supply noise, external power supply filtering may
be necessary. If receiver sensitivity is found to be degraded
by power supply noise, the filter network illustrated in
Figure 2 may be used to improve performance. The values
of the filter components are general recommendations
and may be changed to suit a particular system environment. Shielded inductors are recommended.
The two outputs of the receiver should be terminated
with identical load circuits to avoid unnecessarily large
ac current in VCC. If the outputs are loaded identically the
ac current is largely nulled. The Signal Detect output of
the receiver is PECL logic and must be loaded if it is to be
used. The Signal Detect circuit is much slower than the
data path, so the ac noise generated by an asymmetrical
load is negligible. Power consumption may be reduced by
using a higher than normal load impedance for the Signal
Detect output. Transmission line effects are not generally
a problem as the switching rate is slow.
The Signal Detect Circuit
The Signal Detect circuit works by sensing the peak
level of the received signal and comparing this level to a
reference.
DATA OUT
FILTER
TRANSIMPEDANCE
PREAMPLIFIER
Other standard PECL terminating techniques may be
used.
PECL
OUTPUT
BUFFER
LIMITING
AMPLIFIER
RECEIVER
RECEPTACLE
GND
SIGNAL
DETECT
CIRCUIT
Figure 1. Receiver Block Diagram
VCC
100 nF
3.3 µH
100 nF
FILTERED VCC to DATA LINK
+
Figure 2. Filter Network for Noise Filtering
3
10 µF
PECL
OUTPUT
BUFFER
DATA OUT
SD
Transmitter Section
Design
The transmitter section, Figure 3, uses a Multiple Quantum
Well laser as its optical source. The package of this laser is
designed to allow repeatable coupling into single mode
fiber. In addition, this package has been designed to be
compliant with IEC 825 Class 1 and CDRH Class I eye safety
requirements. The optical output is controlled by a custom
IC which detects the laser output via the monitor photodiode. This IC provides both dc and ac current drive to
the laser to ensure correct modulation, eye diagram and
extinction ratio over temperature, supply voltage and life.
LASER
DATA
LASER
MODULATOR
DATA
PECL
INPUT
LASER BIAS
DRIVER
PCB mounting
The AFCT-5179xZ has two solderable mounting studs,
Figures 5 and 6. These studs are not electrically connected.
The transceiver is designed for common production
processes. It may be wave soldered and aqueous washed
providing the process plug is in place.
Each process plug can only be used once during processing, although with subsequent use, it can be used as a
dust cover.
PHOTODIODE
(rear facet monitor)
LASER BIAS
CONTROL
Figure 3. Simplified Transmitter Schematic
NO INTERNAL
CONNECTION
NO INTERNAL
CONNECTION
TOP VIEW
VEER
1
RD
2
RD
3
SD
4
VCCR VCCT
5
6
TD
7
TD
8
VEET
9
C8 C2
C1 C7
VCC
L1
VCC
TERMINATE
AT THE
DEVICE
INPUTS
R6
R5
C3
R7
L2
R2
C4
VccFILTER
AT VccPINS
TRANSCEIVER
C6
R8
R10
R9
R1
R3
C5
R4
TERMINATION
AT
TRANSCEIVER
INPUTS
TD
TD
VCC
RD RD
SD
NOTES:
THE SPLIT-LOAD TERMINATIONS FOR ECL SIGNALS NEED TO BE LOCATED AT
THE INPUT OF DEVICES RECEIVING THOSE ECL SIGNALS. RECOMMEND 4-LAYER
PRINTED CIRCUIT BOARD WITH 50Ω MICROSTRIP SIGNAL PATHS BE USED.
R1 = R4 = R6 = R8 = R10 = 130 Ω
R2 = R3 = R5 = R7 = R9 = 82 Ω
C1 = C2 = 10 µF (see Figure 2)
C3 = C4 = C7 = C8 = 100 nF
C5 = C6 = 0.1 µF
L1 = L2 = 3.3 µH COIL OR FERRITE INDUCTOR.
Figure 4. Recommended Circuit Schematic
4
Regulatory Compliance
Feature
Test Method
Performance
Electrostatic Discharge
(ESD) to the Electrical Pins
MIL-STD-883F
Method 3015.7
Class 1 (> 1 kV) – Human Body Model
Electrostatic Discharge (ESD)
to the Duplex SC Receptacle
Variation of IEC 801-2
Products of this type, typically, withstand at least 15 kV
without damage when the Duplex SC Connector
Receptacle is contacted by a Human Body Model probe.
Electromagnetic
Interference (EMI)
FCC Class B
CENELEC EN55022 Class B
(CISPR 22A)
VCCI Class 1
Typically provide a 17 dB margin to the noted standard
limits up to 6 GHz, when tested in a GTEM cell with the
transceiver mounted to a circuit card with a chassis
enclosure.
Immunity
Variation of IEC 801-3
Typically show no measurable effect from a 10 V/m field
swept from 27 MHz to 1 GHz applied to the transceiver
without a chassis enclosure.
Eye Safety
FDA CDRH 21-CFR 1040
Class I
CDRH Accession Number: 9521220-121
IEC 825 Issue 1 1993:11
Class 1
CENELEC EN60825 Class 1
TUV Bauart License: 933/21201880/10
Underwriters Laboratories and
Canadian Standards Association
Joint Component Recognition
for Information Technology
Equipment Including Electrical
Business Equipment.
UL File#: E173874
Component Recognition
Performance Specifications
Absolute Maximum Ratings
Stresses in excess of the absolute maximum ratings can cause catastrophic damage to the device. Limits apply to each
parameter in isolation, all other parameters having values within the recommended operating conditions. It should not
be assumed that limiting values of more than one parameter can be applied to the product at the same time. Exposure
to the absolute maximum ratings for extended periods can adversely affect device reliability.
Parameter
Symbol
Minimum
Maximum
Units
Notes
Storage Temperature
TS
-40
+85
°C
–
Operating Temperature – AFCT-5179BZ/DZ
–
0
+70
°C
1
Operating Temperature – AFCT-5179AZ/CZ
–
-40
+80
°C
1
Lead Soldering Temperature/Time
–
–
+260/10
°C/s
–
Output Current (other outputs)
IOUT
0
30
mA
–
Input Voltage
–
GND
VCC
V
–
Power Supply Voltage
–
0
+6
V
–
Parameter
Symbol
Minimum
Maximum
Units
Notes
Power Supply Voltage
VCC
+3.1
+5.25
V
–
Ambient Operating Temperature – AFCT-5179BZ/DZ
TOP
0
+70
°C
1
Ambient Operating Temperature – AFCT-5179AZ/CZ
TOP
-40
+85
°C
1
Operating Enviroment
5
Transmitter Section
(Ambient Operating Temperature VCC = 3.1 V to 5.25 V)
Parameter
Symbol
Minimum
Typical
Maximum
Units
Notes
Output Center Wavelength
λC
1260
–
1260
nm
–
Output Spectral Width (RMS)
∆λ
–
–
7.7
nm
–
Average Optical Output Power
PO
-15
–
-8
dBm
2
Extinction Ratio
ER
6
–
–
dB
–
Power Supply Current
ICC
–
50
140
mA
3
Output Eye
Compliant with eye mask IEEE Std 802.3ah- 2004
RIN
RIN12 (OMA) –
-110
–
dB/Hz
–
Transmitter Dispersion Penalty
TDP
–
3.0
4
dB
–
Optical Return Loss
ORL
–
–
12
dB
–
Data Input Current – Low
IIL
-350
–
–
µA
–
Data Input Current – High
IIH
–
–
350
µA
–
Differential Input Voltage
VIH – VIL
300
–
–
mV
–
Data Input Voltage – Low
VOL – VCC
-2.0
–
-1.475
V
5
Data Input Voltage – High
VOH – CC
-1.165
–
-0.74
V
5
4
Notes:
1. 2 m/s air flow required.
2. Output power is power coupled into a single mode fiber.
3. The power supply current varies with temperature. Maximum current is specified at VCC = Maximum @ maximum temperature (not including
terminations) and end of life.
4. Mask coordinates (X1, X2, X3, Y1, Y2, Y3, Y4) = (0.18, 0.29, 0.35,0.35, 0.38, 0.40, 0.55).
5. These inputs are compatible with 10 K, 10 KH and 100 K ECL and PECL inputs.
Receiver Section
(Ambient Operating Temperature VCC = 3.1 V to 5.25 V)
Parameter
Symbol
Minimum
Typical
Maximum
Units
Notes
Receiver Sensitivity
–
–
–
–
–
–
-25
-31
dBm
dBm
6a
6b
Maximum Input Power
–
-8
–
–
dBm
–
Signal Detect – Asserted
PA
PD +0.5
–
-25
dBm avg.
–
Signal Detect – Deasserted
PD
-45
–
–
dBm avg.
–
Signal Detect – Hysteresis AFCT-5179BZ/DZ
PA – PD
0.5
–
4.0
dB
–
AFCT-5179AZ/CZ
PA – PD
0.5
–
5.0
dB
–
Power Supply Current
ICC
–
55
100
mA
7
Data Output Voltage – Low
VOL – VCC
-2.0
–
-1.50
V
8
Data Output Voltage – High
VOH – VCC
-1.1
–
-0.74
V
8
Signal Detect Output Voltage – Low
VOL – VCC
-2.0
–
-1.50
V
8
Signal Detect Output Voltage – High
VOH – VCC
-1.1
–
-0.74
V
8
Notes:
6a. Minimum sensitivity for IEEE 802.3ah test pattern with baseline wander.
6b. Minimum sensitivity and saturation levels for a FDDI test pattern as defined in FDDI SMF-PMDI with 4B/5B NRZI encoded data that contains a duty
cycle baseline wander effect of 50 kHz and a 223-1 PRBS with 72 ones and 72 zeros inserted (ITU-T recommendation G.958).
7. The current excludes the output load current.
8. These outputs are compatible with 10 K, 10 KH and 100 K ECL and PECL outputs.
6
Drawing Dimensions
XXXX-XXXX
Avago ZZZZZ LASER PROD
Tech. 21CFR(J) CLASS 1
COUNTRY OF ORIGIN YYWW
TX
RX
N.B. For shielded
module the label
is mounted on
the end as
shown.
39.6
(1.56)
12.7
(0.50)
MAX.
KEY:
YYWW = DATE CODE
XXXX-XXXX = AFCT-5179
ZZZZ = 1300 nm
4.7
(0.185)
AREA
RESERVED
FOR
PROCESS
PLUG
25.4
(1.00) MAX.
SLOT DEPTH
+0.1
0.25 -0.05
+0.004
(0.010 -0.002 )
2.5
(0.10)
12.7
(0.50)
SLOT WIDTH
2.0 ± 0.1
(0.079 ± 0.004)
9.8
MAX.
(0.386)
0.51
(0.020)
3.3 ± 0.38
(0.130 ± 0.015)
20.32
(0.800)
+0.25
0.46 -0.05
9X ∅
+0.010
(0.018 -0.002 )
23.8
(0.937)
20.32
(0.800)
2X
8X 2.54
(0.100)
1.3
(0.051)
+0.25
1.27 -0.05
2X ∅
+0.010
(0.050 -0.002)
20.32
(0.800)
14.5
(0.57)
Masked insulator material (no metalization)
DIMENSIONS ARE IN MILLIMETERS (INCHES).
TOLERANCES: X.XX ±0.025 mm
UNLESS OTHERWISE SPECIFIED.
X.X
±0.05 mm
Figure 5. Package Outline Drawing for AFCT-5179xZ
7
15.8 ± 0.15
(0.622 ± 0.006)
2 x Ø 1.9 ± 0.1
(0.075 ± 0.004)
20.32
(0.800)
9 x Ø 0.8 ± 0.1
(0.032 ± 0.004)
20.32
(0.800)
2.54
(0.100)
TOP VIEW
DIMENSIONS ARE IN MILLIMETERS (INCHES)
Figure 6. Recommended Board Layout Pattern
Ordering Information
Handling Precautions
Temperature range 0° C to +70° C
1. The AFCT-5179xZ can be damaged by current surges
or overvoltage. Power supply transient precautions
should be taken.
AFCT-5179BZ
AFCT-5179DZ
Black Case
Blue Case
Temperature range -40° C to +85° C
AFCT-5179AZ
AFCT-5179CZ
2. Normal handling precautions for electrostatic sensitive
devices should be taken.
Black Case
Blue Case
Class 1 Laser Product: This product conforms to the
applicable requirements of 21 CFR 1040 at the date of
manufacture
Date of Manufacture:
Avago Technologies Inc., No 1 Yishun Ave 7, Singapore
For product information and a complete list of distributors, please go to our web site: www.avagotech.com
Avago, Avago Technologies, and the A logo are trademarks of Avago Technologies in the United States and other countries.
Data subject to change. Copyright © 2005-2012 Avago Technologies. All rights reserved. Obsoletes 5989-3824EN
AV02-3587EN - June 11, 2012
Similar pages