TI AMC80AIPW

AMC80
SBOS559 – MAY 2011
www.ti.com
System Hardware Monitor with Two-Wire/SMBus Serial Interface
Check for Samples: AMC80
FEATURES
1
•
•
•
2
•
•
•
•
•
•
•
•
•
•
10-bit ADC with Seven Analog Inputs
Fan-Speed Monitoring Inputs
Input Range/Resolution:
– Default: 2.56 V/2.5 mV
– Programmable: VDD/6 mV
Chassis Intrusion Detection Input
Interrupt Alarms:
– Upper Over-Limit
– Lower Under-Limit
Interrupt Status Register Input for External
Temperature Sensors
Shutdown Mode
Programmable RST_OUT/OS
Pin Compatible with LM96080 and LM80
Package: 24-Pin TSSOP
DESCRIPTION
The AMC80 is a system hardware monitoring and
control circuit that includes a seven-channel, 10-bit
analog-to-digital converter (ADC), two programmable
fan-speed monitors, and a two-wire interface. The
AMC80 also includes programmable upper over-limit
and lower under-limit alarms that activate when the
programmed limits are exceeded.
The AMC80 can interface with both linear and digital
temperature sensors. The 2.5-mV least significant bit
(LSB) and 2.56-V input range can accept inputs from
a linear sensor such as the TMP20. The BTI pin is
used as an input from a digital sensor such as the
TMP75. The AMC80 operates from a 3-V to 5.5-V
supply voltage, has low supply current, and can be
configured using a two-wire interface, thus making it
ideal for a wide range of applications.
APPLICATIONS
•
•
•
Storage Area Networks
Set-Top Boxes
Test and Measurement Equipment
Communications Equipment
Servers
Industrial and Medical Equipment
The AMC80 is available in a 24-lead TSSOP package
and is fully specified over the –40°C to +125°C
temperature range.
AMC80
Positive
Voltage
CH0
CH1
CH2
Analog
Inputs
Negative
Voltage
CH3
10-Bit
Delta-Sigma
ADC
CH4
CH5
CH6
Temperature
Sensor
V+
FAN1
TMP75
Temperature
Sensor
Chassis
Intrusion
Detector
FAN2
Limit
Registers
and
Alarm
Comparators
Interrupt
Masking
and
Interrupt
Control
INT
RST_OUT/OS
Interrupt
Outputs
Fan Speed
Counter
BTI
GPI(CI)
INT_IN
SDA
Serial
Bus
Interface
SCL
A0/NTEST_OUT
A1
GPO
Interface and Control
NTEST_IN/RESET_IN
Digital
Inputs
and
Outputs
A2
1
2
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
All trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2011, Texas Instruments Incorporated
AMC80
SBOS559 – MAY 2011
www.ti.com
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
PACKAGE INFORMATION (1)
(1)
PRODUCT
PACKAGELEAD
PACKAGE
DESIGNATOR
PACKAGE
MARKING
AMC80
TSSOP-24
PW
AMC80A
For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.
ABSOLUTE MAXIMUM RATINGS (1)
Over operating free-air temperature range, unless otherwise noted.
Input voltage range, VIN
UNIT
–0.3 to 7
V
–0.3 to (V+) + 0.3
V
–0.3 to 7
V
Power supply voltage range, V+
Pin 6
AMC80
Pins 1, 2, 3, 4, 5, 7, 11, 12, 13
Input current, IIN
10
mA
Operating temperature range, TA
–55 to +127
°C
Storage temperature range, TSTG
–65 to +150
°C
Junction temperature range (TJ max)
Human body model (HBM)
ESD ratings
Charged device model (CDM)
Machine model (MM)
(1)
+150
°C
2.5
kV
1
kV
0.2
kV
Stresses above these ratings my cause permanent damage. Exposure to absolute maximum conditions for extended periods may
degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond
those specified is not implied.
THERMAL INFORMATION
AMC80
THERMAL METRIC (1)
PW
UNITS
24 PINS
θJA
Junction-to-ambient thermal resistance
θJC(top)
Junction-to-case(top) thermal resistance
31.4
θJB
Junction-to-board thermal resistance
54.7
ψJT
Junction-to-top characterization parameter
1.0
ψJB
Junction-to-board characterization parameter
54.2
θJC(bottom)
Junction-to-case(bottom) thermal resistance
N/A
(1)
100.72
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
RECOMMENDED OPERATING CONDITIONS
MIN
Supply voltage range, V+
Input voltage range, VIN
Operating temperature range, TA
2
Submit Documentation Feedback
NOM
MAX
UNIT
3
5.5
V
–0.05
(V+) + 0.05
V
–40
+125
°C
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
ELECTRICAL CHARACTERISTICS
At TA –40°C to +125°C and V+ = 3 V to 5.5 V, unless otherwise noted.
AMC80
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
UNIT
DIGITAL INPUTS
VIH
Input high voltage
VIL
Input low voltage
VHYS
Hysteresis voltage
IIH
Input high current
IIL
Input low current
CIN
Input capacitance
2
V
0.8
V
V+ = 3.3 V
0.23
V+ = 5 V
0.33
V
–0.005
µA
VIH = V+, all pins except BTI
VIH = V+, BTI pin
–1
–10
VIL = 0 V, all pins except BTI
V
–1
0.005
VIL = 0 V, V+ = 5.5 V, BTI pin
µA
1
µA
2
mA
20
pF
ANALOG INPUTS
Default
0
2.56
V
Programmable
0
V+
V
VIN
Input voltage range
IL-ON
Input leakage current (on)
±0.005
IL-OFF
Input leakage current (off)
±0.005
RIN
Input resistance
2
µA
µA
10
kΩ
DIGITAL OUTPUTS (A0/NTEST_OUT, INT)
VOH
Output high voltage
IOUT = 3 mA/5 mA, V+ = 3 V/4.5 V
VOL
Output low voltage
IOUT = 3 mA/5 mA, V+ = 3 V/4.5 V
2.4
V
0.4
V
IOUT = 3 mA/5 mA, V+ = 3 V/4.5 V,
all pins except SDA
0.4
V
IOUT = 4 mA, V+ = 3 V, SDA pin
0.4
V
DIGITAL OPEN-DRAIN OUTPUTS (GPO, RST_OUT/OS, GPI/CI, SDA)
VOL
Output low voltage
IOH
Output high current
VOUT = V+
PW
Pulse duration
RST_OUT/OS, GPI/CI
0.005
10
1
22.5
µA
ms
TEMPERATURE ERROR
TE
Temperature error
TR
Temperature resolution
TA = –40°C to +125°C
±3
°C
TA = –25°C to +100°C
±2
°C
°C
0.0625
ANALOG-TO-DIGITAL CONVERTER
VIN = 2.56 V
2.5
VR
Resolution
DNL
Differential linearity
–1
ADCERR
Total unadjusted error (2)
–1
PSRR
Power supply rejection ratio
tC (3)
Total conversion time
(1)
(2)
(3)
VIN = V+
mV
6
mV
1
LSB (1)
1
%
810
ms
±0.0008
662
728
%
LSB means least significant bit.
Total unadjusted error contains offset, gain, and linearity errors of the ADC.
Total conversion time contains the temperature conversion, the seven analog input voltage conversions, and the two tachometer
readings.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
3
AMC80
SBOS559 – MAY 2011
www.ti.com
ELECTRICAL CHARACTERISTICS (continued)
At TA –40°C to +125°C and V+ = 3 V to 5.5 V, unless otherwise noted.
AMC80
PARAMETER
TEST CONDITIONS
MIN
TYP
MAX
22.5
24.8
UNIT
FAN RPM-TO-DIGITAL CONVERTER
FANERR
Fan RPM error
–10
fCLK
Internal clock frequency
20.2
FANRPM
FAN1 and FAN2 nominal input RPM
FSC
Full-scale count
10
%
kHz
Divisor = 1, fan count = 153
8800
RPM
Divisor = 2, fan count = 153
4400
RPM
Divisor = 3, fan count = 153
2200
RPM
Divisor = 4, fan count = 153
1100
RPM
255 Counts
POWER SUPPLY
V+
IQA
IQSD
Specified voltage range
+3
Quiescent current, average
Quiescent current, shutdown mode
+5.5
V
100
µA
V+ = 3.8 V
25
µA
V+ = 5.5 V
100
µA
V+ = 3.8 V
25
µA
+125
°C
V+ = 5.5 V
TEMPERATURE
TA
Specified range
-40
PIN CONFIGURATION
PW PACKAGE
TSSOP-24
(TOP VIEW)
INT_IN
1
24
A2
SDA
2
23
A1
SCL
3
22
A0/NTEST_OUT
FAN1
4
21
CH0
FAN2
5
20
CH1
BTI
6
19
CH2
AMC80
4
GPI/CI
7
18
CH3
GND
8
17
CH4
V+
9
16
CH5
INT
10
15
CH6
GPO
11
14
AGND
NTEST_IN/RESET_IN
12
13
RST_OUT/OS
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
PIN DESCRIPTIONS
PIN
NO.
NAME
I/O
TYPE
DESCRIPTION
1
INT_IN
Input
Digital
Interrupt input pin. An active low input that extends the INT_IN signal to the INT output
of the AMC80.
2
SDA
I/O
Digital
Serial bus data line for SMBus, open-drain; requires pull-up resistor.
3
SCL
I/O
Digital
Serial bus clock line for SMBus, open-drain; requires pull-up resistor.
4
FAN1
Input
Digital
Fan tachometer input pin
5
FAN2
Input
Digital
Fan tachometer input pin
6
BTI
Input
Digital
Board temperature interrupt pin. BTI is driven by the over-temperature shutdown (OS)
outputs of the additional temperature sensors. This pin has an internal 10-kΩ pull-up
resistor.
7
GPI(CI)
Input
Digital
General-purpose input pin (chassis interrupt). An active high interrupt input pin to latch
a chassis interrupt event.
8
DGND
Power
Analog
Digital ground.
9
V+
Power
Analog
Positive supply voltage (3V to 5.5V).
10
INT
Output
Digital
Non-maskable interrupt (active high, PMOS, open-drain) or interrupt request (active
low, NMOS, open-drain) pin. The INT pin becomes active when INT_IN, BTI, or GPI
interrupts.
11
GPO
Output
Digital
General-purpose output pin. GPO is an active low, NMOS, open-drain output. This pin
is intended to drive an external power PMOS for software power control or to control
power to a cooling fan.
12
NTEST_IN/RESET_IN
Input
Digital
This pin is an active-low input that enables NAND tree board-level connectivity testing.
The AMC80 resets to its power-on state when NAND tree connectivity is enabled.
13
RST_OUT/OS
Output
Digital
This pin is an NMOS open-drain output. RST_OUT provides a master reset to devices
connected to this line. OS is dedicated to the temperature reading alarm.
14
AGND
Power
Analog
Analog ground. This pin must be tied to a low-noise analog ground plane for optimum
performance.
15
CH6
Input
Analog
Analog input channel 6
16
CH5
Input
Analog
Analog input channel 5
17
CH4
Input
Analog
Analog input channel 4
18
CH3
Input
Analog
Analog input channel 3
19
CH2
Input
Analog
Analog input channel 2
20
CH1
Input
Analog
Analog input channel 1
21
CH0
Input
Analog
Analog input channel 0
22
A0/NTEST_OUT
I/O
Digital
The lowest order bit of the serial bus address. During a NAND tree test for ATE
board-level connectivity, this pin functions as an output.
23
A1
Input
Digital
Address pin 1
24
A2
Input
Digital
Address pin 2
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
5
AMC80
SBOS559 – MAY 2011
www.ti.com
TIMING DIAGRAM
t(LOW)
tF
tR
t(HDSTA)
SCL
t(HDSTA)
t(HIGH)
t(HDDAT)
t(SUSTO)
t(SUSTA)
t(SUDAT)
SDA
t(BUF)
P
S
S
P
Figure 1. Serial Bus Interface Timing
TIMING CHARACTERISTICS
At TA –40°C to +125°C and VS = 3V to 5.5V, unless otherwise noted.
FAST MODE
PARAMETER
HIGH-SPEED MODE
MIN
MAX
10
400
MIN
MAX
UNITS
10
3400
kHz
f(SCL)
SCL operating frequency
t(BUF)
Bus free time between STOP and START conditions
600
160
ns
t(HDSTA)
Hold time after repeated START condition. After this
period, the first clock is generated.
600
160
ns
t(SUSTA)
Repeated START condition setup time
600
160
ns
t(SUSTO)
STOP condition setup time
600
160
ns
t(HDDAT)
Data hold time
0 (1)
0 (2)
ns
t(SUDAT)
Data setup time
100
10
ns
t(LOW)
Clock low period
1300
160
ns
t(HIGH)
Clock high period
600
60
ns
tR
Clock/Data input rise time
300
160
ns
tF
Clock/Data input fall time
300
160
ns
(1)
(2)
6
For cases when the fall time of SCL is less than 20 ns and/or the rise time or fall time of SDA is less than 20 ns, the hold time should be
greater than 20 ns.
For cases when the fall time of SCL is less than 10 ns and/or the rise or fall time of SDA is less than 10 ns, the hold time should be
greater than 10 ns.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
FUNCTIONAL BLOCK DIAGRAM
AMC80
CH0
CH1
Analog
Inputs
CH2
CH3
CH4
CH5
CH6
10-Bit
Delta-Sigma
ADC
Temperature
Sensor
Fan
Tachometer
Pulse Inputs
FAN1
FAN2
Value RAM
Watchdog
IN0
Addr = 20h
IN1
Addr = 21h
IN2
Addr = 22h
IN3
Addr = 23h
IN4
Addr = 24h
IN5
Addr = 25h
IN6
Addr = 26h
Upper Limit
Lower Limit
Upper Limit
Lower Limit
Upper Limit
Lower Limit
Upper Limit
Lower Limit
Upper Limit
Lower Limit
Upper Limit
Lower Limit
Upper Limit
Lower Limit
OS
Hysteresis
Hot
Hysteresis
Temperature
Addr = 27h
Fan Speed
Counter
Fan1
Addr = 28h
Fan2
Addr = 29h
Interrupt
Status
Registers
INT
Interrupt
Masking
and
Interrupt
Control
Interrupt
Outputs
RST_OUT/OS
Upper Limit
Upper Limit
BTI
GPI(CI)
INT_IN
SDA
Serial
Bus
Interface
SCL
A0/TEST_OUT
GPO
Interface and Control
A1
NTEST_IN/RESET_IN
A2
Digital
Inputs
and
Outputs
Figure 2. High-Level Block Diagram
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
7
AMC80
SBOS559 – MAY 2011
www.ti.com
TYPICAL CHARACTERISTICS
At TA = +25°C and V+ = 3 V to 5.5 V, unless otherwise noted.
AVERAGE QUIESCENT CURRENT
vs SUPPLY VOLTAGE
QUIESCENT CURRENT DURING VOLTAGE CONVERSION
vs SUPPLY VOLTAGE
220
50
45
200
40
180
30
IQV (mA)
IQA (mA)
35
25
20
160
140
15
10
120
5
0
100
2.5
3
3.5
4
4.5
5
5.5
3
2.5
3.5
4
4.5
5
5.5
V+ (V)
V+ (V)
Figure 3.
Figure 4.
QUIESCENT CURRENT DURING TEMPERATURE
CONVERSION vs SUPPLY VOLTAGE
QUIESCENT CURRENT DURING SHUTDOWN
vs SUPPLY VOLTAGE
45
240
40
220
35
30
IQSD (mA)
IQT (mA)
200
180
160
25
20
15
140
10
120
5
0
100
2.5
3
3.5
4
4.5
5
2.5
5.5
3
3.5
4
4.5
5
5.5
V+ (V)
V+ (V)
Figure 5.
Figure 6.
TEMPERATURE ERROR
vs SUPPLY VOLTAGE
Temperature Error (°C)
0.16
0.12
0.08
0.04
2.5
3
3.5
4
4.5
5
5.5
V+ (V)
Figure 7.
8
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
THEORY OF OPERATION
BLOCK LEVEL DESCRIPTION
The AMC80 provides seven analog inputs, a temperature sensor, a delta-sigma analog-to-digital converter
(ADC), and a variety of inputs and outputs on a single chip. A two-wire SMBus interface is also provided. The
AMC80 can continuously perform power-supply, temperature, and fan monitoring for a variety of applications.
The AMC80 is fully pin- and software-compatible with the LM96080 and LM80.
The AMC80 continuously converts analog inputs to 10-bit resolution using a 2.5-mV least significant bit (LSB)
with a default input range of 0 V to 2.56 V, or a 6-mV LSB with a programmable input range of 0 V to V+. The
analog inputs (CH0 to CH6) are intended for connection to the several power supplies present in any typical
system. Temperature can be converted to a 9-bit or 12-bit resolution with either 0.5°C or 0.0625°C LSB,
respectively. The FAN1 and FAN2 inputs can be programmed to accept either a fan failure indicator or
tachometer signals. Fan failure signals can be programmed to be either active high or active low. Fan inputs
measure the period of tachometer pulses from the the fans, providing a higher count for lower fan speeds. The
fan inputs are digital inputs with transition levels according to the Digital Inputs section of the Electrical
Characteristics table. Full-scale fan counts are 255 (8-bit counter), which represent a stopped or very slow fan.
Nominal speeds, based on a count of 153, are programmable from 1100 RPM to 8800 RPM. Signal conditioning
circuitry is included to accommodate slow rise and fall times.
The AMC80 provides a number of internal registers:
• Configuration Register: Provides control and configuration.
• Interrupt Status Registers: Two registers that provide the status of each interrupt alarm.
• Interrupt Mask Registers: Allows masking of individual interrupt sources, as well as separate masking for
both hardware interrupt outputs.
• Fan Divisor/RST_OUT/OS Register: Bits 0 to 5 of this register contain the divisor bits for the FAN1 and
FAN2 inputs. Bits 6 and 7 control the function of the RST_OUT/OS output.
• OS Configuration/Temperature Resolution Register: The configuration of the overtemperature shutdown
(OS) is controlled by the lower three bits of this register. Bit 3 enables 12-bit temperature conversions. In
12-bit mode, bits 4 to 7 represent the four LSBs of the temperature measurement. In 9-bit mode, bit 4
represents the LSB of the temperature measurement.
• Conversion Rate Register: Sets the time interval of the continuous monitoring cycle to either fixed or
programmable (see the Conversion Rate Count Register for setting the programmable time interval).
• Voltage/Temperature Channel Disable Register: Allows voltage inputs and the local temperature
conversion to be disabled.
• Input Mode Register: Allows voltage inputs to be configured as single-ended or as a differential pair with
normal or reverse polarity.
• ADC Control Register: Bits 0 to 2 set the programmable conversion rate for the 10-bit ADC. Bits 3 to 5 allow
for programmable input full-scale voltage.
• Conversion Rate Count Register: Selects the adjustable time interval when the conversion rate of the
continuous monitoring cycle is set to programmable.
• Value RAM: The monitoring results (for temperature, voltages, fan counts, and Fan Divisor/RST_OUT/OS
Register limits) are all contained in the Value RAM. The Value RAM consists of 32 bytes. The first 10 bytes
are all of the results, the next 20 bytes are the interrupt alarm limits, and the last two bytes are at the upper
locations for manufacturer ID and die revision ID.
The AMC80 SMBus is compatible with both fast mode (400 kHz) and high-speed mode (3.4 MHz) two-wire
interface modes of operation. The AMC80 supports a timeout reset function on SDA and SCL that prevents
two-wire bus lockup, and includes an analog filter on the two-wire digital control lines that improves noise
immunity. Three address pins (A0 to A2), allow up to eight devices on a single bus. When enabled, the AMC80
starts by cycling through each measurement in sequence, and continuously loops through the sequence based
on the Conversion Rate Register (address 07h) setting. Each measured value is compared to values stored in
the Value RAM Registers (addresses 2Ah to 3Dh). When the measured value exceeds the programmed limit, the
AMC80 sets a corresponding interrupt in the Interrupt Status Registers (addresses 01h and 02h). Two output
interrupt lines (INT and RST_OUT/OS) are available. INT is fully programmable with the ability to mask each
interrupt source and each output. The Fan Divisor/RST_OUT/OS Register (address 05h) has control bits that
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
9
AMC80
SBOS559 – MAY 2011
www.ti.com
enable or disable the hardware interrupts. Additional digital inputs are provided for daisy-chaining the interrupt
output pin, INT. This configuration is achieved by connecting multiple external temperature sensors (for example,
the TMP75) to the board temperature interrupt (BTI) input and/or the GPI/CI input. The chassis intrusion (CI)
input is designed to accept an active high signal from an external circuit that latches (for example, when the
chassis from a server rack is removed).
INTERFACE AND CONTROL
The SMBus control lines in the AMC80 include SDA, SCL, and the A0 to A2 address pins, which allow up to
eight AMC80 devices to be on the same bus. The AMC80 can only operate as a slave device. The SCL line
controls only the serial interface; all other clock-related functions within the AMC80 (such as the ADC and fan
counters) operate with a separate asynchronous internal clock. The default power-on SMBus address for the
AMC80 is '0101'(A2)(A1)(A0) binary, where (A2)(A1)(A0) is the SMBus address.
When using the SMBus interface, a write command always consists of the AMC80 SMBus interface address
byte, followed by the internal address register byte, and then the data byte (see Figure 8).
See Figure 9 for the read operation timing. There are two cases for a read operation:
1. If the contents of the Internal Address Register are known, simply read the AMC80 with the SMBus interface
address byte, followed by the data byte read from the ADC80.
2. If the internal Address Register contents are unknown, write to the AMC80 with the SMBus interface address
byte, followed by the internal address register bye. Then restart the serial communication with a read that
consist of the SMBus interface address byte, followed by the data byte read from the AMC80.
Table 1. Register Overview
INTERNAL
ADDRESS
(HEX)
POWER-ON
VALUE
(HEX)
Configuration Register
00
08
Interrupt Status Register 1
01
xx
Indeterminate
Interrupt Status Register 2
02
xx
Indeterminate
Interrupt Mask Register 1
03
00
Interrupt Mask Register 2
04
00
Fan Divisor/RST_OUT/OS Register
05
14
FAN1 and FAN2 divisor = 2 (count of 153 = 4400 RPM)
OS Configuration/Temperature Resolution
Register
06
x1
Four MSBs are indeterminate
Conversion Rate Register
07
40
Voltage/Temperature Channel Disable
Register
08
00
Input Mode Register
09
00
ADC Control Register
0A
02
REGISTER
Conversion Rate Count Register
NOTES
Allows voltage monitoring inputs to be disabled
0B
40
Value RAM Register
20 to 29
xx
Indeterminate
Value RAM Register
2A to 3D
xx
Indeterminate
Value RAM Register
3E
80
Value RAM Register
3F
09
10
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
1
9
1
9
SCL
¼
0
SDA
1
0
A2(1)
1
A1(1)
A0(1)
P7
R/W
Start By
Master
P6
P5
P4
P3
P2
P1
¼
P0
ACK By
AMC80
ACK By
AMC80
Frame 2 Pointer Register Byte
Frame 1 Two-Wire Slave Address Byte
1
9
1
9
SCL
(Continued)
SDA
(Continued)
D6
D7
D5
D4
D3
D2
D1
D7
D0
D6
D5
D4
D3
D2
D1
Stop By
Master
Frame 4 Data Byte 2
Frame 3 Data Byte 1
(1)
D0
ACK By
AMC80
ACK By
AMC80
The values of A0, A1, and A2 are determined by the A0, A1, and A2 pins, respectively.
Figure 8. Two-Wire Timing for Write Word Format
1
9
1
9
¼
SCL
SDA
0
1
0
1
A2
(1)
A1
(1)
A0
(1)
P7
R/W
Start By
Master
P6
P5
P4
P3
P2
P1
P0
ACK By
AMC80
ACK By
AMC80
Frame 1 Two-Wire Slave Address Byte
Stop By
Master
Frame 2 Pointer Register Byte
1
9
1
9
SCL
(Continued)
¼
SDA
(Continued)
0
1
0
1
A2
(1)
A1
(1)
A0
(1)
D7
R/W
Start By
Master
D6
D5
D4
D3
ACK By
AMC80
Frame 3 Two-Wire Slave Address Byte
1
D2
D1
D0
From
AMC80
¼
ACK By
Master
(2)
Frame 4 Data Byte 1 Read Register
9
SCL
(Continued)
SDA
(Continued)
D7
D6
D5
D4
D3
D2
D1
D0
ACK By
From
AMC80
Master
(3)
Stop By
Master
Frame 5 Data Byte 2 Read Register
(1)
The values of A0, A1, and A2 are determined by the A0, A1, and A2 pins, respectively.
(2)
Master should leave SDA high to terminate a single-byte read operation.
(3)
Master should leave SDA high to terminate a two-byte read operation.
Figure 9. Two-Wire Timing for Read Word Format
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
11
AMC80
SBOS559 – MAY 2011
www.ti.com
APPLICATION INFORMATION
DEVICE POWER-ON
The AMC80 undergoes a power-on-reset condition when power is first applied to the device, or when the
Configuration Register INITIALIZATION bit (address 00h, bit 7) is set high; this bit automatically clears after
being set. The AMC80 can also be forced to a reset condition by taking the NTEST_IN/RESET_IN pin low for at
least 50 ns.
To start the AMC80 monitoring functions (temperature, analog inputs, and fan speeds), write to the Configuration
Register with a '0' to INT_Clear (bit 3) and a '1' to Start (bit 0). The AMC80 then performs continuous monitoring
of all temperature, analog inputs, and fan speeds. The sequence of items that are monitored (except for the
temperature reading) corresponds to locations in the Value RAM, respectively:
1. Temperature
2. CH0
3. CH1
4. CH2
5. CH3
6. CH4
7. CH5
8. CH6
9. Fan 1
10. Fan 2
The conversion results are available in the Value RAM (addresses 20h to 29h). Conversions can be read at any
time and provide the result of the last conversion. A typical sequence of events after AMC80 power-on consists
of these actions:
1. Set alarm limits
2. Set interrupt masks
3. Start the AMC80 monitoring process
12
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
ANALOG INPUTS
In the default state, the 10-bit ADC has a 2.5-mV LSB, yielding a 2.56-V full-scale input range. The input range
can also be programmed with several values up to the V+ full-scale input range with a 6-mV LSB. These settings
are programmed by bits 3 to 5 in the ADC Control Register.
In most applications, the analog inputs are often connected to power supplies. The voltage inputs should be
attenuated with external resistors to any desired value within the input range.
CAUTION
Care should be taken not to exceed V+ on the device input pins at any time.
In select applications where inputs to be monitored are differential in nature, analog inputs (CH0 to CH5) can be
configured as up to three differential pairs (inputs 0-1, 2-3, and 4-5) by setting bits 0, 2, and 4 in the Input Mode
Register. If needed, the input pair polarity can be changed by setting bits 1, 3, and 5 in the Input Mode Register.
FAN INPUTS
Inputs are provided on the AMC80 for signals from fans equipped with tachometer outputs. Signal conditioning in
the AMC80 accommodates the slow rise and fall times typical of fan tachometer outputs. The maximum input
signal range is 0 V to 5.5 V. In the event that these inputs are supplied from fan outputs that exceed 0 V to 5.5 V,
either resistive division or diode clamping must be included to keep inputs within an acceptable range.
The Fan Inputs gate an internal 22.5-kHz oscillator for one period of the Fan signal into an 8-bit counter
(maximum count = 255). The default divisor is set to 2 (choices are 1, 2, 4, and 8) providing a nominal count of
153 for a 4400 RPM fan with two pulses per revolution. Typical practice is to consider 70% of normal RPM a fan
failure, at which point the count will be 219. The fan count can be determined as shown in Equation 1:
Count =
1.35 ´ 106
RPM ´ Divisor
Where:
RPM = fan speed
Divisor = fan 1 or fan 2 divisor set through the Fan_Divisor/RST_OUT/OS Register (address 05h)
(1)
FAN1 and FAN2 inputs can also be programmed to be level-sensitive interrupt inputs. Fans that provide only one
pulse per revolution require a divisor that is set twice as high as fans that provide two pulses, thus maintaining a
nominal fan count of 153. Therefore, using Equation 1, the divisor should be set to 4 for a fan that provides one
pulse per revolution with a nominal RPM of 4400.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
13
AMC80
SBOS559 – MAY 2011
www.ti.com
TEMPERATURE MEASUREMENT
The AMC80 ΔVBE-type temperature sensor, is a ΔΣ ADC that performs 9-bit or 12-bit twos complement
temperature conversions. An 8-bit comparator that compares the readings to the user-programmable hot and
overtemperature setpoints, and hysteresis values is also incorporated into the AMC80.
Temperature data can be read from the Temperature Reading Register (address 27h). Temperature limits can be
read from and written to the Hot Temperature (THOT), Hot Temperature Hysteresis (THOT_HYST), OS Temperature
(TOS), and OS Temperature Hysteresis (TOS_HYST) Limit Registers (addresses 38h to 3Bh). Each limit is
represented in 12-bit, 9-bit, or 8-bit resolution, as shown in Table 2.
Table 2. Temperature Lookup
TEMPERATURE
12-BIT DIGITAL OUTPUT (HEX)
LSB = 0.0625°C
9-BIT DIGITAL OUTPUT (HEX)
LSB = 0.5°C
8-BIT DIGITAL OUTPUT (HEX)
LSB = 1°C
+125°C
07D
0FA
7D
+25°C
019
032
19
+1°C
010
003
01
0.0625°C
001
—
—
00
0°C
000
000
–0.0625°C
FFF
—
—
–1°C
FF0
1FF
FF
–25°C
E70
1CE
E7
–55°C
C90
192
C9
When using a single-byte read, the eight MSBs of the temperature reading can be found in the Value RAM
Register (address 27h). The remainder of the temperature reading can be found in the OS
Configuration/Temperature Resolution Register (address 06h), bits 4 to 7. In 9-bit format, bit 7 is the only valid
bit. In addition, all nine or 12 bits can be read using a double-byte read at register address 27h.
There are four Value RAM Register limits for the temperature reading that affect the INT and OS outputs of the
AMC80. These are the THOT, THOT_HYST, TOS, TOS_HYST Limit Registers (addresses 38h to 3Bh); see Table 15.
There are three interrupt modes of operation: Default Interrupt, One-Time Interrupt, and Comparator. The OS
output of the AMC80 can be programmed for One-Time Interrupt mode and Comparator mode. INT can be
programmed for Default Interrupt mode and One-Time Interrupt mode. These modes are explained in the
following subsections.
Default Interrupt Mode
In Default Interrupt mode, exceeding THOT causes an interrupt that remains active indefinitely until reset by
reading Interrupt Status Register 1 (address 01h) or cleared by the INT_Clear bit in the Configuration Register
(address 00h, bit 3). When an interrupt event has occurred by exceeding THOT, and is then reset, another
interrupt occurs again when the next temperature conversion has completed. The interrupts continue to occur in
this manner until the temperature falls below THOT_HYST, at which time the interrupt output automatically clears.
One-Time Interrupt Mode
In One-Time Interrupt mode, exceeding THOT causes an interrupt that remains active indefinitely until reset by
reading Interrupt Status Register 1 or cleared by the INT_Clear bit in the Configuration Register. When an
interrupt event has occurred by exceeding THOT, and is then reset, an interrupt does not occur again until the
temperature falls below THOT_HYST.
Comparator Mode
In Comparator mode, exceeding TOS causes the OS output to go low (default) and remain low until the
temperature falls below TOS_HYST. When the temperature falls below TOS_HYST, OS goes high.
14
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
INTERRUPT STRUCTURE
Figure 10 depicts the interrupt structure of the AMC80.
OS Status: R06h, B0
Temp Watchdog
OS Polarity: R06h, B1
Input,
Temperature,
and Fan
Watchdogs
Interrupt
Status
Registers
OS Pin Enable: R05h, B6
RST_OUT/OS
RST Enable: R05h, B7
Interrupt
Masking
and
Control
RESET: R00h, B4
INT
BTI
GPI/CI
INT_IN
INT Enable: R00h, B1
INT Clear: R00h, B3
INT Polarity Select: R00h, B2
Figure 10. Interrupt Structure
External interrupt inputs can come from the following sources:
• Board Temperature Interrupt (BTI) - This pin is an active low interrupt recommended to come from the
overtemperature shutdown (OS) output of TMP75 temperature sensors. The TMP75 OS output activates
when its temperature exceeds a programmed threshold. If the temperature of any TMP75 exceeds its
programmed limit, BTI is driven low. This action generates an interrupt through bit 1 of Interrupt Status
Register 2 (address 02h) that notifies the host of a possible overtemperature condition. To disable this
feature, set bit 1 of Interrupt Mask Register 2 (address 04h) to high. This pin also provides an internal, 10-kΩ
pull-up resistor.
• GPI/CI - This pin is an active high interrupt from any type of device that detects and captures chassis
intrusion violations. This action could be accomplished mechanically, optically, or electrically; circuitry external
to the AMC80 is expected to latch the event. Read this interrupt using bit 4 of Interrupt Status Register 2
(address 02h), and disable it using bit 4 of Interrupt Mask Register 2 (address 04h). The design of the AMC80
allows this input to go high even with no power applied, and no clamping or other interference with the line
occurs. This line can also be pulled low by the AMC80 for at least 10ms to reset a typical chassis-intrusion
circuit. Accomplish this reset by setting bit 5 of the Configuration Register (address 00h) to high; this bit is
self-clearing.
• INT_IN - This pin is an active low interrupt that provides a way to connect an INT from other devices through
the AMC80 to the processor. If this pin is pulled low, then bit 7 of Interrupt Status Register 1 (address 01h)
goes high, indicating this interrupt detection. Setting bit 1 of the Configuration Register (address 00h) also
allows the INT pin to go low when INT_IN goes low. To disable this feature, set bit 7 of Interrupt Mask
Register 1 (address 03h) to high.
Device interrupt outputs can come from the following sources:
• INT - This pin becomes active whenever INT_IN, BTI, or GPI/CI interrupts. INT is enabled when bit 1 of the
Configuration Register (address 00h) is set high. Bits 2 and 3 of the Configuration Register are also used to
set the polarity and state of the INT interrupt line.
• OS - In the Fan Divisor/RST_OUT/OS Register (address 05h), bit 6 (OS Pin Enable), must be set high and bit
7 (RST Enable) must be set to low in order to enable the OS function on the RST_OUT/OS pin. The OS pin
has two modes of operation: One-Time Interrupt and Comparator. One-Time Interrupt mode is selected by
taking bit 2 of the OS Configuration/Temperature Resolution Register (address 06h) high. If bit 2 is taken low,
then Comparator mode is selected. Unlike the OS pin, the OS bit in Interrupt Status Register 2 (address 02h,
bit 5) functions in Default Interrupt and One-Time Interrupt modes. The OS bit can be masked to the INT pin
by taking bit 5 in Interrupt Mask Register 2 (address 04h) low.
Reading the Interrupt Status Registers (addresses 01h to 02h) outputs the contents and then resets the registers
and the INT pin. The INT pin is also cleared by the INT_Clear bit (address 00h, bit 3) without affecting the
contents of the Interrupt Status Registers. When this bit is high, the AMC80 monitoring loop is inactive;
monitoring resumes when this bit is low.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
15
AMC80
SBOS559 – MAY 2011
www.ti.com
REGISTER MAP
CONFIGURATION REGISTER
Table 3. Configuration Register (Address = 00h, Default = 08h)
BIT
NAME
TYPE
DESCRIPTION
0
Start
R/W
'1' enables startup of monitoring activity; '0' puts device in shutdown mode.
1
INT Enable
R/W
'1' enables the INT output.
2
INT Polarity Select
R/W
'1' selects active-high, open-source output; '0' selects active-low, open-drain output.
3
INT_Clear
R/W
'1' disables the INT output without affecting the contents of the Interrupt Status Registers.
The device stops monitoring and resumes on a '0'.
4
RESET
R/W
'1' outputs an active-low reset signal at RST_OUT, if bit 7 and bit 6 in the Fan Divisor/
Register (address 05h) are set to '1' and '0', respectively. This bit is cleared when the pulse
becomes inactive.
5
Chassis Clear
R/W
'1' clears the GPI/CI pin. This bit clears itself after 10ms.
6
GPO
R/W
'1' drives the GPO pin low.
7
INITIALIZATION
R/W
'1' restores power-on-default values to the registers. This bit is self-clearing
INTERRUPT STATUS REGISTERS
Table 4. Interrupt Status Register 1 (Address = 01h, Default = xxh; see Table 1)
BIT
NAME
TYPE
DESCRIPTION
0
CH0
Read
'1' indicates a high or low limit has been exceeded.
1
CH1
Read
'1' indicates a high or low limit has been exceeded.
2
CH2
Read
'1' indicates a high or low limit has been exceeded.
3
CH3
Read
'1' indicates a high or low limit has been exceeded.
4
CH4
Read
'1' indicates a high or low limit has been exceeded.
5
CH5
Read
'1' indicates a high or low limit has been exceeded.
6
CH6
Read
'1' indicates a high or low limit has been exceeded.
7
INT_IN
Read
'1' indicates that a low signal has been detected on the INT_IN pin.
Table 5. Interrupt Status Register 2 (Address = 02h, Default = xxh; see Table 1)
BIT
16
NAME
TYPE
DESCRIPTION
0
Hot Temperature
Read
'1' indicates a high or low limit has been exceeded. One-Time Interrupt and Default Interrupt
modes are supported and can be set by bit 6 of Interrupt Mask Register 2 (address 04h).
1
BTI
Read
'1' indicates that an interrupt has occurred from the BTI input pin.
2
FAN 1
Read
'1' indicates that a fan count limit has been exceeded.
3
FAN 2
Read
'1' indicates that a fan count limit has been exceeded.
4
GPI/CI
Read
'1' indidates that GPI/CI has gone high.
5
OS
Read
'1' indicates a high or low temperature limit has been exceeded. One-Time Interrupt and
Default Interrupt modes are supported and can be set by bit 7 of Interrupt Mask Register 2
(address 04h).
6
Reserved
Read
This bit is reserved.
7
Reserved
Read
This bit is reserved.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
INTERRUPT MASK REGISTERS
Table 6. Interrupt Mask Register 1 (Address = 03h, Default = 00h)
BIT
NAME
TYPE
0
CH0
R/W
1
CH1
R/W
2
CH2
R/W
3
CH3
R/W
4
CH4
R/W
5
CH5
R/W
6
CH6
R/W
7
INT_IN
R/W
DESCRIPTION
'1' disables the corresponding interrupt status bit in Table 4 to trigger the INT interrupt.
Table 7. Interrupt Mask Register 2 (Address = 04h, Default = 00h)
BIT
NAME
TYPE
DESCRIPTION
0
Hot Temperature
R/W
1
BTI
R/W
2
FAN 1
R/W
3
FAN 2
R/W
4
GPI/CI
R/W
5
OS
R/W
6
INT Interrupt Mode
Select
R/W
'0' selects Default Interrupt mode. '1' selects One-Time Interrupt mode.
7
OS Interrupt Mode
Select
R/W
'0' selects Comparator mode. '1' selects One-Time Interrupt mode.
'1' disables the corresponding interrupt status bit in Table 5 to trigger the INT interrupt.
FAN DIVISOR/RST_OUT/OS REGISTER
Table 8. Fan Divisor/RST_OUT/OS Register (Address = 05h, Default = 14h)
BIT
NAME
TYPE
DESCRIPTION
0
FAN1 Mode Select
R/W
'1' selects the level-sensitive input mode. '0' selects the fan count mode for the FAN1 input.
1
FAN2 Mode Select
R/W
'1' selects the level-sensitive input mode. '0' selects the fan count mode for the FAN2 input.
2
FAN1 RPM Control 1
R/W
3
FAN1 RPM Control 0
R/W
FAN1 speed control:
'00' = divide by 1.
'01' = divide by 2.
'10' = divide by 4.
'11' = divide by 8.
If level-sensitive input is selected, '01' selects an active-low input and '00' selects an
active-high input.
4
FAN2 RPM Control 1
R/W
5
FAN2 RPM Control 0
R/W
6
OS Pin Enable
R/W
'1' enables OS mode on the RST_OUT/OS pin when bit 7 is set to '0'.
NOTE: When bits 6 and 7 are both set to '1', the RST_OUT/OS pin is disabled.
7
RST_OUT Pin Enable
R/W
'1' enables RST_OUT mode on the RST_OUT/OS pin when bit 6 is set to '0'.
NOTE: When bits 6 and 7 are both set to '1', the RST_OUT/OS pin is disabled.
FAN2 speed control:
'00' = divide by 1.
'01' = divide by 2.
'10' = divide by 4.
'11' = divide by 8.
If level select input is selected, '01' selects an active-low input and '00' selects an active-high
input.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
17
AMC80
SBOS559 – MAY 2011
www.ti.com
OS CONFIGURATION/TEMPERATURE RESOLUTION REGISTER
Table 9. OS Configuration/Temperature Resolution Register (Address = 06h, Default = x1h; see Table 1)
BIT
NAME
TYPE
DESCRIPTION
0
OS Status
Read
This bit mirrors the state of the RST_OUT/OS pin when in OS mode.
1
OS Polarity
R/W
'1' selects OS to be active-high '0' selects OS to be active-low.
2
OS Mode Select
R/W
'1' selects One-Time-Interrupt mode; '0' selects Comparator mode.
3
Temperature
Resolution Control
R/W
'1' selects 11-bit plus sign resolution temperature conversion; '0' selects the default 8-bit plus
sign resolution temperature conversion.
4
Temp3
R/W
5
Temp2
R/W
6
Temp1
R/W
7
Temp0
R/W
The lower four LSBs of the 11-bit plus sign temperature data. For 8-bit plus sign temperature
data, bit 7 is the LSB and bits 4 to 6 are undefined.
CONVERSION RATE REGISTER
Table 10. Conversion Rate Register (Address = 07h, Default = 40h)
BIT
NAME
TYPE
DESCRIPTION
Controls conversion rate:
'0' = Programmable conversion rate by the following formula:
Monitoring delay = (ms) = 1.42 × (8 × N + 6)
where N can be set by bits 7:0 in the Conversion Rate Count Register (address 0Bh).
0
CR1
R/W
1
Reserved
R/W
'0' must be written to this bit.
2
Reserved
R/W
'0' must be written to this bit.
3
Reserved
R/W
'0' must be written to this bit.
4
Reserved
R/W
'0' must be written to this bit.
5
Reserved
R/W
'0' must be written to this bit.
6
Reserved
R/W
'0' must be written to this bit.
7
Reserved
R/W
'0' must be written to this bit.
'1' = Fixed monitoring delay of 728 ms.
VOLTAGE/TEMPERATURE CHANNEL DISABLE REGISTER
Table 11. Voltage/Temperature Channel Disable Register (Address = 08h, Default = 00h)
BIT
18
TYPE
DESCRIPTION
0
CH0
NAME
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH0.
1
CH1
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH1.
2
CH2
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH2.
3
CH3
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH3.
4
CH4
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH4.
5
CH5
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH5.
6
CH6
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for CH6.
7
Temp
R/W
'1' disables conversions and suppresses error events; Value RAM Register reads '0' for
temperature.
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
AMC80
SBOS559 – MAY 2011
www.ti.com
INPUT MODE REGISTER
Table 12. Input Mode Register (Address = 09h, Default = 00h)
BIT
NAME
TYPE
DESCRIPTION
0
Diff01
R/W
When set to '1', CH0 and CH1 operate as a differential input.
When set to '0', CH0 and CH1 operate as 2 single-ended inputs.
1
Pol01
R/W
When bit 0 = '1', CH0 and CH1 differential inputs are setup in normal polarity mode when
this bit is set to '1', and in reverse polarity mode when this bit is set to '0'.
When bit 0 is set to “0”, this bit is ignored.
2
Diff23
R/W
When set to '1', CH2 and CH3 operate as a differential input.
When set to '0', CH2 and CH3 operate as 2 single-ended inputs.
3
Pol23
R/W
When bit 0 = '1', CH2 and CH3 differential inputs are setup in normal polarity mode when
this bit is set to '1', and in reverse polarity mode when this bit is set to '0'.
When bit 0 is set to “0”, this bit is ignored.
4
Diff45
R/W
When set to '1', CH4 and CH5 operate as a differential input.
When set to '0', CH4 and CH5 operate as 2 single-ended inputs.
5
Pol45
R/W
When bit 0 = '1', CH4 and CH5 differential inputs are setup in normal polarity mode when
this bit is set to '1', and in reverse polarity mode when this bit is set to '0'.
When bit 0 is set to “0”, this bit is ignored.
6
Reserved
R/W
'0' must be written to this bit.
7
Reserved
R/W
'0' must be written to this bit.
ADC CONTROL REGISTER
Table 13. ADC Control Register (Address = 0Ah, Default = 02h)
BIT
NAME
TYPE
DESCRIPTION
0
DR2
R/W
1
DR1
R/W
The 10-bit ADC conversion rate for the analog inputs is set as follows:
000 = 0.512 kHz
001 = 1 kHz
010 = 1.98 kHz
011 = 3.6 kHz
100 = 6.3 kHz
101 = 9.8 kHz
110 = 13.15 kHz
111 = 13.15 kHz
2
DR0
R/W
3
PGA2
R/W
4
PGA1
R/W
5
PGA0
R/W
6
Reserved
R/W
'0' must be written to this bit.
7
Reserved
R/W
'0' must be written to this bit.
The full-scale analog input range is set as follows:
000 = 2.56 V
001 = VDD
010 = 4.096 V or VDD (whichever is less)
011 = 2.048 V
100 = 1.024 V
101 = 0.512 V
110 = 0.256 V
111 = 0.256 V
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
19
AMC80
SBOS559 – MAY 2011
www.ti.com
CONVERSION RATE COUNT REGISTER
Table 14. Conversion Rate Count Register (Address = 0Bh, Default = 40h)
BIT
NAME
TYPE
0
CRC7
R/W
1
CRC6
R/W
2
CRC5
R/W
3
CRC4
R/W
4
CRC3
R/W
5
CRC2
R/W
6
CRC1
R/W
7
CRC0
R/W
DESCRIPTION
When bit 0 of the Conversion Rate Register (address 07h) is set to '0', the monitoring
conversion delay can be programmed as follows:
0000000 = 0
0000001 = 1
0000010 = 2
………
1111111 = 255
When bit 0 of the Conversion Rate Register is set to '1', these bits are ignored.
VALUE RAM REGISTER
Table 15. Value RAM Register (Addresses = 20h to 3Fh)
ADDRESS (HEX)
20
DESCRIPTION
20
CH0 reading (10-bit)
21
CH1 reading (10-bit)
22
CH2 reading (10-bit)
23
CH3 reading (10-bit)
24
CH4 reading (10-bit)
25
CH5 reading (10-bit)
26
CH6 reading (10-bit)
27
Temperature reading (9-bit or 12-bit for easy readback)
28
FAN1 reading
29
FAN2 reading
2A
CH0 high limit
2B
CH0 low limit
2C
CH1 high limit
2D
CH1 low limit
2E
CH2 high limit
2F
CH2 low limit
30
CH3 high limit
31
CH3 low limit
32
CH4 high limit
33
CH4 low limit
34
CH5 high limit
35
CH5 low limit
36
CH6 high limit
37
CH6 low limit
38
Hot temperature high limit (THOT)
39
Hot temperature hysteresis low limit (THOT_HYST)
3A
OS temperature high limit (TOS)
3B
OS temperature hysteresis low limit (TOS_HYST)
3C
FAN1 fan count limit
3D
FAN2 fan count limit
3E
Manufacturer ID (always defaults to 80h)
3F
Die revision ID (always defaults to 08h)
Submit Documentation Feedback
Copyright © 2011, Texas Instruments Incorporated
Product Folder Link(s): AMC80
PACKAGE OPTION ADDENDUM
www.ti.com
1-Jul-2011
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package
Drawing
Pins
Package Qty
Eco Plan
(2)
Lead/
Ball Finish
MSL Peak Temp
(3)
Samples
(Requires Login)
AMC80AIPW
ACTIVE
TSSOP
PW
24
60
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
AMC80AIPWR
ACTIVE
TSSOP
PW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
AMC80PW
PREVIEW
TSSOP
PW
24
TBD
Call TI
Call TI
AMC80PWR
PREVIEW
TSSOP
PW
24
TBD
Call TI
Call TI
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Audio
www.ti.com/audio
Communications and Telecom www.ti.com/communications
Amplifiers
amplifier.ti.com
Computers and Peripherals
www.ti.com/computers
Data Converters
dataconverter.ti.com
Consumer Electronics
www.ti.com/consumer-apps
DLP® Products
www.dlp.com
Energy and Lighting
www.ti.com/energy
DSP
dsp.ti.com
Industrial
www.ti.com/industrial
Clocks and Timers
www.ti.com/clocks
Medical
www.ti.com/medical
Interface
interface.ti.com
Security
www.ti.com/security
Logic
logic.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Power Mgmt
power.ti.com
Transportation and
Automotive
www.ti.com/automotive
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
Wireless
www.ti.com/wireless-apps
RF/IF and ZigBee® Solutions
www.ti.com/lprf
TI E2E Community Home Page
e2e.ti.com
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated