AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Features General Description • Operation Voltage 2.5V~6.0V The AT1367A/B/C/D provides complete • Oscillation frequency 1MHz control for a DC/DC converter optimized for • Output Current Maximum 800mA(DC-DC hight-performance microprocessor applications. It Converter) consists of a synchronous step-down DC/DC • Built-In 400mA/LDO converter and a high-speed LDO regulator • Power Good Indicator with Time Delay connected in series with the DC/DC converter Adjustable output. A power good detector and LDO ON/OFF • Built-In Current Limit control is also built-in(metal option). DC/DC • Built-In UVLO converter is operated on current mode architecture • Built-In Thermal ShutDown for excellent line and load transient response. • Built-In LDO ON/OFF Control(Metal Option) 1MHz operation frequency is allowing the use of small surface mount inductor and capacitor. The internal synchronous switch increases efficiency and eliminates the need for an external schottky diode. The AT1367A/B/C/D is a family of Applications low-noise synchronous step-down DC/DC • Power Supply for Slim Type devices converters that is ideally suited for systems powered form a 1-cell Li-ion battery or from a 3-cell to 4-cell NiCd, NiMH, or alkaline battery. It can also be used to USB-based power system. Block Diagram VBG VBG VREG VCC UVLO Vref AGND Current Sense + 5 + R Q - SLOPE S SW OSC CTL Shoot Throught Control LDO R5 DELAY Vref CTL + - VCC Auto Discharge *CTL and /PG Metal Option PGND 0.9 x Vref R2 R1 OUT1 0.35uA Current Limit PG UVLO /PG OUT2 R3 - + CTL + R4 - Vref *OUT2=2.5V/1.8V Metal Option Vref Aimtron reserves the right without notice to change this circuitry and specifications. 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 1 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Pin Assignment 1 10 2 9 3 8 AT1367 4 7 5 6 AT1367A AT1367B AT1367C AT1367D /PG /PG CTL CTL LDO 2.5V LDO 1.8V LDO 2.5V LDO 1.8V DFN10 (TOP VIEW) Ordering Information Part Number 1367 N : A:1367AN Package DFN10,Green B:1367BN Marking C:1367CN D:1367DN : Date Code *For more marking information, contact our sales representative directly. Pin Description Symbol Pin No. Descript PG 1 /PG or CTL 2 VCC SW PGND VBG AGND 3 4 5 6 7 DELAY 8 OUT1 OUT2 9 10 Power Good Indicator Output(Ative Hi) /Power Good Output (Ative Lo) or LDO ON/OFF Control ( Metal Option ) Power Supply OUT1 Inductor Node Power Ground Reference Output Voltage Analog Ground The capacitor connection terminal for a reset delay time setup LDO Intput and DC/DC Output LDO Output 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 2 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Absolute Maximum Ratings*1 Parameter Power Supply Voltage Input Pin Voltage Rated Value Min. Max. Symbol Unit VCC -0.3 +6.5 V CTL, OUT1, OUT2 -0.3 VCC V SW, PG, /PG -0.3 VCC+0.3 V — - 1 A — - 1 A — - 1.5 A DFN10 - 35.25 0 DFN10 - 3 0 — -35 +85 0 0 P-Channel Switch Source Current (DC) N-Channel Switch Sink Current (DC) Peak SW Sink and Source Current Thermal Resistance from Junction to Ambient θJA Thermal Resistance from Junction to Case θJC Operating temperature TA Storage temperature ESD Susceptibility*2 C/W C/W C — -55 +150 C HBM - 2 KV MM - 200 V 1. Stresses beyond those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2. Device are ESD sensitive. Handling precaution recommended. The Human Body model is a 100pF capacitor discharged through a 1.5KΩ resistor into each pin. Recommended Operating Conditions (Ta=+250C) Parameter Symbol Min. Values Typ. Max. Unit Power supply voltage VIN 2.5 -- 6.0 V Operating temperature* TOP -20 +25 +85 °C Operating junction temperature TJ - - +150 °C *Using X5R or X7R input capacitors. 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 3 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Electrical Characteristics (VCC = 3.6V,Ta =+25℃ , unless otherwise noted. ) Parameter Symbol Condition Values Unit Min. Typ. Max. DC/DC CONVERTER VCC UVLO UVLO Hysteresis width Input Supply Range Quiescent Current Output1 Voltage Accuracy Output1 Voltage line-regulation Output1 Variation with Temperature Feedback current Current Limit Maximum Output Current Oscillator Frequency RDS(ON) of P-Channel MOSFET RDS(ON) of N-Channel MOSFET SW Leakage Current VUV VCC=3V→2V Sweep - 2.4 - V VUVHY - 100 - mV VCC 2.5 - 6.0 V - 500 - -2 - +2 µA % VOUT1-Line VCC=3.5V to 6.0V - 0.1 0.5 % Ta =-20℃ to +85℃ - 0.5 1.0 % IOUT1 VOUT1=3.3V - 6 - uA ICL1 IO fosc1 fosc2 VIN=5V, VOUT1=3.3V VIN=5V, VOUT1=3.3V, L=4.7uH Vout1=3.3V Vout1=0V 1.10 0.8 - 1.25 1.0 200 1.50 800 1.2 -- A mA MHz KHz RPFET ILX= 600mA - 0.3 0.4 Ω RNFET ILX= -600mA - 0.25 0.35 Ω - ±0.1 ±1 µA VCTL=0V~2V sweep(Metal Option) 0.3 VCTL=5.0V(Metal Option) IPG=1mA V/PG=5.0V I/PG=1mA(Metal Option) (Metal Option) V/PG=5.0V(Metal Option) 0.3 1.0 6 80 80 0.5 1.5 0.4 1 0.4 1 0.8 V µA V mV uA V mV uA uA -2 450 VOUT1=3.3V IOUT2=400mA IOUT2=1mA→ 100mA IOUT2=100mA, VOUT1=3.5V→6.0V IOUT2=100mA, f=1kHz CTL=0V, VOUT2=2.5V/1.8V(Metal Option) 400 15 0.05 60 +2 600 50 0.25 - % mA mV mV % dB 6 - uA IS Active Mode VOUT1 ISWL CONTROL BLOCK CTL Threshold VCTL CTL leakage Current ICTL PG on voltage VPGON PG Hysteresis width VPGTHYS PG pin leak current IPGTLK /PG on voltage V/PGON /PG Hysteresis width V/PGTHYS /PG pin leak current I/PGTLK DELAY Pin Charge Current IDELAY LDO Output2 Voltage Accuracy Current Limit Dropout Voltage Load Regulation Line Regulation Ripple Rejection Rate VOUT2 ICL2 VDV ∆VOUT2 LR PSRR OUT2 Leakage Current IOUT2LK 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 4 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Typical characteristics Efficiency VS. Output1 Current 100 95 95 90 90 85 85 Efficiency(%) Efficiency(%) Efficiency VS. Output1 Current 100 80 75 70 65 80 75 70 65 L=2.2uH VCC=5V 60 L=3.3uH 60 VCC=4.2V 55 L=4.7uH 55 VCC=3.6V 50 50 10 100 Output1 Current(mA) 1000 CH1:Vin, CH2:Vout1, CH3:PG, CH4:/PG 10 100 Output1 Current(mA) 1000 CH1:Vout1, CH2:Vout2, CH3:PG, CH4:CTL CH1:Vout1, CH2:Vout2, CH4:Iout1 CH1:Vout1, CH2:Vout2, CH4:Iout2 Iout1=100mA~400mA, Iout2=300mA Iout1=300mA, Iout2=100mA~300mA 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 5 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Typical Application Circuits VIN 5.0V VCC VBG 10nF 10uF AGND 4.7uH VOUT1 3.3V/300mA SW DELAY 10uF 27nF AT1367A PGND To DSP /PG OUT1 To DSP PG OUT2 100K 100K VOUT2 2.5V/400mA 2.2uF Figure 1 VIN 5.0V VCC VBG 10nF 10uF AGND 4.7uH VOUT1 3.3V/300mA SW DELAY 10uF 27nF To DSP AT1367B PGND /PG OUT1 To DSP PG OUT2 100K VOUT2 1.8V/400mA 2.2uF 100K Figure 2 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 6 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Typical Application Circuits ( Continued ) VIN 5.0V From DSP VCC CTL VBG 10uF 10nF 4.7uH SW VOUT1 3.3V/400mA DELAY 10uF 27nF AT1367C PGND AGND OUT1 To DSP PG OUT2 100K VOUT2 2.5V/400mA 2.2uF Figure 3 VIN 5.0V From DSP VCC CTL VBG 10uF 10nF 4.7uH SW VOUT1 3.3V/400mA DELAY 10uF 27nF AT1367D PGND AGND OUT1 To DSP PG OUT2 100K VOUT2 1.8V/400mA 2.2uF Figure 4 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 7 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Typical Application Circuits ( Continued ) VIN 5.0V VCC VBG 10nF 10uF AGND 4.7uH VOUT1 3.3V/300mA 0.1uF 1M SW DELAY 10uF 27nF AT1367B PGND To DSP 100K /PG OUT1 To DSP PG OUT2 100K 100K VOUT2 1.8V/400mA From /PG 2.2uF Figure 5 Application Information Capacitor Selection In continuous mode, the source current of the top MOSFET is square wave of duty cycle. The Primary function of the input capacitor is to provide a low impedance loop for the edges of pulsed current drawn by the AT1367A/B/C/D. A load step at the output can induce ringing at the input VIN. This ringing can couple to the output and be mistaken as loop instability. The oscillation can be improved by add the capacitance of the input capacitor. A typical value is 10µF ceramic (X5R or X7R), POSCAP or Aluminum Polymer. These capacitors will provide good high frequency bypassing and their low ESR will reduce resistive losses for higher efficiency. The input capacitor RMS current varies with the input voltage and the output voltage. The equation for the maximum RMS current in the input capacitor is: I RMS = I OMAX VO V (1 − O ) VIN VIN 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 8 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO The output capacitor depends on the suitable ripple voltage. Low ripple voltage corresponds to lower effective series resistance (ESR). The output ripple voltage is determined by: ∆VOUT ≅ ∆I L ( ESR + 1 ) 8 fC OUT The output capacitor RMS ripple current is given by: I RMS = 1 VOUT × (VIN − VOUT ) L × f × VIN 2 3 VBG Capacitor A VBG pin is provided to decouple the bandgap reference voltage. An external capacitor connected form VBG to GND reduces noise present on the internal reference voltage, which in turn significantly reduces output noise and also improves PSRR. Larger capacitor values may be used to further improve PSRR, but result in a longer time period (slower turn on) to settle output voltage when power is initially applied. LDO For general purposes, use a 2.2uF capacitor on the LDO output. Larger capacitor values and lower ESR provide better supply noise rejection and transient response. A higher value input capacitor may be necessary if large, fast transients are anticipated . Ceramic capacitors have the lowest ESR, and will offer the best AC performance. When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size. Inductor Selection The inductor is chosen based on the desired ripple current. Large value inductors lower ripple current and small value inductors result in higher ripple current. Always consider the losses associated with the DCR and its effect on the total converter 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 9 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO efficiency when selecting an inductor. The inductor is selected to limit the ripple current to some predetermined value, typically 20~40% of the full load current at the maximum input voltage. The formula of inductance value is as below: ∆I L = 0.2 ~ 0.4 × I OUT ( MAX ) L= VOUT VOUT 1 − f × ∆I L VIN I PK = I O + (V − VOUT ) × t ON ∆I L = I O + IN 2 2× L Power Good Indicator with Adjustable Time Delay The PG and /PG pin terminal is an open drain output of N-MOS. Connect a resistor from PG and /PG pin to VCC or OUT1 to create a logic signal. If OUT1 pin is less than 2.97V (typ.) this pin is pulled to ground. When OUT1 pin is above 2.97V and with a delay time this pin is open. PG and /PG pin is forced low when in UVLO. The formula of adjustable delay time is as below : 0.8 delay − time = C × I DELAY The Dissipation The power loss is given by: 2 2 PLOSS ( DC − DC ) = I OUT 1 × R DS ( ON ) − P × D + I OUT 1 × R DS ( ON ) − N × (1 − D ) + V IN × I OUT 1 × (t r + t f ) × f s + I s × V IN PLOSS ( LDO ) = I OUT 2 × (VOUT 1 − VOUT 2 ) TJ ( MAX ) = T A + θ JA × ( PLOSS ( DC − DC ) + PLOSS ( LDO ) ) 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 10 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO 3.3 4.7 Inductors Surface Mount Manufacturer/Part No. Sumida CDRH4D28-3R3 Sumida CDRH5D18-4R7 Mitsumi C3-K1.8L-3R3 Mitsumi C4-K1.8L-3R3 ABC SH40283R3YSB ABC SH40284R7YSB Capacitance(µF) 22 47 10 2.2 4.7 Capacitors Surface Mount Manufacturer/Part No. TDK C3216X5R0J226M TDK C3225X5R0J46M GRM42-6X5R 106K6.3 TAIYO LMK212BJ225MD TAIYO JMK212BJ475MG Inductance(µH) 3.3 4.7 3.3 Manufacturer Website www.sumida.com www.mitsumi.co.jp www.atec-group.com Manufacturer Website www.tdk.com www.tdk.com www.murata.com www.t-yuden.com www.t-yuden.com 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 11 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO PC Board Layout 1. The most critical aspect of the layout is the placement of the input capacitor C2. It must be placed as close as possible to the AT1367A/B/C/D to reduce the input ripple voltage. 2. Power loops on the input and output of the converter should be laid out with the shortest and widest traces possible. The longer and narrower the trace, the higher resistance and inductance it will have. The length of traces in series with the capacitors increases its ESR and ESL and reduces their effectiveness at high frequency. 3. The OUT1 pin should connect to C1 directly. And the route should be away from the noise source, such as inductor of SW line. 4. Grounding all components at the same point may effectively reduce the occurrence of loop. 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 12 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Package Outline : DFN10 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 13 AT1367A/B/C/D Preliminary Product Information 1MHz, 800mA Synchronous Buck Converter With Power Good Detector & LDO Reflow Condition (IR/Convection or VPR Reflow) Classification Reflow Profiles Profile Feature Average ramp-up rate (TL to TP) Sn-Pb Eutectic Assembly 3°C/second max. Pb-Free Assembly 3°C/second max. 100°C 150°C 60-120 seconds 150°C 200°C 60-180 seconds 183°C 60-150 seconds 217°C 60-150 seconds See table 1 10-30 seconds See table 2 10 seconds max. 6°C/second max. 6 minutes max. 6°C/second max. 8 minutes max. Preheat -Temperature Min(Tsmin) -Temperature Max (Tsmax) -Time (min to max)(ts) Time maintained above: -Temperature (TL) -Time (tL) Peak/Classification Temperature(TP) Time within 5°C of actual Temperature (tP) Ramp-down Rate Time 25°C to Peak Temperature Peak *All temperatures refer to topside of the package, measured on the package body surface. Classification Reflow Profiles(Cont.) Table 1. SnPb Entectic Process –Package Peak Reflow Temperatures Package Thickness <2.5mm ≥2.5mm 3 Volume mm <350 240+0/-5℃ 225+0/-5℃ Volume mm3≥350 225+0/-5℃ 225+0/-5℃ Table 2. Pb-free Process –Package Classification Reflow Temperatures Package Thickness <1.6mm 1.6mm - 2.5mm ≥2.5mm 3 Volume mm <350 260+0℃ 260+0℃ 250+0℃ Volume mm3 350-2000 260+0℃ 250+0℃ 245+0℃ Volume mm3>2000 260+0℃ 245+0℃ 245+0℃ *Tolerance: The device manufacturer/supplier shall assure process compatibility up to and including the stated classification temperature (this means Peak reflow temperature +0˚С. For example 260˚С+0˚С) at the rated MSL level. 7F, No.9, Park Avenue II, Science-Based Industrial Park, Hsinchu 300,Taiwan, R.O.C. Tel: 886-3-563-0878 Fax: 886-3-563-0879 WWW: http://www.aimtron.com.tw 3/2/2006 REV:1.2 Email: [email protected] 14