FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Features Description ■ 7.1MHz fifth-order Y,C filters with composite summer The FMS6410B is a dual Y/C fifth-order Butterworth lowpass video filter optimized for minimum overshoot and flat group delay. The device also contains a summing circuit to generate filtered composite video. In a typical application, the Y and C input signals from DACs are AC coupled into the filters. Both channels have DC restore circuitry to clamp the DC input levels during video sync. The Y and C channels use separate feedback clamps. The clamp pulse is derived from the Y channel. ■ 50dB stopband attenuation at 27MHz on Y, C, and CV ■ ■ ■ ■ ■ ■ ■ ■ ■ outputs Better than 0.1dB flatness to 4.5MHz on Y, C, and CV outputs No external frequency selection components or clocks < 5ns group delay on Y, C, and CV outputs AC-coupled inputs AC- or DC-coupled outputs Capable of PAL frequency selection components or clocks 0.3% differential gain with 0.2° differential phase on Y, C, and CV channels Integrated DC restore circuitry with low tilt Lead-free SOIC-8 package Applications ■ Cable and satellite set-top boxes All outputs are capable of driving 2Vpp, AC or DC coupled, into either a single or dual video load. A single video load consists of a series 75Ω impedance matching resistor connected to a terminated 75Ω line. This presents a total of 150Ω of loading to the part. A dual load is two of these in parallel, which presents a total of 75Ω to the part. The gain of the Y, C, and CV signals is 6dB with 1Vpp input levels. All video channels are clamped during sync to establish the appropriate output voltage reference levels. ■ DVD players ■ Personal Video Recorders (PVR) ■ Video On Demand (VOD) Block Diagrams VCC 7 Sync Strip Reference and Timing YIN 6dB 1 8 YOUT 6 CVOUT 5 COUT gM 250mV + Σ + gM 250mV CIN 4 6dB 3 GND Figure 1. Block Diagram © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer October 2006 Package Operating Temperature Range Pb-Free Container Pack Qty. FMS6410BCS SOIC-8 0°C to 70°C Yes Rail 95 FMS6410BCSX SOIC-8 0°C to 70°C Yes Reel 2500 Part Number Pin Configuration FAIRCHILD 1 Y IN 8 Y OUT 7 V CC FMS6410B NC 2 GND 3 6 CV OUT C IN 4 5 C OUT 8L SOIC Figure 2. Pin Configuration Pin Assignments Pin# Pin Type Description 1 YIN Input 2 NC 3 GND Input Must be tied to ground. 4 CIN Input Chrominance (chroma) Input: This pin is typically connected to the chroma output pin from the external video encoder. 5 COUT Output Filtered chrominance video output from the CIN channel. 6 CVOUT Output Composite video output: This pin is the sum of YOUT and COUT. 7 VCC Input 8 YOUT Output Luminance (luma) input: This pin is typically connected to the luma or composite video output pin from the external video encoder. No connect. +5V supply. Filtered luminance output from the YIN channel. Typical Application Diagram FMS6410B may also be DC-Coupled 0.1µF YIN 1 YOUT YIN 75 8 220µF YOUT 75 FMS6410B CVOUT 75 6 220µF To TV 75 0.1µF CIN 4 75 COUT VCC 0.1µF 5 75 CVOUT to VCR GND 7 5V 220µF CIN 3 75 220µF COUT 10µF 75 Figure 3. AC- or DC-Coupled Application Diagram © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com 2 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Ordering Information The “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The “Recommended Operating Conditions” table defines the conditions for actual device operation. Parameter Min. Max. Unit DC Supply Voltage -0.3 6.0 V Analog and Digital I/O -0.3 Vcc + 0.3 V 40 mA Output Current Any One Channel, Do Not Exceed Reliability Information Symbol TJ TSTG TL ΘJA Parameter Min. Typ. Junction Temperature Storage Temperature Range -65 Lead Temperature (Soldering, 10s) Thermal Resistance, JEDEC Standard Multi-Layer Test Boards, Still Air Max. Unit 150 °C 150 °C 300 °C 115 °C/W Recommended Operating Conditions Symbol TA VCC Parameter Min. Operating Temperature Range 0 Supply Voltage Range 4.75 © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 Typ. 5.00 Max. Unit 70 °C 5.25 V www.fairchildsemi.com 3 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Absolute Maximum Ratings TA = 25°C, VCC = 5V, VIN = 1Vpp; all inputs are AC coupled with 0.1µF; all outputs are AC coupled with 220µF into 150Ω loads; referenced to 400kHz; unless otherwise noted. Symbol ICC VIN PSRR Parameter Supply Conditions Current(1) Min. No Load Input Voltage Maximum Power Supply Rejection Ratio All Channels, DC Typ. Max. Unit 50 60 mA 1.4 Vpp 60 dB Notes: 1. 100% tested at 25°C. AC Electrical Characteristics TA = 25°C, VCC = 5V, VIN = 1Vpp; all inputs are AC coupled with 0.1µF; all outputs are AC coupled with 220µF into 150Ω loads; referenced to 400kHz; unless otherwise noted. Symbol AV Csync Ysync Parameter Channel Conditions Gain(1) Min. Typ. Max. Unit 5.75 6.00 6.25 dB 1.0 1.3 V Sync Present on YIN (after 6dB gain) 0.35 0.50 V 0.35 0.50 V All Channels COUT Output Level (during sync)(1) Sync Present on YIN (after 6dB gain) YOUT Output Level (during sync)(1) CVsync CVOUT Output Level (during sync)(1) Sync Present on YIN (after 6dB gain) tCLAMP Clamp Response Time Y Channel, Settled to within 10mV 10 ms fFLAT Gain Flatness to 4.5MHz All Channels 0 dB fC Bandwidth(1) All Channels 6.7 7.1 MHz All Channels at 27MHz 42 50 dB fSB -3dB Stopband Attenuation(1) dG Differential Gain All Channels 0.3 % dP Differential Phase All Channels 0.2 deg THD Output Distortion VOUT = 1.4Vpp, 3.58MHz 0.3 % XTALK Crosstalk at 3.58MHz -50 dB SNR Signal-to-Noise Ratio All Channels, NTC-7 weighting, 4.2MHz LP, 100kHz HP 82 dB tpd Propagation Delay All Channels 115 ns GD Group Delay Deviation All Channels at 3.58MHz 4 ns tSKEW Skew Between YOUT and COUT at 1MHz tCLGCV Chroma-Luma Gain CVOUT(1) f = 3.58MHz (Ref. to YIN at 400kHz) 0 tCLDCV Chroma-Luma Delay CVOUT f = 3.58MHz (Ref. to YIN at 400kHz) 96 100 4 ns 104 % ns Notes: 1. 100% tested at 25°C. © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com 4 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer DC Electrical Characteristics Functional Description Layout Considerations This product is a two-channel, monolithic, continuoustime, video filter designed for reconstructing the luminance and chrominance signals from an S-Video D/A source. Composite video output is generated by summing the Y and C outputs. The chip is designed to have AC-coupled inputs and work with either AC- or DC-coupled outputs. General layout and supply bypassing play major roles in high-frequency performance and thermal characteristics. Fairchild offers a demonstration board, FMS6410BDEMO, to guide layout and aid device testing and characterization. The FMS6410BDEMO is a fourlayer board with a full power and ground plane. For optimum results, follow the steps below as a basis for highfrequency layout: The reconstruction filters provide a fifth-order Butterworth response with group delay equalization. This provides a maximally flat response in terms of delay and amplitude. Each of the three outputs is capable of driving 2Vpp into a 75Ω load. ■ Include 10μF and 0.1μF ceramic bypass capacitors. ■ Place the 10μF capacitor within 0.75 inches of the power pin. ■ Place the 0.1μF capacitor within 0.1 inches of the power pin. ■ If using DC-coupled outputs, use a large ground plane to help dissipate heat. ■ Minimize all trace lengths to reduce series inductances. All channels are clamped during the sync interval to set the appropriate minimum output DC level. With this operation, the effective input time constant is greatly reduced, which allows use of small, low-cost coupling capacitors. The net effect is that the input settles to 10mV in 10ms for any DC shifts present in the input video signal. Output Interface In most applications, the input coupling capacitors are 0.1µF. The Y and C inputs typically sink 1µA of current during active video, which normally tilts a horizontal line by 2mV at the Y output. During sync, the clamp restores this leakage current by sourcing an average of 20µA over the clamp interval. Any change in the coupling capacitor values affect the amount of tilt per line. Any reduction in tilt comes with an increase in settling time. To obtain the highest quality output signal, place the series termination resistor as close to the device output pin as possible. This greatly reduces the parasitic capacitance and inductance effect on the output of the driver. Place the series termination resistor less than 0.1 inches from the device pin, as shown in Figure 4. Luminance (Y) I/O The typical luma input is driven by either a low-impedance source of 1Vpp or the output of a 75Ω terminated line driven by the output of a current DAC. In either case, the input must be capacitively coupled to allow the syncdetect and DC-restore circuitry to operate properly. All outputs are capable of driving 2Vpp, AC or DC coupled, into either a single or dual video load. A single video load consists of a series 75Ω impedance matching resistor connected to a terminated 75Ω line, presenting a total of 150Ω of loading to the part. A dual load is two of these in parallel, which presents a total of 75Ω to the part. The gain of the Y, C, and CV signals is 6dB with 1Vpp input levels. Figure 4. 75Ω Series Resistor 0.1 Inches from Pin Figure 5 is the schematic representation of a video filter/ driver used in a system as the output driver to a media device. In this case, the composite video signal is terminated by the media device and the S-video output terminations are open. It is very critical to have the series termination resistors close to the output pins of the device to minimize the effects of parasitic capacitance on the filter output driver which may show up as noise on the CV output. Chrominance (C) I/O The chrominance input can be driven in the same manner as the luminance input, but is typically only a 0.7Vpp signal. Since the chrominance signal doesn't contain any DC content, the output signal can be AC coupled using a capacitor as small as 0.1µF if DC coupling is not desired. Composite Video (CV) Output The composite video output driver is same as the other outputs. © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com 5 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Applications Information Fairchild Filter Drive r + 75 Ohm LPF Buf 4 2 Clamp / Bias Series Termanatio n Resisto r 0.1 inche s from DUT pin S-Video 3 1 Filter/Driver set for gain of 2 X RC A JACK Coax + 75 Ohm ADC Summe r Series Termanatio n Resisto r 0.1 inche s from DUT pin 75 Ohm Media Fairchild Filter Drive r + 75 Ohm Clamp / Bias LPF Buf Series Termanatio n Resisto r 0.1 inche s from DUT pin Filter/Driver set for gain of 2 X Figure 5. Schematic Representation of a Video Filter / Driver © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com 6 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Applications Information (Continued) FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer Physical Dimensions Figure 6. 8-Lead Small Outline Integrated Circuit (SOIC) Package © 2004 Fairchild Semiconductor Corporation FMS6410B Rev. 1.0.2 www.fairchildsemi.com 7 FMS6410B Dual-Channel Video Drivers with Integrated Filters and Composite Video Summer 8 FMS6410B Rev. 1.0.2 www.fairchildsemi.com © 2004 Fairchild Semiconductor Corporation