AD ADD8707

12-Channel Gamma Buffers
with VCOM and Regulator
ADD8707
MASK-PROGRAMMABLE
REGULATOR RESISTORS
FB
700Ω*
VCOM
1.2V
+
–
700Ω*
VIN10
VOUT11
700Ω*
The ADD8707 is specified over the temperature range of
–40°C to +105°C and comes in a 48-lead, Pb-free, lead frame
chip-scale package.
VIN7
700Ω*
VOUT8
700Ω*
VOUT7
700Ω*
VOUT6
VIN6
VIN5
VOUT9
700Ω*
VOUT5
VOUT4
700Ω*
VOUT3
VIN3
VIN2
VIN1
700Ω*
VOUT2
700Ω*
VOUT1
04712-001
Integrating the gamma setup resistors drastically reduces the
external component count while increasing the gamma curve
accuracy. To accommodate multiple column drivers and panel
architectures, the ADD8707 is mask-programmable to a 0.2%
resolution using the on-chip 500 resistor string. An on-board
voltage regulator provides a fixed input for the resistor string,
isolating the gamma curve from supply ripple.
VOUT10
MASKPROGRAMMABLE
GAMMA RESISTORS
VIN8
The ADD8707 is a 12-channel integrated gamma reference with
VCOM for use in LCD TV and monitor panels. The output
buffers feature high current drive and low offset voltage to
provide an accurate and stable gamma curve. The top six
channels swing to VDD and the lower six channels swing to
GND.
GAMMA
BUFFERS
VOUT12
LCD TV panels
LCD monitor panels
PRODUCT OVERVIEW
VCOM OUT
GND
VIN11
APPLICATIONS
VCOM IN+
FUNCTIONAL BLOCK DIAGRAM
VCOM IN–
12 precision gamma reference outputs
Mask-programmable gamma resistors:
0.2% resolution and 0.1% accuracy
Mask programmable voltage regulator: 0.4% accuracy
Upper 6 buffers swing to VDD
Lower 6 buffers swing to GND
Single-supply operation: 7.5 V to 16 V
Gamma current drive: 15 mA per channel
VCOM peak output current: 250 mA
Outputs stable under load conditions
48-lead, Pb-free LFCSP package
VREG OUT
FEATURES
*ESD PROTECTION RESISTORS
Figure 1. 48-Lead LFCSP
Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable.
However, no responsibility is assumed by Analog Devices for its use, nor for any
infringements of patents or other rights of third parties that may result from its use.
Specifications subject to change without notice. No license is granted by implication
or otherwise under any patent or patent rights of Analog Devices. Trademarks and
registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781.329.4700
www.analog.com
Fax: 781.326.8703
© 2004 Analog Devices, Inc. All rights reserved.
ADD8707
TABLE OF CONTENTS
Electrical Characteristics ................................................................. 3
Absolute Maximum Ratings............................................................ 5
Pin Configuration and Function Description .............................. 6
Typical Performance Characteristics ............................................. 8
Application Notes ........................................................................... 12
Tap Point Selection..................................................................... 12
Voltage Regulator ....................................................................... 13
Maximum Power Dissipation ................................................... 13
Land Pattern................................................................................ 13
Operating Temperature Range ................................................. 14
Typical Applications Circuit.......................................................... 16
Development Circuit...................................................................... 17
Tap Point and Regulator Voltage Request Form......................... 19
Regulator Section—VREG OUT...................................................... 19
Tap Point Section........................................................................ 19
Outline Dimensions ....................................................................... 20
Ordering Guide........................................................................... 20
REVISION HISTORY
10/04—Data Sheet Changed from Rev. 0 to Rev. A
Changes to Product Overview Section .......................................... 1
Changes to Figure 1.......................................................................... 1
Changes to Electrical Characteristics Section .............................. 3
Changes to Absolute Maximum Ratings Section......................... 5
Changes to Pin Configuration and Function Description.......... 6
Changes to Typical Performance Characteristics Section........... 8
Changes to Applications Notes Section ....................................... 12
Changes to Figure 28, Typical Applications Circuit................... 16
Added Development Circuit Section ........................................... 17
Added Tap Point and Regulator Voltage Request Form............ 19
Changes to Ordering Guide .......................................................... 20
7/04—Revision 0: Initial Version
Rev. A | Page 2 of 20
ADD8707
ELECTRICAL CHARACTERISTICS
VDD = 16 V, TA @ +25oC, unless otherwise noted.
Table 1.
Parameter
GAMMA CURVE CHARACTERISTICS
Accuracy
Programming Resolution
Total Resistor String Value
BUFFER CHARACTERISTICS
OUTPUTS
Output Voltage Range (Ch12 to Ch7)
Output Voltage Range (Ch6 to Ch1)
Output vs. Load (Ch12, Ch11, Ch2, Ch1)
Output vs. Load (Ch10 to Ch3)
INPUTS
Offset Voltage
Offset Voltage Drift
Symbol
Condition
RACC1
RRES
RTOTAL
500 segments
VOUT
VOUT
∆VOUT2
∆VOUT2
Input Bias Current
VOS
∆VOS/∆T
IB
Input Voltage Range (Ch12 to Ch7)
Input Voltage Range (Ch6 to Ch1)
VIN
VIN
VCOM CHARACTERISTICS
Offset Voltage
Input Range
Peak Output Current
Continuous Output Current
Output vs. Load
BUFFER AND VCOM DYNAMIC PERFORMANCE
Slew Rate
Bandwidth
Settling Time to 0.1%
Phase Margin
Power Supply Rejection Ratio
VOLTAGE REGULATOR
Programmable Range
Initial Regulator Accuracy
Dropout Voltage
Line Regulation
Load Regulation
Maximum Load Current
Feedback Reference Voltage
Feedback Input Bias Current
VOS
VIN
IPK
IOUT
∆VCOM2
SR
BW
tS
φo
PSRR
VREG OUT
VACC
VDO
REGLINE
REGLOAD
IO
VREF
IB FB
IL = 100 µA
IL = 100 µA
IL = 20 mA
IL = 5 mA
Min
Typ
Max
Unit
0.1
0.2
15
0.4
%
%
kΩ
VDD
V
V
mV
mV
1.4
0
VDD − 1.4
15
5
5
20
15
−40°C ≤ TA ≤ +105°C
mV
µV/°C
−40°C ≤ TA ≤ +105°C
0.5
1.5
µA
V
V
1.4
0
VDD
VDD − 1.4
5
250
50
10
mV
V
mA
mA
mV
6
4.5
1.1
55
90
V/µs
MHz
µs
Degrees
dB
1.4
IL = 30 mA
RL = 10 kΩ, CL = 200 pF
−3dB, RL = 10 kΩ, CL = 200 pF
1V step, RL = 10 kΩ, CL = 200 pF
RL = 10 kΩ, CL = 200 pF
4
VDD = 7 V to 17 V, −40°C ≤ TA ≤ +105°C
68
5
No Load. VREG OUT = 14.4V
IL = 100 µA
IL = 5 mA
VIN = 8.5 V to 16.5 V, VOUT = 8V
IO = 100 µA to 5 mA
−40°C ≤ TA ≤ +105°C
5
−40°C ≤ TA ≤ +105°C
−150
Rev. A | Page 3 of 20
15
VDD − 1.4
0.4
100
310
0.01
0.02
VDD − 0.6
1.5
150
350
0.20
0.10
1.2
10
150
V
%
mV
mV
%/V
%/mA
mA
V
nA
ADD8707
Parameter
SYSTEM ACCURACY
Total Error3, 4
POWER SUPPLY
Supply Voltage
Supply Current
Symbol
Condition
VTOTAL ERROR
–40°C ≤ TA ≤ +105°C
VDD
ISY
No load, –40°C ≤ TA ≤ +105°C
Min
Typ
10
0.5
Max
Unit
3
%
8.3
16
15
V
mA
7.5
1
Gamma curve accuracy includes resistor matching and buffer errors, but excludes the regulator error.
∆VCOM is the shift from the desired output voltage under the specified current load.
3
Total error is defined as the difference between the designed and actual output voltage divided by the actual regulator output voltage or full-scale voltage.
4
Total error includes regulator error, resistor string error, bias current effects, and buffer offset voltage.
2
Rev. A | Page 4 of 20
ADD8707
ABSOLUTE MAXIMUM RATINGS
Table 2.
Parameter
Supply Voltage (VDD)
Input Voltage
Storage Temperature Range
Operating Temperature Range1
Lead Temperature Range (Soldering 10 sec)
Junction Temperature
ESD Tolerance (HBM)
ESD Tolerance (MM)
Rating
18 V
−0.5 V to VDD
−65°C to +150°C
−40°C to +105°C
300°C
150°C
±3000 V
±100 V
Stresses above those listed under Absolute Maximum Ratings
may cause permanent damage to the device. This is a stress
rating only; functional operation of the device at these or any
other conditions above those indicated in the operational
section of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect
device reliability.
Table 3. Thermal Resistance
Package Type
48-Lead LFCSP (CP)
θJA2
28.3
θJA3
47.7
Unit
°C/W
1
See the Applications Information section.
θJA for exposed pad soldered to JEDEC 4-layer board.
3
θJA for exposed pad not soldered down.
2
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on
the human body and test equipment and can discharge without detection. Although this product features
proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy
electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance
degradation or loss of functionality.
Rev. A | Page 5 of 20
ADD8707
VOUT10
VOUT9
VOUT8
VOUT7
VDD
GND
46
45
44
43
42
41
40
NC
VOUT11
47
VOUT6
VOUT12
48
VOUT5
NC
PIN CONFIGURATION AND FUNCTION DESCRIPTION
39
38
37
NC
1
36 NC
GND
2
35 NC
VDD
3
34 NC
VREG OUT
4
33 VOUT4
FB
5
NC
6
ADD8707
31 VOUT2
NC
7
TOP VIEW
(Not to Scale)
30 VOUT1
VIN11
8
29 VDD
VIN10
9
28 GND
32 VOUT3
NC 10
27 VCOM OUT
VIN8 11
18
19
20
21
22
23
24
VIN2
VIN1
VCOM IN–
VCOM IN+
NC
NC
VIN6
17
VIN3
NC
16
NC
15
VIN5
14
VIN7
25 NC
13
04712-0-002
26 NC
NC 12
Figure 2. 48-Lead LFCSP
Table 4. Pin Function Descriptions
Pin No.
1
2
3
4
Name
NC
GND
VDD
VREG OUT
5
FB
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
NC
NC
VIN11
VIN10
NC
VIN8
NC
NC
VIN7
VIN6
VIN5
NC
VIN3
VIN2
VIN1
VCOM INVCOM IN+
NC
NC
1
Description
Ground. Normally 0 V.
Supply voltage. Normally 16 V.
Regulator output voltage. Provides reference voltage to resistor string and is internally connected to the top of
the resistor string.
Regulator feedback pin. Compares a percentage of the regulator output to the internal 1.2V voltage reference.
Internal resistors are used to program the desired regulator output voltage.
Buffer inputs. Normally floating.1
Buffer inputs. Normally floating.1
Buffer inputs. Normally floating.1
Buffer inputs. Normally floating.1
VCOM amplifier inverting input.
VCOM amplifier non-inverting input.
External resistors can be added to modify the internal resistor string to change the gamma voltage. An external resistor calculator is available upon request.
Rev. A | Page 6 of 20
ADD8707
Pin No.
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
Name
NC
NC
VCOM OUT
GND
VDD
VOUT1
VOUT2
VOUT3
VOUT4
NC
NC
NC
NC
VOUT5
VOUT6
GND
VDD
VOUT7
VOUT8
VOUT9
VOUT10
VOUT11
VOUT12
NC
Description
VCOM amplifier output.
Ground. Normally 0 V.
Supply voltage. Normally 16 V.
Buffer outputs. These buffers can swing to ground.
Buffer outputs. These buffers can swing to ground.
Ground. Normally 0 V.
Supply voltage. Normally 16 V.
Buffer outputs. These buffers can swing to VDD.
Rev. A | Page 7 of 20
ADD8707
TYPICAL PERFORMANCE CHARACTERISTICS
ISINK = 25mA
30
ISINK = 15mA
OUTPUT VOLTAGE ERROR (mV)
5
0
ILOAD = 0mA
–5
–10
–15
–20
–25
ISOURCE = 25mA
–30
–35
–20 –10
ISOURCE = 15mA ISOURCE = 5mA
0
10
20
30 40 50 60 70
TEMPERATURE (°C)
80
04712-003
OUTPUT VOLTAGE ERROR (mV)
ISINK = 5mA
10
CH3 SOURCE
10
CH6 SINK
5
1
10
LOAD CURRENT (mA)
100
Figure 6. Output Voltage Error vs. Load Current (Channels 3 and 6)
30
OUTPUT VOLTAGE ERROR (mV)
30
OUTPUT VOLTAGE ERROR (mV)
CH6 SOURCE
15
CH3 SINK
Figure 3. Output Voltage Error vs. Temperature
CH11 SOURCE
25
CH12 SOURCE
15
CH11 SINK
10
CH12 SINK
04712-004
5
0
0.1
20
0
0.1
90 100 110 120
35
20
25
1
10
LOAD CURRENT (mA)
25
20
CH2 SOURCE
15
10
CH1 SOURCE
CH1 SINK
5
04712-007
15
04712-006
20
CH2 SINK
0
0.1
100
Figure 4. Output Voltage Error vs. Load Current (Channels 11 and 12)
1
10
LOAD CURRENT (mA)
100
Figure 7. Output Voltage Error vs. Load Current (Channels 1 and 2)
30
15
CH7 SOURCE
20
CH10 SOURCE
15
10
CH10 SINK
5
CH7 SINK
0
0.1
1
10
LOAD CURRENT (mA)
12
11
10
9
8
VCOM SINK
8
7
6
5
4
3
VCOM SOURCE
2
1
0
0.1
100
1
10
LOAD CURRENT (mA)
Figure 8. Output Voltage Error vs. Load Current (VCOM)
Figure 5. Output Voltage Error vs. Load Current (Channels 7 and 10)
Rev. A | Page 8 of 20
04712-008
OUTPUT VOLTAGE ERROR (mV)
25
04712-005
OUTPUT VOLTAGE ERROR (mV)
14
13
100
ADD8707
0.3
1000
MAX ERROR EACH STEP
900
0.2
TYPICAL UNIT B
700
TYPICAL UNIT C
0.1
600
ERROR (%)
500
400
0
TYPICAL UNIT A
–0.1
300
200
04712-009
–0.2
100
0
–0.30
04712-012
NUMBER OF AMPLIFIERS
800
MIN ERROR EACH STEP
–0.3
0
–0.18 –0.10 –0.02
0.06
0.14
0.22
0.30
GAMMA OUTPUT ERROR DUE TO OFFSET AND
RESISTOR MATCHING (% OF FS)
Figure 9. Gamma Output Voltage Error
1
2
3
4
5
6
7
8
OUTPUT CHANNEL
9
10
11
12
Figure 12. Gamma Output Error per Channel (920 Parts)
15
35
14
13
30
OUTPUT VOLTAGE (V)
NUMBER OF AMPLIFIERS
12
25
20
15
10
11
10
9
ILOAD = 0mA
ILOAD = 5mA
8
7
6
5
ILOAD = 10mA
4
3
0
–10.0
–7.5
–5.0
–2.5
0
2.5
5.0
7.5
04712-013
2
04712-010
5
1
0
17 16 15 14 13 12 11 10 9 8 7 6
INPUT VOLTAGE (V)
10.0
OUTPUT VOLTAGE ERROR (mV)
Figure 10. VCOM Offset Voltage
5
4
3
2
1
0
Figure 13. Dropout Characteristics
35
0
100
30
DROPOUT VOLTAGE (mV)
20
15
10
300
400
500
600
700
0
–500
–470
–440
–410
–380
–350
INPUT BIAS CURRENT (nA)
04712-014
800
5
04712-0-011
NUMBER OF AMPLIFIERS
200
25
900
1000
–320
0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20
OUTPUT CURRENT (mA)
Figure 11. VCOM Input Bias Current Distribution
Figure 14. Dropout Voltage vs. Output Current
Rev. A | Page 9 of 20
ADD8707
18
650
600
17
500
450
INPUT VOLTAGE (V)
550
5mA
400
350
300
250
200
400
200
0
16
–200
–400
04712-015
15
150
100
0mA
50
0
–25 –15 –5
5
15
25 35 45 55 65
TEMPERATURE (°C)
75
85
14
95 105 115
TIME (100µs/DIV)
Figure 15. Dropout Voltage vs. Temperature
Figure 18. Regulator Line Transient Response
14.5
CLOAD = 1µF
20
LOAD CURRENT (mA)
REGULATOR OUTPUT (V)
14.3
0°C
14.2
+25°C
14.1
+55°C
14.0
+85°C
13.9
0
–20
–40
0.1
+95°C
13.8
+105°C
5
04712-016
13.7
13.6
0
2
4
6
8
10
12
14
LOAD CURRENT (mA)
16
18
OUTPUT VOLTAGE CHANGE (mV)
–20°C
TIME (100µs/DIV)
20
Figure 19. Regulator Load Transient Response
Figure 16. Regulator Output vs. ILOAD over Temperature
11
14.45
10
0mA
9
14.40
SUPPLY CURRENT (mA)
5mA
14.35
14.30
10mA
14.25
8
7
6
5
4
3
0
10
20
30 40 50 60 70
TEMPERATURE (°C)
80
04712-020
14.20
–20 –10
04712-017
2
1
0
0
90 100 110
2
4
6
8
10
12
SUPPLY VOLTAGE (V)
14
Figure 20. Supply Current vs. Supply Voltage
Figure 17. Regulator Output vs. Temperature
Rev. A | Page 10 of 20
16
18
04712-0-019
40
14.4
REGULATOR OUTPUT (V)
OUTPUT VOLTAGE CHANGE (mV)
700
DROPOUT VOLTAGE (mV)
CLOAD = 1µF
10mA
04712-0-018
800
750
ADD8707
8.8
11
10V PULSE
120pF
320pF
520pF
1nF
10nF
9
AMPLITUDE (V)
8
7
8.7
SUPPLY CURRENT (mA)
10
6
5
4
3
8.6
8.5
8.4
8.3
2
0
200
400
8.1
–20
600 800 1000 1200 1400 1600 1800
TIME (ns)
Figure 21. Gamma Buffers Transient Load Response vs. Capacitive Loading
Rev. A | Page 11 of 20
04712-022
0
–200
8.2
04712-021
1
0
20
40
60
TEMPERATURE (°C)
80
Figure 22. Supply Current vs. Temperature
100
120
ADD8707
APPLICATION NOTES
The ADD8707 is a mask-programmable gamma reference
generator that allows source drivers to be optimized for the
different combinations of liquid crystals, glass sizes, etc. in
large LCD panels. It generates 12 gamma reference outputs
that can be mask-programmed in 0.2% increments using the
500 matched internal resistors (Figure 23), so that every point
on the curve can be targeted within 0.1% of the desired value.
TAP POINT 4
TAP POINT 500
TAP POINT 3
TAP POINT 499
TAP POINT 2
TAP POINT 498
TAP POINT 1
TAP POINT 497
The matching and tracking accuracy of the internal resistors is
typically 0.1% with worst-case deviation from the desired curve
within 0.4% of the ideal gamma curve, over temperature.
The ADD8707 also includes a low dropout linear regulator to
provide a stable reference level for the gamma curve for
optimum panel performance.
TAP POINT SELECTION
The ADD8707 uses a single resistor string consisting of 500
individual elements. The tap points are mask programmable
and completely independent of each other. Refer to the Tap
Point and Regulator Voltage Request Form in this data sheet.
500–TPX
VINX
VOUTX
04712-025
EACH R = 30Ω
TYPICALLY
04712-023
VREG OUT
TPX
Figure 23. 500 Mask-Programmable Resistor String
In a typical panel application, the selected source drivers have
an internal gamma curve that is not ideal for the specific panel
(Figure 24). The ADD8707 allows the gamma curve in the
source drivers to be adjusted appropriately, and also insures that
all the source drivers have the same gamma curve.
16
Figure 25. Gamma Buffers Tap Point Circuit.
Tap point voltages can be derived from the following equation:
VOUT X =
TPX
× VREG OUT
500
where TPX is the desired tap point for the Xth channel.
14
Table 5. Typical Mask Implementation
VDD = 16 V, VREG OUT = 14.4 V, 0 ≤ X ≤ 500
10
8
ORIGINAL GAMMA CURVE
IN SOURCE DRIVERS
6
PANEL GAMMA CURVE
CORRECTED BY ADD8707
4
2
04712-024
GAMMA VOLTAGE (V)
12
0
GAMMA REFERENCE INPUT POINTS
Figure 24. Original and Corrected Gamma Curves
VOUT12
VOUT11
VOUT10
VOUT9
VOUT8
VOUT7
VOUT6
VOUT5
VOUT4
VOUT3
VOUT2
VOUT1
Rev. A | Page 12 of 20
Tap Point (X)
500
419
365
349
343
297
213
173
163
146
95
7
Voltage
14.400
12.067
10.512
10.051
9.878
8.554
6.134
4.982
4.694
4.205
2.736
0.202
Units
V
V
V
V
V
V
V
V
V
V
V
V
ADD8707
VOLTAGE REGULATOR
LAND PATTERN
The on-board voltage regulator provides a regulated voltage to
the resistor chain to provide stable gamma voltages.
The LFCSP package comes with a thermal pad. Soldering
down this thermal pad dramatically improves the heat
dissipation of the package. It is necessary to attach vias that
connect the soldered thermal pad to another layer on the board.
This provides an avenue to dissipate the heat away from the
part. Without vias, the heat is isolated directly under the part.
The output of the regulator is set by the two mask programmable internal resistors R1 and R2, and a reference voltage. In
the ADD8707, the typical values of these parts are shown in
Figure 26. To request a different regulator voltage, please refer
to the Tap Point and Regulator Voltage Request Form in this
data sheet.
R2
55kΩ
R1
5kΩ
The thermal pad is attached to the substrate. In the ADD8707,
the substrate is connected to VDD. To be electrically safe, the
thermal pad should be soldered to an area on the board that is
electrically isolated or connected to VDD. Attaching the thermal
pad to ground adversely affects the performance of the part.
+
–
04712-026
VREG OUT
VREF
1.2V
Subdivide the solder paste, or stencil layer, for the thermal pad.
This reduces solder balling and splatter. It is not critical how the
subdivisions are arranged, as long as the total coverage of the
solder paste for the thermal pad is greater than 50%. The land
pattern is critical to heat dissipation. A suggested land pattern is
shown in Figure 27.
Figure 26. Voltage Regulator
The internal resistors have a typical accuracy of 0.1%. External
resistors can be used to adjust the regulator voltage, though it is
not recommended. Contact a sales office for further details.
MAXIMUM POWER DISSIPATION
The maximum safe power dissipation in the ADD8707 package
is limited by the associated rise in junction temperature (TJ) on
the die. At approximately 150°C, the glass transition temperature, the properties of the plastic change. Even temporarily
exceeding this temperature limit may change the stresses that
the package exerts on the die, permanently shifting the parametric performance of the ADD8707. Exceeding a junction
temperature of 175°C for an extended period can result in
changes in the silicon devices, potentially causing failure.
Rev. A | Page 13 of 20
ADD8707
OPERATING TEMPERATURE RANGE
The junction temperature is as follows:
VDD × IDQ = 16 V × 15 mA = 0.240 W.
(VDD – VREG OUT) × ILOAD = (16 V – 14.4 V) × 5 mA = 0.008 W.
PDIS = 0.240W + 0.582W + 0.008W = 0.830W.
TJ = TAMB + θJA × PDIS
where:
TAMB = ambient temperature specified on the data sheet.
θJA = junction-to-ambient thermal resistance, in °C/watt.
PDIS = power dissipated in the device, in watts.
Example 1
Exposed pad soldered down with via θJA = 28.3°C/W:
TJ = 95°C + (28.3°C/W) × (0.830 W) = 118.5°C
For the ADD8707, PDIS can be calculated by
PDIS = VDD × IDQ + Σ(IOUT X(+) × (VDD − VOUT X)) +
Σ(−IOUT X(-) × VOUTX) + (VDD – VREG OUT) × ILOAD
where:
VDD × IDQ = nominal system power requirements.
IOUT X(+) × (VDD − VOUT X) = positive-current amplifier load power
dissipation (current comes from VDD).
−IOU XT(-) × VOUT X = negative-current amplifier load power
dissipation (current goes to GND).
(VDD – VREG OUT) × ILOAD = regulator load power dissipation.
In this example, TAMB = 95°C. To calculate PDIS, assume the
values in Table 6.
Table 6.
VOUT12
VOUT11
VOUT10
VOUT9
VOUT8
VOUT7
VOUT6
VOUT5
VOUT4
VOUT3
VOUT2
VOUT1
VOUT X (V)
14.400
12.067
10.512
10.051
9.878
8.554
6.134
4.982
4.694
4.205
2.736
0.202
IOUT X (mA)
8.3
7.9
−4.5
−4.2
5.6
−3.3
−6.9
5.7
3.5
9.6
9.5
−7.2
Σ(IOUT X(+) × (VDD − VOUT X)) + Σ(−IOUT X(-) × VOUT X)
P (W)
0.0133
0.0311
0.0473
0.0422
0.0343
0.0282
0.0423
0.0628
0.0396
0.113
0.126
0.00145
The maximum junction temperature that is guaranteed before
the part breaks down is 150°C. is The maximum process limit
is 125°C. Because TJ is < 150°C and < 125°C, this example
demonstrates a condition where the part should perform within
process limits.
Example 2
Exposed pad not soldered down θJA = 47.7°C/W:
TJ = 95°C + (47.7°C/W) × (0.830 W) = 134.6°C
In this example, TJ is < 150°C but > 125°C. Although the part
should not exhibit any damage here, the process limits have
been exceeded. The part may no longer operate as intended.
These examples show that soldering down the exposed pad is
important for proper heat dissipation. Under the same powerup and loading conditions, the unsoldered part has a higher
temperature than the soldered part. Therefore, it is strongly
advised that the exposed pad be soldered down.
0.582
Rev. A | Page 14 of 20
ADD8707
7.31mm
HEAT SINK
SOLDER PASTE AREA
5.40mm
1.90mm
1.60mm
5.78mm
5.93mm
0.69mm
0.5mm
0.075mm
0.33mm DIAMETER
THERMAL VIA
0.28mm
04712-020
0.075mm
1.60mm
Figure 27. 48-Lead LFCSP (CP-48) Land Pattern—Dimensions shown in millimeters
Notes:
1.
Gray area represents the board metallization.
2.
White area represents the solder mask and vias.
3.
Hatched area is for the heat sink solder paste.
4.
The thermal pad is electrically active. The solder mask opening should be 0.150 mm larger than the pad size, resulting in
0.075 mm of clearance between the copper pad and solder mask.
Rev. A | Page 15 of 20
ADD8707
TYPICAL APPLICATIONS CIRCUIT
14.4V
4.7kΩ
VCOM IN–
FB
VREG OUT
2kΩ
3.3µF
700Ω*
55kΩ
5kΩ
VCOM
VCOM OUT
PANEL VCOM
ITO
14.4V
1.2V
+
–
GAMMA
BUFFERS
VOLTAGE
REGULATOR
0Ω
TP12 = 500
VIN11
VIN10
2.43Ω
700Ω*
TP11 = 419
700Ω*
TP10 = 365
1.62Ω
480Ω
TP9 = 349
NORMALLY
OPEN
VIN7
TP8 = 343
700Ω*
TP7 = 297
700Ω*
TP6 = 213
700Ω*
TP5 = 173
VIN6
VIN5
180Ω
700Ω*
VIN8
1.38kΩ
2.52Ω
1.20Ω
300Ω
TP4 = 163
VIN2
VIN1
510Ω
700Ω*
TP3 = 146
700Ω*
TP2 = 95
700Ω*
TP1 = 7
VIN3
1.53kΩ
2.64kΩ
0.1µF
VOUT12
14.4V
VOUT11
12.067V
VOUT10
10.512V
VOUT9
10.051V
VOUT8
9.878V
VOUT7
8.554V
VOUT6
6.134V
VOUT5
4.982V
VOUT4
4.694V
VOUT3
4.205V
VOUT2
2.736V
VOUT1
0.202V
210Ω
*ESD PROTECTION RESISTORS
GND
GND
Figure 28. Typical Applications Circuit
Rev. A | Page 16 of 20
VDD
16V
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
04712-028
NORMALLY
OPEN
8.2kΩ
VCOM IN+
04712-028
0.1µF
ADD8707
DEVELOPMENT CIRCUIT
For development purposes, the ADD8707 is available in a generic form without the tap points (see Figure 29). The typical applications
circuit for this part is shown in Figure 30. To order this version, refer to the Ordering Guide. The model listed is the development version.
VREG OUT VCOM IN– VCOM IN+
VCOM
700Ω*
FB
VCOM OUT
VREG
1.2V
GAMMA
BUFFERS
+
–
VOUT12
700Ω*
VOUT11
VIN11
700Ω*
VOUT10
VIN10
VOUT9
VIN8
VIN7
700Ω*
VOUT8
700Ω*
VOUT7
700Ω*
VOUT6
VIN6
VIN5
700Ω*
VOUT5
VOUT4
700Ω*
VOUT3
VIN3
VIN2
VOUT2
700Ω*
VOUT1
04712-029
VIN1
700Ω*
*ESD PROTECTION RESISTORS
Figure 29. Block Diagram for ADD8707 Development Version (with No Tap Points)
Rev. A | Page 17 of 20
ADD8707
14.4V
0.1µF
8.2kΩ
VCOM IN+
4.7kΩ
55kΩ
VCOM IN–
2kΩ
3.3µF
VREG OUT
1.2V
+
–
VCOM OUT
PANEL VCOM
ITO
VOLTAGE
REGULATOR
14.4V
GAMMA
BUFFERS
0.1µF
ESD
PROTECTION
RESISTORS
VOUT12
VIN11
700Ω
VOUT11
VIN10
700Ω
4.53kΩ
VDD
16V
14.4V
VOUT10
TP9 = 349
VOUT9
VIN8
700Ω
VOUT8
VIN7
700Ω
VOUT7
VIN6
700Ω
VIN5
700Ω
5.58kΩ
10.051V
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
VOUT6
VOUT5
TP4 = 163
VOUT4
VIN3
700Ω
VOUT3
VIN2
700Ω
VOUT2
VIN1
700Ω
4.89kΩ
4.694V
VOUT1
GND
Figure 30. Typical Applications Circuit for ADD8707 Development Version (with No Tap Points)
Rev. A | Page 18 of 20
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
04712-028
FB
VCOM
04712-030
5kΩ
ESD
PROTECTION
RESISTOR
700Ω
GAMMA 12
GAMMA 11
GAMMA 10
GAMMA 9
GAMMA 8
GAMMA 7
GAMMA 6
GAMMA 5
GAMMA 4
GAMMA 3
GAMMA 2
GAMMA 1
ADD8707
TAP POINT AND REGULATOR VOLTAGE REQUEST FORM
REGULATOR SECTION—VREG OUT
To ensure correct regulator operation VDD must exceed VREG by 600 mV minimum—that is, a VREG = 14.4 V requires a minimum
VDD = 15.0 V.
Parameter
VREG OUT
Value (6.9 V – 15.4 V)
TAP POINT SECTION
Gamma output voltages are calculated using the following formula:
VOUT =
TP × VREG OUT
500
A Microsoft® Excel spreadsheet is available which automatically calculates the best tap point based on VREG OUT and the desired output
voltages for each gamma output.
Output
VOUT18
VOUT17
VOUT16
VOUT15
VOUT14
VOUT13
VOUT12
VOUT11
VOUT10
VOUT9
VOUT8
VOUT7
VOUT6
VOUT5
VOUT4
VOUT3
VOUT2
VOUT1
Tap Point
CUSTOMER INFORMATION
Name:
____________________________________________
Company:
____________________________________________
Address:
____________________________________________
____________________________________________
Date:
____________________________________________
Please return this form to your local sales office.
Rev. A | Page 19 of 20
ADD8707
OUTLINE DIMENSIONS
7.00
BSC SQ
0.60 MAX
0.60 MAX
37
36
PIN 1
INDICATOR
TOP
VIEW
12° MAX
PIN 1
INDICATOR
48
1
EXPOSED
PAD
6.75
BSC SQ
5.25
5.10 SQ
4.95
(BOTTOM VIEW)
0.50
0.40
0.30
1.00
0.85
0.80
0.30
0.23
0.18
25
24
12
13
0.25 MIN
5.50
REF
0.80 MAX
0.65 TYP
0.05 MAX
0.02 NOM
0.50 BSC
SEATING
PLANE
0.20 REF
COPLANARITY
0.08
COMPLIANT TO JEDEC STANDARDS MO-220-VKKD-2
Figure 31. 48-Lead Lead Frame Chip Scale Package [LFCSP]
7 mm × 7 mm Body
(CP-48)
Dimensions shown in millimeters
ORDERING GUIDE
Model1
ADD8707WCPZ-REEL72, 3
1
2
3
Temperature Package
–40°C to +105°C
Package Description
48-Lead Lead Frame Chip Scale Package
Available in reels only.
Z = Pb-free part.
Development version.
© 2004 Analog Devices, Inc. All rights reserved. Trademarks and
registered trademarks are the property of their respective owners.
D04712-0-10/04(A)
Rev. A | Page 20 of 20
Package Outline
CP-48