MX25L8008E

MX25L8008E
MX25L8008E
3V, 8M-BIT [x 1/x 2]
CMOS SERIAL FLASH MEMORY
Key Features
• Hold Feature
• Auto Erase and Auto Program Algorithms
• Sequential read operation on the whole chip
• Additional 512 bit secured area for unique ID
P/N: PM1944
1
REV. 1.3, OCT. 24, 2014
MX25L8008E
Contents
FEATURES................................................................................................................................................................... 5
GENERAL DESCRIPTION.......................................................................................................................................... 6
PIN CONFIGURATIONS .............................................................................................................................................. 7
PIN DESCRIPTION....................................................................................................................................................... 7
BLOCK DIAGRAM........................................................................................................................................................ 8
MEMORY ORGANIZATION.......................................................................................................................................... 9
Table 1. Memory Organization........................................................................................................................... 9
DEVICE OPERATION................................................................................................................................................. 10
Figure 1. Serial Modes Supported................................................................................................................... 10
DATA PROTECTION................................................................................................................................................... 11
Table 2. Protected Area Sizes.......................................................................................................................... 12
Table 3. 512-bit Secured Area Definition.......................................................................................................... 12
HOLD FEATURE......................................................................................................................................................... 13
Figure 2. Hold Condition Operation .......................................................................................................13
COMMAND DESCRIPTION........................................................................................................................................ 15
Table 4. COMMAND DEFINITION................................................................................................................... 15
(1) Write Enable (WREN)................................................................................................................................. 16
(2) Write Disable (WRDI).................................................................................................................................. 16
(3) Read Status Register (RDSR).................................................................................................................... 16
(4) Write Status Register (WRSR).................................................................................................................... 17
Table 5. Protection Modes................................................................................................................................ 18
(5) Read Data Bytes (READ)........................................................................................................................... 19
(6) Read Data Bytes at Higher Speed (FAST_READ)..................................................................................... 19
(7) Dual Output Mode (DREAD)....................................................................................................................... 19
(8) Sector Erase (SE)....................................................................................................................................... 19
(9) Block Erase (BE)........................................................................................................................................ 20
(10) Chip Erase (CE)........................................................................................................................................ 20
(11) Page Program (PP)................................................................................................................................... 20
(12) Deep Power-down (DP)............................................................................................................................ 21
(13) Release from Deep Power-down (RDP), Read Electronic Signature (RES) ........................................... 21
(14) Read Identification (RDID)........................................................................................................................ 22
(15) Read Electronic Manufacturer ID & Device ID (REMS)............................................................................ 22
Table 6. ID DEFINITIONS ............................................................................................................................... 22
(16) Enter Secured Area (ENSA)..................................................................................................................... 22
(17) Exit Secured Area (EXSA)........................................................................................................................ 22
(18) Read Security Register (RDSCUR).......................................................................................................... 23
Table 7. SECURITY REGISTER DEFINITION................................................................................................. 23
(19) Write Security Register (WRSCUR).......................................................................................................... 23
P/N: PM1944
2
REV. 1.3, OCT. 24, 2014
MX25L8008E
(20) Read SFDP Mode (RDSFDP)................................................................................................................... 24
Read Serial Flash Discoverable Parameter (RDSFDP) Sequence.................................................................. 24
Table 8. Signature and Parameter Identification Data Values ......................................................................... 25
Table 9. Parameter Table (0): JEDEC Flash Parameter Tables....................................................................... 26
Table 10. Parameter Table (1): Macronix Flash Parameter Tables.................................................................. 28
POWER-ON STATE.................................................................................................................................................... 30
ELECTRICAL SPECIFICATIONS............................................................................................................................... 31
ABSOLUTE MAXIMUM RATINGS................................................................................................................... 31
Figure 2. Maximum Negative Overshoot Waveform........................................................................................ 31
CAPACITANCE TA = 25°C, f = 1.0 MHz........................................................................................................... 31
Figure 3. Maximum Positive Overshoot Waveform.......................................................................................... 31
Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL............................................................ 32
Figure 5. OUTPUT LOADING......................................................................................................................... 32
Table 11. DC CHARACTERISTICS.................................................................................................................. 33
Table 12. AC CHARACTERISTICS.................................................................................................................. 34
Timing Analysis......................................................................................................................................................... 35
Figure 6. Serial Input Timing............................................................................................................................ 35
Figure 7. Output Timing.................................................................................................................................... 35
Figure 8. Hold Timing....................................................................................................................................... 36
Figure 9. WP# Disable Setup and Hold Timing during WRSR when SRWD=1............................................... 36
Figure 10. Write Enable (WREN) Sequence (Command 06)........................................................................... 37
Figure 11. Write Disable (WRDI) Sequence (Command 04)............................................................................ 37
Figure 12. Read Status Register (RDSR) Sequence (Command 05).............................................................. 38
Figure 13. Write Status Register (WRSR) Sequence (Command 01)............................................................. 38
Figure 14. Read Data Bytes (READ) Sequence (Command 03).................................................................... 38
Figure 15. Read at Higher Speed (FAST_READ) Sequence (Command 0B)................................................ 39
Figure 16. Dual Output Read Mode Sequence (Command 3B)....................................................................... 40
Figure 17. Sector Erase (SE) Sequence (Command 20)................................................................................ 40
Figure 18. Block Erase (BE) Sequence (Command 52 or D8)........................................................................ 40
Figure 19. Chip Erase (CE) Sequence (Command 60 or C7)......................................................................... 41
Figure 20. Page Program (PP) Sequence (Command 02)............................................................................. 41
Figure 21. Deep Power-down (DP) Sequence (Command B9)...................................................................... 42
Figure 22. Release from Deep Power-down (RDP) Sequence (Command AB)............................................. 42
Figure 23. Read Electronic Signature (RES) Sequence (Command AB)........................................................ 42
Figure 24. Read Identification (RDID) Sequence (Command 9F).................................................................... 43
Figure 25. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90)........................... 43
Figure 26. Read Security Register (RDSCUR) Sequence (Command 2B)...................................................... 44
Figure 27. Write Security Register (WRSCUR) Sequence (Command 2F)..................................................... 44
Figure 28. Power-up Timing............................................................................................................................. 45
Table 13. Power-Up Timing ............................................................................................................................. 45
P/N: PM1944
3
REV. 1.3, OCT. 24, 2014
MX25L8008E
OPERATING CONDITIONS........................................................................................................................................ 46
Figure 29. AC Timing at Device Power-Up....................................................................................................... 46
Figure 30. Power-Down Sequence.................................................................................................................. 47
ERASE AND PROGRAMMING PERFORMANCE..................................................................................................... 48
DATA RETENTION..................................................................................................................................................... 48
LATCH-UP CHARACTERISTICS............................................................................................................................... 48
ORDERING INFORMATION....................................................................................................................................... 49
PART NAME DESCRIPTION...................................................................................................................................... 50
PACKAGE INFORMATION......................................................................................................................................... 51
REVISION HISTORY .................................................................................................................................................. 53
P/N: PM1944
4
REV. 1.3, OCT. 24, 2014
MX25L8008E
8M-BIT [x 1 / x 2] CMOS SERIAL FLASH
FEATURES
GENERAL
• Single Power Supply Operation
- 2.7 to 3.6 volt for read, erase, and program operations
• Supports Serial Peripheral Interface -- Mode 0 and Mode 3
• 8,388,608 x 1 bit structure or 4,194,304 x 2 bits (Dual Output mode) structure
• 256 Equal Sectors with 4K byte each
- Any Sector can be erased individually
• 16 Equal Blocks with 64K byte each
- Any Block can be erased individually
• Program Capability
- Byte base
- Page base (256 bytes)
• Latch-up protected to 100mA from -1V to Vcc +1V
PERFORMANCE
• High Performance
- Fast access time: 86MHz serial clock
- Serial clock of Dual Output mode : 80MHz
- Fast program time: 0.6ms(typ.) and 3ms(max.)/page
- Byte program time: 9us (typical)
- Fast erase time: 40ms(typ.) /sector ; 0.4s(typ.) /block
• Low Power Consumption
- Low active read current: 12mA(max.) at 86MHz
- Low active programming current: 15mA (typ.)
- Low active Sector/Block erase current: 9mA (typ.)
- Low standby current: 15uA (typ.)
- Deep power-down mode 2uA (typ.)
• Typical 100,000 erase/program cycles
• 20 years of data retention
SOFTWARE FEATURES
• Input Data Format
- 1-byte Command code
• Advanced Security Features
- Block lock protection
The BP2-BP0 status bit defines the size of the area to be software protection against program and erase instructions
- Additional 512 bit secured area for unique ID
• Auto Erase and Auto Program Algorithm
- Automatically erases and verifies data at selected sector
- Automatically programs and verifies data at selected page by an internal algorithm that automatically times the
program pulse widths (Any page to be programed should have page in the erased state first)
P/N: PM1944
5
REV. 1.3, OCT. 24, 2014
MX25L8008E
• Status Register Feature
• Electronic Identification
- JEDEC 1-byte manufacturer ID and 2-byte device ID
- RES command for 1-byte Device ID
- REMS command for 1-byte manufacturer ID and 1-byte device ID
• Support Serial Flash Discoverable Parameters (SFDP) mode
HARDWARE FEATURES
• PACKAGE
- 8-pin SOP (200mil)
- 8-land USON (4x4mm)
- All devices are RoHS Compliant & Halogen-free.
GENERAL DESCRIPTION
The device features a serial peripheral interface and software protocol allowing operation on a simple 3-wire bus.
The three bus signals are a clock input (SCLK), a serial data input (SI), and a serial data output (SO). Serial access
to the device is enabled by CS# input.
When it is in Dual Output read mode, the SI and SO pins become SIO0 and SIO1 pins for data output.
The device provides sequential read operation on the whole chip.
After program/erase command is issued, auto program/erase algorithms which program/erase and verify the specified page or sector/block locations will be executed. Program command is executed on byte basis, or page basis, or
word basis. Erase command is executes on sector, or block, or whole chip basis.
To provide user with ease of interface, a status register is included to indicate the status of the chip. The status read
command can be issued to detect completion status of a program or erase operation via WIP bit.
Advanced security features enhance the protection and security functions, please see security features section for
more details.
When the device is not in operation and CS# is high, it is put in standby mode.
The device utilizes Macronix's proprietary memory cell, which reliably stores memory contents even after typical
100,000 program and erase cycles.
P/N: PM1944
6
REV. 1.3, OCT. 24, 2014
MX25L8008E
PIN CONFIGURATIONS
PIN DESCRIPTION
8-PIN SOP (200mil)
SYMBOL DESCRIPTION
CS#
SO/SIO1
WP#
GND
1
2
3
4
8
7
6
5
CS#
Chip Select
Serial Data Input (for 1 x I/O)/ Serial Data
SI/SIO0
Input & Output (for Dual Output mode)
Serial Data Output (for 1 x I/O)/ Serial Data
SO/SIO1
Output (for Dual Output mode)
SCLK Clock Input
WP# Write protection
Hold, to pause the device without
HOLD#
deselecting the device
VCC
+ 3.3V Power Supply
GND Ground
VCC
HOLD#
SCLK
SI/SIO0
8-LAND USON (4x4mm)
CS#
SO/SIO1
WP#
GND
P/N: PM1944
1
2
3
4
8
7
6
5
VCC
HOLD#
SCLK
SI/SIO0
7
REV. 1.3, OCT. 24, 2014
MX25L8008E
BLOCK DIAGRAM
X-Decoder
Address
Generator
Memory Array
Page Buffer
SI/SIO0
Data
Register
Y-Decoder
SO/SIO1
CS#,
WP#,
HOLD#
SCLK
SRAM
Buffer
Mode
Logic
State
Machine
Sense
Amplifier
HV
Generator
Clock Generator
Output
Buffer
P/N: PM1944
8
REV. 1.3, OCT. 24, 2014
MX25L8008E
MEMORY ORGANIZATION
Table 1. Memory Organization
Block
15
14
Sector
255
:
240
239
:
224
Address Range
0FF000h
0FFFFFh
:
:
0F0000h
0F0FFFh
0EF000h
0EFFFFh
:
:
0E0000h
0E0FFFh
:
:
:
:
:
:
:
:
0
15
:
3
2
1
0
00F000h
:
003000h
002000h
001000h
000000h
00FFFFh
:
003FFFh
002FFFh
001FFFh
000FFFh
P/N: PM1944
9
REV. 1.3, OCT. 24, 2014
MX25L8008E
DEVICE OPERATION
1. Before a command is issued, status register should be checked to ensure device is ready for the intended operation.
2. When incorrect command is inputted to this device, it enters standby mode and remains in standby mode until
next CS# falling edge. In standby mode, SO pin of the device is High-Z. The CS# falling time needs to follow
tCHCL spec.
3. When correct command is inputted to this device, it enters active mode and remains in active mode until next
CS# rising edge. The CS# rising time needs to follow tCLCH spec.
4. Input data is latched on the rising edge of Serial Clock(SCLK) and data is shifted out on the falling edge of
SCLK. The difference of Serial mode 0 and mode 3 is shown in "Figure 1. Serial Modes Supported".
5.For the following instructions:RDID, RDSR, RDSCUR, READ, FAST_READ, RDSFDP, DREAD, RES, and
REMS the shifted-in instruction sequence is followed by a data-out sequence. After any bit of data being shifted
out, the CS# can be high. For the following instructions: WREN, WRDI, WRSR, SE, BE, CE, PP, RDP, DP,
ENSA, EXSO,and WRSCUR, the CS# must go high exactly at the byte boundary; otherwise, the instruction will
be rejected and not executed.
6. While a Write Status Register, Program, or Erase operation is in progress, access to the memory array is neglected and will not affect the current operation of Write Status Register, Program, Erase.
Figure 1. Serial Modes Supported
CPOL
CPHA
shift in
(Serial mode 0)
0
0
SCLK
(Serial mode 3)
1
1
SCLK
SI
shift out
MSB
SO
MSB
Note:
CPOL indicates clock polarity of Serial master, CPOL=1 for SCLK high while idle, CPOL=0 for SCLK low while not
transmitting. CPHA indicates clock phase. The combination of CPOL bit and CPHA bit decides which Serial mode is
supported.
P/N: PM1944
10
REV. 1.3, OCT. 24, 2014
MX25L8008E
DATA PROTECTION
During power transition, there may be some false system level signals which result in inadvertent erasure or programming. The device is designed to protect itself from these accidental write cycles.
The state machine will be reset as standby mode automatically during power up. In addition, the control register
architecture of the device constrains that the memory contents can only be changed after specific command sequences have completed successfully.
In the following, there are several features to protect the system from the accidental write cycles during VCC powerup and power-down or from system noise.
• Valid command length checking: The command length will be checked whether it is at byte base and completed
on byte boundary.
• Write Enable (WREN) command: WREN command is required to set the Write Enable Latch bit (WEL) before
other command to change data. The WEL bit will return to reset stage under following situation:
- Power-up
- Write Disable (WRDI) command completion
- Write Status Register (WRSR) command completion
- Page Program (PP) command completion
- Sector Erase (SE) command completion
- Block Erase (BE) command completion
- Chip Erase (CE) command completion
• Deep Power Down Mode: By entering deep power down mode, the flash device also is under protected from
writing all commands except Release from deep power down mode command (RDP) and Read Electronic Signature command (RES).
• Advanced Security Features: there are some protection and security features which protect content from inadvertent write and hostile access.
I. Block lock protection
- The Software Protected Mode (SPM):
MX25L8008E: use (BP2, BP1, BP0) bits to allow part of memory to be protected as read only. The proected area
definition is shown as "Table 2. Protected Area Sizes", the protected areas are more flexible which may protect
various area by setting value of BP0-BP2 bits.
Please refer to "Table 2. Protected Area Sizes".
- The Hardware Proteced Mode (HPM) uses WP# to protect the MX25L8008E:BP2-BP0 bits and SRWD bit.
P/N: PM1944
11
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 2. Protected Area Sizes
BP2
0
0
0
0
1
1
1
1
Status bit
BP1
0
0
1
1
0
0
1
1
BP0
0
1
0
1
0
1
0
1
Protect Level
MX25L8008E
0 (none)
1 (1block, block 15th)
2 (2blocks, block 14th-15th)
3 (4blocks, block 12th-15th)
4 (8blocks, block 8th-15th)
5 (All)
6 (All)
7 (All)
II. Additional 512-bit Secured Area for unique ID: to provide 512-bit read-only unique ID data. Please refer to
"Table 3. 512-bit Secured Area Definition".
- Security register bit 0 indicates whether the chip is locked by factory or not.
- To read the 512-bit secured area by entering 512-bit secured area mode (with ENSA command), and going
through normal read procedure, and then exiting 512-bit secured area mode by writing EXSA command.
Table 3. 512-bit Secured Area Definition
P/N: PM1944
Address range
Size
xxxx00~xxxx3F
512-bit
12
Standard Factory Lock
unique ID
REV. 1.3, OCT. 24, 2014
MX25L8008E
HOLD FEATURE
HOLD# pin signal goes low to hold any serial communications with the device. The HOLD feature will not stop the
operation of write status register, programming, or erasing in progress.
The operation of HOLD requires Chip Select (CS#) keeping low and starts on falling edge of HOLD# pin signal
while Serial Clock (SCLK) signal is being low (if Serial Clock signal is not being low, HOLD operation will not start
until Serial Clock signal being low). The HOLD condition ends on the rising edge of HOLD# pin signal while Serial
Clock(SCLK) signal is being low (if Serial Clock signal is not being low, HOLD operation will not end until Serial
Clock being low).
≈
SI/SIO0
≈ ≈
SO/SIO1
(internal)
SO/SIO1
(External)
Don’t care
Valid Data
Valid Data
High_Z
P/N: PM1944
Bit 6
Bit 5
Bit 6
≈
≈ ≈
SO/SIO1
(internal)
SO/SIO1
(External)
High_Z
Bit 7
Bit 5
≈
≈
SI/SIO0
≈
HOLD#
≈ ≈
SCLK
Valid Data
Bit 6
Bit 7
CS#
Don’t care
Bit 7
≈
HOLD#
≈ ≈
SCLK
≈
CS#
≈
Figure 2. Hold Condition Operation
Don’t care
Valid Data
Bit 7
Bit 7
Valid Data
Bit 6
High_Z
Bit 5
Bit 6
13
Don’t care
Bit 5
Valid Data
Bit 4
High_Z
Bit 3
Bit 4
Bit 3
REV. 1.3, OCT. 24, 2014
MX25L8008E
During the HOLD operation, the Serial Data Output (SO) is high impedance when Hold# pin goes low and will keep
high impedance until Hold# pin goes high and SCLK goes low. The Serial Data Input (SI) is don't care if both Serial
Clock (SCLK) and Hold# pin goes low and will keep the state until SCLK goes low and Hold# pin goes high. If Chip
Select (CS#) drives high during HOLD operation, it will reset the internal logic of the device. To re-start communication with chip, the HOLD# must be at high and CS# must be at low.
Note: The HOLD feature is disabled during Quad I/O mode.
P/N: PM1944
14
REV. 1.3, OCT. 24, 2014
MX25L8008E
COMMAND DESCRIPTION
Table 4. COMMAND DEFINITION
FAST READ
(fast read
data)
06 (hex)
04 (hex)
03 (hex)
0B (hex)
AD1
AD1
AD2
AD2
AD3
AD3
Dummy
to write new
outputs
to read out n bytes read n bytes read
sets the (WEL) resets the
write enable (WEL) write values to the
JEDEC
the values out until CS# out until CS#
goes high
latch bit
enable latch status register ID: 1-byte
of the status
goes high
bit
Manufact-urer
register
ID & 2-byte
Device ID
Command WREN (write WRDI (write
(byte)
enable)
disable)
1st byte
2nd byte
3rd byte
4th byte
5th byte
Action
WRSR
RDID
RDSR
(write status (read identific- (read status
register)
ation)
register)
01 (hex)
9F (hex)
05 (hex)
REMS (read
Command
RDSFDP
RES (read
electronic
(byte)
(Read SFDP) electronic ID) manufacturer
& device ID)
1st byte
5A (hex)
AB (hex)
90 (hex)
2nd byte
AD1
x
x
3rd byte
AD2
x
x
4th byte
AD3
x
ADD (Note 1)
5th byte
Dummy
Read SFDP to read out
output the
mode
1-byte Device Manufacturer
Action
ID
ID & Device
ID
Command
(byte)
PP (page
program)
1st byte
2nd byte
3rd byte
4th byte
5th byte
02 (hex)
AD1
AD2
AD3
Action
DREAD (Dual
Output Mode
command)
3B (hex)
AD1
AD2
AD3
Dummy
n bytes read
out by Dual
Output until
CS# goes
high
SE (sector
erase)
20 (hex)
AD1
AD2
AD3
to erase the
selected
sector
READ (read
data)
BE (block
erase)
CE (chip
erase)
52 or D8 (hex) 60 or C7 (hex)
AD1
AD2
AD3
to erase the
selected
block
to erase
whole chip
RDSCUR
WRSCUR
RDP (Release
ENSA (enter EXSA (exit
DP (Deep
(read security (write security
from deep
secured area) secured area) power down)
register)
register)
power down)
2B (hex)
2F (hex)
B1 (hex)
C1 (hex)
B9 (hex)
AB (hex)
to enter
to exit the 512 enters deep
to program to read value
to set the
bit secured power down
the selected
of security lock-down bit the 512 bit
mode
page
register
as "1" (once secured area area mode
lock-down,
mode
cannot be
updated)
release from
deep power
down mode
Note 1: ADD=00H will output the manufacturer ID first and ADD=01H will output device ID first.
Note 2: It is not recommended to adopt any other code not in the command definition table, which will potentially
enter the hidden mode.
P/N: PM1944
15
REV. 1.3, OCT. 24, 2014
MX25L8008E
(1) Write Enable (WREN)
The Write Enable (WREN) instruction is for setting Write Enable Latch (WEL) bit. For those instructions like PP, SE,
BE, CE, and WRSR, which are intended to change the device content, should be set every time after the WREN instruction setting the WEL bit.
The sequence is shown as Figure 10.
(2) Write Disable (WRDI)
The Write Disable (WRDI) instruction is for resetting Write Enable Latch (WEL) bit.
The sequence is shown as Figure 11.
The WEL bit is reset by following situations:
- Power-up
- Write Disable (WRDI) instruction completion
- Write Status Register (WRSR) instruction completion
- Page Program (PP) instruction completion
- Sector Erase (SE) instruction completion
- Block Erase (BE) instruction completion
- Chip Erase (CE) instruction completion
(3) Read Status Register (RDSR)
The RDSR instruction is for reading Status Register Bits. The Read Status Register can be read at any time (even in
program/erase/write status register condition) and continuously. It is recommended to check the Write in Progress (WIP)
bit before sending a new instruction when a program, erase, or write status register operation is in progress.
The sequence is shown as Figure 12.
The definition of the status register bits is as below:
WIP bit. The Write in Progress (WIP) bit, a volatile bit, indicates whether the device is busy in program/erase/write
status register progress. When WIP bit sets to 1, which means the device is busy in program/erase/write status
register progress. When WIP bit sets to 0, which means the device is not in progress of program/erase/write status
register cycle.
WEL bit. The Write Enable Latch (WEL) bit, a volatile bit, indicates whether the device is set to internal write enable
latch. When WEL bit sets to 1, which means the internal write enable latch is set, the device can accept program/
erase/write status register instruction. When WEL bit sets to 0, which means no internal write enable latch; the device will not accept program/erase/write status register instruction. The program/erase command will be ignored and
not affect value of WEL bit if it is applied to a protected memory area.
BP2, BP1, BP0 bits. The Block Protect (BP2-BP0) bits, non-volatile bits, indicate the protected area (as defined in
"Table 2. Protected Area Sizes") of the device to against the program/erase instruction without hardware protection
mode being set. To write the Block Protect (BP2-BP0) bits requires the Write Status Register (WRSR) instruction to
be executed. Those bits define the protected area of the memory to against Page Program (PP), Sector Erase (SE),
Block Erase (BE) and Chip Erase(CE) instructions (only if all Block Protect bits set to 0, the CE instruction can be
executed).
P/N: PM1944
16
REV. 1.3, OCT. 24, 2014
MX25L8008E
SRWD bit. The Status Register Write Disable (SRWD) bit, non-volatile bit, is operated together with Write Protection
(WP#) pin for providing hardware protection mode. The hardware protection mode requires SRWD sets to 1 and
WP# pin signal is low stage. In the hardware protection mode, the Write Status Register (WRSR) instruction is no
longer accepted for execution and the SRWD bit and Block Protect bits (BP2-BP0) are read only.
Status Register
bit7
bit6
bit5
SRWD (status
register write
protect)
0
0
bit4
BP2
(level of
protected
block)
bit3
BP1
(level of
protected
block)
bit2
BP0
(level of
protected
block)
1=status
register write
disable
0
0
(note 1)
(note 1)
(note 1)
Non-volatile
bit
0
0
Non-volatile
bit
Non-volatile
bit
Non-volatile
bit
bit1
bit0
WEL
WIP
(write enable
(write in
latch)
progress bit)
1=write
1=write
enable
operation
0=not write 0=not in write
enable
operation
volatile bit
volatile bit
note 1: see the "Table 2. Protected Area Sizes".
(4) Write Status Register (WRSR)
The WRSR instruction is for changing the values of Status Register Bits. Before sending WRSR instruction, the
Write Enable (WREN) instruction must be decoded and executed to set the Write Enable Latch (WEL) bit in advance. The WRSR instruction can change the value of Block Protect (BP2-BP0) bits to define the protected area of
memory (as shown in "Table 2. Protected Area Sizes"). The WRSR also can set or reset the Status Register Write
Disable (SRWD) bit in accordance with Write Protection (WP#) pin signal. The WRSR instruction cannot be executed once the Hardware Protected Mode (HPM) is entered.
The sequence is shown as Figure 13.
The WRSR instruction has no effect on b6, b1, b0 of the status register.
The CS# must go high exactly at the byte boundary; otherwise, the instruction will be rejected and not executed.
The self-timed Write Status Register cycle time (tW) is initiated as soon as Chip Select (CS#) goes high. The Write
in Progress (WIP) bit still can be check out during the Write Status Register cycle is in progress. The WIP sets 1
during the tW timing, and sets 0 when Write Status Register Cycle is completed, and the Write Enable Latch (WEL)
bit is reset.
P/N: PM1944
17
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 5. Protection Modes
Mode
Software protection
mode (SPM)
Hardware protection
mode (HPM)
Status register condition
WP# and SRWD bit status
Memory
Status register can be written
in (WEL bit is set to "1") and
the SRWD, BP2-BP0
bits can be changed
WP#=1 and SRWD bit=0, or
WP#=0 and SRWD bit=0, or
WP#=1 and SRWD=1
The protected area
cannot
be program or erase.
The SRWD, BP2-BP0 of
status register bits cannot be
changed
WP#=0, SRWD bit=1
The protected area
cannot
be program or erase.
Note:
1. As defined by the values in the Block Protect (BP2-BP0) bits of the Status Register, as shown in "Table 2. Protected Area Sizes".
As the above table showing, the summary of the Software Protected Mode (SPM) and Hardware Protected Mode (HPM).
Software Protected Mode (SPM):
- When SRWD bit=0, no matter WP# is low or high, the WREN instruction may set the WEL bit and can change
the values of SRWD, BP2-BP0. The protected area, which is defined by BP2-BP0 is at software protected mode
(SPM).
- When SRWD bit=1 and WP# is high, the WREN instruction may set the WEL bit can change the values of
SRWD, BP2-BP0. The protected area, which is defined by BP2-BP0, is at software protected mode (SPM).
Note: If SRWD bit=1 but WP# is low, it is impossible to write the Status Register even if the WEL bit has previously
been set. It is rejected to write the Status Register and not be executed.
Hardware Protected Mode (HPM):
- When SRWD bit=1, and then WP# is low (or WP# is low before SRWD bit=1), it enters the hardware protected
mode (HPM). The data of the protected area is protected by software protected mode by BP2-BP0 and hardware
protected mode by the WP# to against data modification.
Note: to exit the hardware protected mode requires WP# driving high once the hardware protected mode is entered.
If the WP# pin is permanently connected to high, the hardware protected mode can never be entered; only can use
software protected mode via BP2-BP0.
P/N: PM1944
18
REV. 1.3, OCT. 24, 2014
MX25L8008E
(5) Read Data Bytes (READ)
The read instruction is for reading data out. The address is latched on rising edge of SCLK, and data shifts out on
the falling edge of SCLK at a maximum frequency fR. The first address byte can be at any location. The address
is automatically increased to the next higher address after each byte data is shifted out, so the whole memory can
be read out at a single READ instruction. The address counter rolls over to 0 when the highest address has been
reached.
The sequence is shown as Figure 14.
(6) Read Data Bytes at Higher Speed (FAST_READ)
The FAST_READ instruction is for quickly reading data out. The address is latched on rising edge of SCLK, and
data of each bit shifts out on the falling edge of SCLK at a maximum frequency fC. The first address byte can be at
any location. The address is automatically increased to the next higher address after each byte data is shifted out,
so the whole memory can be read out at a single FAST_READ instruction. The address counter rolls over to 0 when
the highest address has been reached.
The sequence is shown as Figure 15.
While Program/Erase/Write Status Register cycle is in progress, FAST_READ instruction is rejected without any impact on the Program/Erase/Write Status Register current cycle.
(7) Dual Output Mode (DREAD)
The DREAD instruction enable double throughput of Serial Flash in read mode. The address is latched on rising
edge of SCLK, and data of every two bits(interleave on 1I/2O pins) shift out on the falling edge of SCLK at a maximum frequency fT. The first address byte can be at any location. The address is automatically increased to the next
higher address after each byte data is shifted out, so the whole memory can be read out at a single DREAD instruction. The address counter rolls over to 0 when the highest address has been reached. Once writing DREAD instruction, the data out will perform as 2-bit instead of previous 1-bit.
The sequence is shown as Figure 16.
While Program/Erase/Write Status Register cycle is in progress, DREAD instruction is rejected without any impact
on the Program/Erase/Write Status Register current cycle.
The DREAD only perform read operation. Program/Erase /Read ID/Read status....operation do not support DREAD
throughputs.
(8) Sector Erase (SE)
The Sector Erase (SE) instruction is for erasing the data of the chosen sector to be "1". The instruction is used for
any 4K-byte sector. A Write Enable (WREN) instruction must execute to set the Write Enable Latch (WEL) bit before
sending the Sector Erase (SE). Any address of the sector (see "Table 1. Memory Organization") is a valid address
for Sector Erase (SE) instruction. The CS# must go high exactly at the byte boundary (the least significant bit of the
address been latched-in); otherwise, the instruction will be rejected and not executed.
Address bits [Am-A12] (Am is the most significant address) select the sector address.
The sequence is shown as Figure 17.
P/N: PM1944
19
REV. 1.3, OCT. 24, 2014
MX25L8008E
The self-timed Sector Erase Cycle time (tSE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Sector Erase cycle is in progress. The WIP sets during the tSE timing, and clears when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the page
is protected by BP2-BP0 bits, the Sector Erase (SE) instruction will not be executed on the page.
(9) Block Erase (BE)
The Block Erase (BE) instruction is for erasing the data of the chosen block to be "1". The instruction is used for
64K-byte sector erase operation. A Write Enable (WREN) instruction must be executed to set the Write Enable
Latch (WEL) bit before sending the Block Erase (BE). Any address of the block (see "Table 1. Memory Organization") is a valid address for Block Erase (BE) instruction. The CS# must go high exactly at the byte boundary (the
least significant of address byte been latched-in); otherwise, the instruction will be rejected and not executed.
The sequence is shown as Figure 18.
The self-timed Block Erase Cycle time (tBE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Block Erase cycle is in progress. The WIP sets during the tBE timing,
and clears when Sector Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the page is
protected by BP2-BP0 bits, the Block Erase (BE) instruction will not be executed on the page.
(10) Chip Erase (CE)
The Chip Erase (CE) instruction is for erasing the data of the whole chip to be "1". A Write Enable (WREN) instruction must be executed to set the Write Enable Latch (WEL) bit before sending the Chip Erase (CE). Any address of
the sector (see "Table 1. Memory Organization") is a valid address for Chip Erase (CE) instruction. The CS# must
go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction
will be rejected and not executed.
The sequence is shown as Figure 19.
The self-timed Chip Erase Cycle time (tCE) is initiated as soon as Chip Select (CS#) goes high. The Write in Progress (WIP) bit still can be checked while the Chip Erase cycle is in progress. The WIP sets during the tCE timing, and clears when Chip Erase Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the chip is
protected by BP2-BP0 bits, the Chip Erase (CE) instruction will not be executed. It will be only executed when BP2BP0 all set to "0".
(11) Page Program (PP)
The Page Program (PP) instruction is for programming the memory to be "0". A Write Enable (WREN) instruction
must be executed to set the Write Enable Latch (WEL) bit before sending the Page Program (PP). The last address
byte (the 8 least significant address bits, A7-A0) should be set to 0 for 256 bytes page program. If A7-A0 are not all
zero, transmitted data that exceed page length are programmed from the starting address (24-bit address that last
8 bit are all 0) of currently selected page. The CS# must keep during the whole Page Program cycle. The CS# must
go high exactly at the byte boundary (the latest eighth of address byte been latched-in); otherwise, the instruction
will be rejected and not executed. If the data bytes sent to the device exceeds 256, the last 256 data byte is programmed at the request page and previous data will be disregarded. If the data bytes sent to the device has not
exceeded 256, the data will be programmed at the request address of the page. There will be no effort on the other
data bytes of the same page.
The sequence is shown as Figure 20.
P/N: PM1944
20
REV. 1.3, OCT. 24, 2014
MX25L8008E
The self-timed Page Program Cycle time (tPP) is initiated as soon as Chip Select (CS#) goes high. The Write in
Progress (WIP) bit still can be checked while the Page Program cycle is in progress. The WIP sets during the tPP
timing, and clears when Page Program Cycle is completed, and the Write Enable Latch (WEL) bit is cleared. If the
page is protected by BP2-BP0 bits, the Page Program (PP) instruction will not be executed.
(12) Deep Power-down (DP)
The Deep Power-down (DP) instruction is for setting the device to minimum power consumption (the standby current
is reduced from standby to Deep Power-down). The Deep Power-down mode requires the Deep Power-down (DP)
instruction to enter, during the Deep Power-down mode, the device is not active and all Write/Program/Erase instruction are ignored.
The sequence is shown as Figure 21.
Once the DP instruction is set, all instruction will be ignored except the Release from Deep Power-down mode (RDP)
and Read Electronic Signature (RES) instruction. (those instructions allow the ID being reading out). When Powerdown, the deep power-down mode automatically stops, and when power-up, the device automatically is in standby
mode. For RDP instruction the CS# must go high exactly at the byte boundary (the latest eighth bit of instruction
code been latched-in); otherwise, the instruction will not executed. As soon as Chip Select (CS#) goes high, a delay
of tDP is required before entering the Deep Power-down mode and reducing the current to ISB2.
(13) Release from Deep Power-down (RDP), Read Electronic Signature (RES)
The Release from Deep Power-down (RDP) instruction is completed by driving Chip Select (CS#) High. When Chip
Select (CS#) is driven High, the device is put in the Stand-by Power mode. If the device was not previously in the
Deep Power-down mode, the transition to the Stand-by Power mode is immediate. If the device was previously in
the Deep Power-down mode, though, the transition to the Stand-by Power mode is delayed by tRES2, and Chip Select (CS#) must remain High for at least tRES2 (max), as specified in Table 12 Once in the Stand-by Power mode,
the device waits to be selected, so that it can receive, decode and execute instructions.
RES instruction is for reading out the old style of 8-bit Electronic Signature, whose values are shown as "Table 6. ID
DEFINITIONS". This is not the same as RDID instruction. It is not recommended to use for new design. For new design, please use RDID instruction. Even in Deep power-down mode, the RDP and RES are also allowed to be executed, only except the device is in progress of program/erase/write cycle; there's no effect on the current program/
erase/write cycle in progress.
The sequence is shown in Figure 22 and Figure 23.
The RES instruction is ended by CS# goes high after the ID been read out at least once. The ID outputs repeatedly if continuously send the additional clock cycles on SCLK while CS# is at low. If the device was not previously
in Deep Power-down mode, the device transition to standby mode is immediate. If the device was previously in
Deep Power-down mode, there's a delay of tRES2 to transit to standby mode, and CS# must remain to high at least
tRES2(max). Once in the standby mode, the device waits to be selected, so it can be receive, decode, and execute
instruction.
The RDP instruction is for releasing from Deep Power Down Mode.
P/N: PM1944
21
REV. 1.3, OCT. 24, 2014
MX25L8008E
(14) Read Identification (RDID)
The RDID instruction is for reading the manufacturer ID of 1-byte and followed by Device ID of 2-byte. The MXIC
Manufacturer ID and Device ID are listed as "Table 6. ID DEFINITIONS".
The sequence is shown as Figure 24.
While Program/Erase operation is in progress, it will not decode the RDID instruction, so there's no effect on the cycle of program/erase operation which is currently in progress. When CS# goes high, the device is at standby stage.
(15) Read Electronic Manufacturer ID & Device ID (REMS)
The REMS instruction is an alternative to the Release from Power-down/Device ID instruction that provides both the
JEDEC assigned manufacturer ID and the specific device ID.
The REMS instruction is very similar to the Release from Power-down/Device ID instruction. The instruction is initiated by driving the CS# pin low and shift the instruction code "90h" followed by two dummy bytes and one bytes
address (A7~A0). After which, the Manufacturer ID for MXIC and the Device ID are shifted out on the falling edge
of SCLK with most significant bit (MSB) first as shown in Figure 25. The Device ID values are listed in "Table 6. ID
DEFINITIONS". If the one-byte address is initially set to 01h, then the device ID will be read first and then followed
by the Manufacturer ID. The Manufacturer and Device IDs can be read continuously, alternating from one to the
other. The instruction is completed by driving CS# high.
Table 6. ID DEFINITIONS
Command Type
RDID Command
manufacturer ID
C2
RES Command
REMS
manufacturer ID
C2
MX25L8008E
memory type
20
electronic ID
13
device ID
13
memory density
14
(16) Enter Secured Area (ENSA)
The ENSA instruction is for entering the additional 512-bit secured area mode. The additional 512-bit secured area
is independent from main array, which is used to store unique ID for system identifier. After entering the Secured
Area mode, follow standard read procedure to read out the data.
The sequence of issuing ENSA instruction is: CS# goes low→ sending ENSA instruction to enter Secured Area
mode→ CS# goes high.
Please note that WRSR/WRSCUR commands are not acceptable during the access of secure area region.
(17) Exit Secured Area (EXSA)
The EXSA instruction is for exiting the additional 512-bit secured area mode.
The sequence of issuing EXSA instruction is: CS# goes low→ sending EXSA instruction to exit Secured Area
mode→ CS# goes high.
P/N: PM1944
22
REV. 1.3, OCT. 24, 2014
MX25L8008E
(18) Read Security Register (RDSCUR)
The RDSCUR instruction is for reading the value of Security Register bits. The Read Security Register can be read
at any time (even in program/erase/write status register/write security register condition) and continuously.
The sequence of issuing RDSCUR instruction is: CS# goes low→ send ing RDSCUR instruction → Security Register data out on SO→ CS# goes high.
The sequence is shown as Figure 26.
The definition of the Security Register bits is as below:
Secured Area Indicator bit. The Secured Area indicator bit shows the chip is locked by factory before ex- factory or
not. When it is "0", it indicates non- factory lock; "1" indicates factory- lock.
Table 7. SECURITY REGISTER DEFINITION
bit7
bit6
bit5
bit4
bit3
bit2
bit1
bit0
x
x
x
x
x
x
x
Secured Area
indicator bit
reserved
reserved
reserved
reserved
reserved
reserved
reserved
volatile bit
volatile bit
volatile bit
volatile bit
volatile bit
volatile bit
1 = factory
lock (default)
Non-volatile bit Non-volatile bit
(19) Write Security Register (WRSCUR)
The WRSCUR instruction is for changing the values of Security Register Bits. Unlike write status register, the WREN
instruction is not required before sending WRSCUR instruction.
The sequence of issuing WRSCUR instruction is: CS# goes low→ sending WRSCUR instruction → CS# goes high.
The CS# must go high exactly at the boundary; otherwise, the instruction will be rejected and not executed.
The sequence is shown as Figure 27.
P/N: PM1944
23
REV. 1.3, OCT. 24, 2014
MX25L8008E
(20) Read SFDP Mode (RDSFDP)
The Serial Flash Discoverable Parameter (SFDP) standard provides a consistent method of describing the functional
and feature capabilities of serial flash devices in a standard set of internal parameter tables. These parameter tables
can be interrogated by host system software to enable adjustments needed to accommodate divergent features
from multiple vendors. The concept is similar to the one found in the Introduction of JEDEC Standard, JESD68 on
CFI.
The sequence of issuing RDSFDP instruction is CS# goes low→send RDSFDP instruction (5Ah)→send 3 address
bytes on SI pin→send 1 dummy byte on SI pin→read SFDP code on SO→to end RDSFDP operation can use CS#
to high at any time during data out.
SFDP is a standard of JEDEC. JESD216. v1.0.
Read Serial Flash Discoverable Parameter (RDSFDP) Sequence
CS#
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31
SCLK
Command
SI
SO
24 BIT ADDRESS
23 22 21
5Ah
3
2
1
0
High-Z
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Cycle
SI
7
6
5
4
3
2
1
0
DATA OUT 2
DATA OUT 1
SO
7
6
5
3
2
1
0
7
MSB
MSB
P/N: PM1944
4
24
6
5
4
3
2
1
0
7
MSB
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 8. Signature and Parameter Identification Data Values
SFDP Table below is for MX25L8008EM2I-12G and MX25L8008EZUI-12G
Description
SFDP Signature
Comment
Fixed: 50444653h
Add (h) DW Add Data (h/b) Data
(Byte)
(Bit)
(Note1)
(h)
00h
07:00
53h
53h
01h
15:08
46h
46h
02h
23:16
44h
44h
03h
31:24
50h
50h
SFDP Minor Revision Number
Start from 00h
04h
07:00
00h
00h
SFDP Major Revision Number
Start from 01h
This number is 0-based. Therefore,
0 indicates 1 parameter header.
05h
15:08
01h
01h
06h
23:16
01h
01h
07h
31:24
FFh
FFh
00h: it indicates a JEDEC specified
header.
08h
07:00
00h
00h
Start from 00h
09h
15:08
00h
00h
Start from 01h
0Ah
23:16
01h
01h
How many DWORDs in the
Parameter table
0Bh
31:24
09h
09h
0Ch
07:00
30h
30h
0Dh
15:08
00h
00h
0Eh
23:16
00h
00h
0Fh
31:24
FFh
FFh
it indicates Macronix manufacturer
ID
10h
07:00
C2h
C2h
Start from 00h
11h
15:08
00h
00h
Start from 01h
12h
23:16
01h
01h
How many DWORDs in the
Parameter table
13h
31:24
04h
04h
14h
07:00
60h
60h
15h
15:08
00h
00h
16h
23:16
00h
00h
17h
31:24
FFh
FFh
Number of Parameter Headers
Unused
ID number (JEDEC)
Parameter Table Minor Revision
Number
Parameter Table Major Revision
Number
Parameter Table Length
(in double word)
Parameter Table Pointer (PTP)
First address of JEDEC Flash
Parameter table
Unused
ID number
(Macronix manufacturer ID)
Parameter Table Minor Revision
Number
Parameter Table Major Revision
Number
Parameter Table Length
(in double word)
Parameter Table Pointer (PTP)
First address of Macronix Flash
Parameter table
Unused
P/N: PM1944
25
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 9. Parameter Table (0): JEDEC Flash Parameter Tables
SFDP Table below is for MX25L8008EM2I-12G and MX25L8008EZUI-12G
Description
Comment
Block/Sector Erase sizes
00: Reserved, 01: 4KB erase,
10: Reserved,
11: not support 4KB erase
Write Granularity
0: 1Byte, 1: 64Byte or larger
Write Enable Instruction Required 0: not required
for Writing to Volatile Status
1: required 00h to be written to the
Registers
status register
Add (h) DW Add Data (h/b)
(Byte)
(Bit)
(Note1)
31h
(1-1-2) Fast Read (Note2)
0=not support 1=support
Address Bytes Number used in
addressing flash array
Double Transfer Rate (DTR)
Clocking
00: 3Byte only, 01: 3 or 4Byte,
10: 4Byte only, 11: Reserved
01b
02
1b
03
0b
30h
0: use 50h opcode,
1: use 06h opcode
Write Enable Opcode Select for
Note: If target flash status register is
Writing to Volatile Status Registers
nonvolatile, then bits 3 and 4 must
be set to 00b.
Contains 111b and can never be
Unused
changed
4KB Erase Opcode
01:00
0=not support 1=support
32h
Data
(h)
E5h
04
0b
07:05
111b
15:08
20h
16
1b
18:17
00b
19
0b
20
0b
20h
81h
(1-2-2) Fast Read
0=not support 1=support
(1-4-4) Fast Read
0=not support 1=support
21
0b
(1-1-4) Fast Read
0=not support 1=support
22
0b
23
1b
33h
31:24
FFh
37h:34h
31:00
007F FFFFh
Unused
Unused
Flash Memory Density
(1-4-4) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states (Note3)
Clocks) not support
(1-4-4) Fast Read Number of
000b: Mode Bits not support
Mode Bits (Note4)
38h
(1-4-4) Fast Read Opcode
39h
(1-1-4) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states
Clocks) not support
(1-1-4) Fast Read Number of
000b: Mode Bits not support
Mode Bits
3Ah
(1-1-4) Fast Read Opcode
3Bh
P/N: PM1944
26
04:00
0 0000b
07:05
000b
15:08
FFh
20:16
0 0000b
23:21
000b
31:24
FFh
FFh
00h
FFh
00h
FFh
REV. 1.3, OCT. 24, 2014
MX25L8008E
SFDP Table below is for MX25L8008EM2I-12G and MX25L8008EZUI-12G
Description
Comment
(1-1-2) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states
Clocks) not support
(1-1-2) Fast Read Number of
000b: Mode Bits not support
Mode Bits
Add (h) DW Add Data (h/b)
(Byte)
(Bit)
(Note1)
3Ch
(1-1-2) Fast Read Opcode
3Dh
(1-2-2) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states
Clocks) not support
(1-2-2) Fast Read Number of
000b: Mode Bits not support
Mode Bits
3Eh
(1-2-2) Fast Read Opcode
3Fh
(2-2-2) Fast Read
0=not support 1=support
Unused
(4-4-4) Fast Read
0=not support 1=support
40h
Unused
04:00
0 1000b
07:05
000b
15:08
3Bh
20:16
0 0000b
23:21
000b
31:24
FFh
00
0b
03:01
111b
04
0b
07:05
111b
Data
(h)
08h
3Bh
00h
FFh
EEh
Unused
43h:41h
31:08
FFh
FFh
Unused
45h:44h
15:00
FFh
FFh
20:16
0 0000b
23:21
000b
(2-2-2) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states
Clocks) not support
(2-2-2) Fast Read Number of
000b: Mode Bits not support
Mode Bits
46h
(2-2-2) Fast Read Opcode
47h
31:24
FFh
FFh
49h:48h
15:00
FFh
FFh
20:16
0 0000b
23:21
000b
Unused
00h
(4-4-4) Fast Read Number of Wait 0 0000b: Wait states (Dummy
states
Clocks) not support
(4-4-4) Fast Read Number of
000b: Mode Bits not support
Mode Bits
4Ah
(4-4-4) Fast Read Opcode
4Bh
31:24
FFh
FFh
4Ch
07:00
0Ch
0Ch
4Dh
15:08
20h
20h
4Eh
23:16
10h
10h
4Fh
31:24
D8h
D8h
50h
07:00
00h
00h
51h
15:08
FFh
FFh
52h
23:16
00h
00h
53h
31:24
FFh
FFh
Sector Type 1 Size
Sector/block size = 2^N bytes (Note5)
0x00b: this sector type doesn't exist
Sector Type 1 erase Opcode
Sector Type 2 Size
Sector/block size = 2^N bytes
0x00b: this sector type doesn't exist
Sector Type 2 erase Opcode
Sector Type 3 Size
Sector/block size = 2^N bytes
0x00b: this sector type doesn't exist
Sector Type 3 erase Opcode
Sector Type 4 Size
Sector/block size = 2^N bytes
0x00b: this sector type doesn't exist
Sector Type 4 erase Opcode
P/N: PM1944
27
00h
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 10. Parameter Table (1): Macronix Flash Parameter Tables
SFDP Table below is for MX25L8008EM2I-12G and MX25L8008EZUI-12G
Description
Vcc Supply Maximum Voltage
Vcc Supply Minimum Voltage
Comment
2000h=2.000V
2700h=2.700V
3600h=3.600V
1750h=1.750V
1650h=1.650V
2250h=2.250V
2350h=2.350V
2700h=2.700V
Add (h) DW Add Data (h/b)
(Byte)
(Bit)
(Note1)
Data
(h)
61h:60h
07:00
15:08
00h
36h
00h
36h
63h:62h
23:16
31:24
00h
27h
00h
27h
H/W Reset# pin
0=not support 1=support
00
0b
H/W Hold# pin
0=not support 1=support
01
1b
Deep Power Down Mode
0=not support 1=support
02
1b
S/W Reset
0=not support 1=support
03
0b
S/W Reset Opcode
Reset Enable (66h) should be
issued before Reset Opcode
Program Suspend/Resume
0=not support 1=support
12
0b
Erase Suspend/Resume
0=not support 1=support
13
0b
14
1b
15
0b
66h
23:16
FFh
FFh
67h
31:24
FFh
FFh
65h:64h
Unused
Wrap-Around Read mode
0=not support 1=support
Wrap-Around Read mode Opcode
11:04
1111 1111b
4FF6h
(FFh)
Wrap-Around Read data length
08h:support 8B wrap-around read
16h:8B&16B
32h:8B&16B&32B
64h:8B&16B&32B&64B
Individual block lock
0=not support 1=support
00
0b
Individual block lock bit
(Volatile/Nonvolatile)
0=Volatile 1=Nonvolatile
01
1b
09:02
1111 1111b
(FFh)
10
1b
11
1b
Individual block lock Opcode
Individual block lock Volatile
protect bit default protect status
0=protect 1=unprotect
Secured OTP
0=not support 1=support
Read Lock
0=not support 1=support
12
0b
Permanent Lock
0=not support 1=support
13
0b
Unused
15:14
11b
Unused
31:16
FFh
FFh
31:00
FFh
FFh
Unused
6Bh:68h
6Fh:6Ch
CFFEh
MX25L8008EM2I-12G-SFDP_2014-09-02
P/N: PM1944
28
REV. 1.3, OCT. 24, 2014
MX25L8008E
Note 1:h/b is hexadecimal or binary.
Note 2:(x-y-z) means I/O mode nomenclature used to indicate the number of active pins used for the opcode (x),
address (y), and data (z). At the present time, the only valid Read SFDP instruction modes are: (1-1-1), (2-2-2),
and (4-4-4)
Note 3:Wait States is required dummy clock cycles after the address bits or optional mode bits.
Note 4:Mode Bits is optional control bits that follow the address bits. These bits are driven by the system controller
if they are specified. (eg,read performance enhance toggling bits)
Note 5:4KB=2^0Ch,32KB=2^0Fh,64KB=2^10h
Note 6:All unused and undefined area data is blank FFh for SFDP Tables that are defined in Parameter
Identification Header. All other areas beyond defined SFDP Table are reserved by Macronix.
P/N: PM1944
29
REV. 1.3, OCT. 24, 2014
MX25L8008E
POWER-ON STATE
The device is at the following states after power-up:
- Standby mode ( please note it is not deep power-down mode)
- Write Enable Latch (WEL) bit is reset
The device must not be selected during power-up and power-down stage until the VCC reaches the following levels:
- VCC minimum at power-up stage and then after a delay of tVSL
- GND at power-down
Please note that a pull-up resistor on CS# may ensure a safe and proper power-up/down level.
An internal power-on reset (POR) circuit may protect the device from data corruption and inadvertent data change
during power up state.
For further protection on the device, if the VCC does not reach the VCC minimum level, the correct operation is not
guaranteed. The read, write, erase, and program command should be sent after the below time delay:
- tVSL after VCC reached VCC minimum level
The device can accept read command after VCC reached VCC minimum and a time delay of tVSL.
Please refer to "Figure 28. Power-up Timing".
Note:
- To stabilize the VCC level, the VCC rail decoupled by a suitable capacitor close to package pins is recommended.(generally around 0.1uF)
INITIAL DELIVERY STATE
The device is delivered with the memory array erased: all bits are set to 1 (each byte contains FFh). The Status
Register contains 00h (all Status Register bits are 0).
P/N: PM1944
30
REV. 1.3, OCT. 24, 2014
MX25L8008E
ELECTRICAL SPECIFICATIONS
ABSOLUTE MAXIMUM RATINGS
RATING
VALUE
Ambient Operating Temperature
Industrial grade
-40°C to 85°C
Storage Temperature
-55°C to 125°C
Applied Input Voltage
-0.5V to 4.6V
Applied Output Voltage
-0.5V to 4.6V
VCC to Ground Potential
-0.5V to 4.6V
NOTICE:
1.Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the
device. This is stress rating only and functional operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended period may affect reliability.
2.Specifications contained within the following tables are subject to change.
3.During voltage transitions, all pins may overshoot Vss to -2.0V and Vcc to +2.0V for periods up to 20ns, see "Figure 2.
Maximum Negative Overshoot Waveform" and "Figure 3. Maximum Positive Overshoot Waveform".
Figure 2. Maximum Negative Overshoot Waveform
20ns
Figure 3. Maximum Positive Overshoot Waveform
20ns
20ns
Vss
Vcc + 2.0V
Vss-2.0V
Vcc
20ns
20ns
20ns
CAPACITANCE TA = 25°C, f = 1.0 MHz
Symbol
CIN
COUT
P/N: PM1944
Parameter
Input Capacitance
Output Capacitance
Min.
Typ.
31
Max.
6
8
Unit
pF
pF
Conditions
VIN = 0V
VOUT = 0V
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL
Input timing reference level
0.8VCC
0.2VCC
Output timing reference level
0.7VCC
AC
Measurement
Level
0.3VCC
0.5VCC
Note: Input pulse rise and fall time are <5ns
Figure 5. OUTPUT LOADING
DEVICE UNDER
TEST
2.7K ohm
CL
6.2K ohm
+3.3V
DIODES=IN3064
OR EQUIVALENT
CL=30pF/15pF Including jig capacitance
P/N: PM1944
32
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 11. DC CHARACTERISTICS
Symbol Parameter
Notes
Min.
Typ.
Max.
Units Test Conditions
ILI
Input Load Current
1
±2
uA
VCC = VCC Max,
VIN = VCC or GND
ILO
Output Leakage Current
1
±2
uA
VCC = VCC Max,
VOUT = VCC or GND
ISB1
VCC Standby Current
1
15
25
uA
ISB2
Deep Power-down Current
2
10
uA
1
12
mA
1
12
mA
1
4
mA
ICC1
VCC Read
ICC2
VCC Program Current (PP)
1
15
20
mA
ICC3
VCC Write Status Register
(WRSR) Current
1
3
15
mA
ICC4
VCC Sector Erase Current (SE)
1
9
15
mA
ICC5
VCC Chip Erase Current (CE)
1
15
20
mA
VIN = VCC or GND,
CS# = VCC
VIN = VCC or GND,
CS# = VCC
f=86MHz
fT=80MHz (2 x I/O read)
SCLK=0.1VCC/0.9VCC,
SO=Open
f=66MHz,
SCLK=0.1VCC/0.9VCC,
SO=Open
f=33MHz,
SCLK=0.1VCC/0.9VCC,
SO=Open
Program in Progress,
CS# =VCC
Program status register
in progress, CS#=VCC
Erase in Progress,
CS#=VCC
Erase in Progress,
CS#=VCC
VIL
Input Low Voltage
-0.5
0.3VCC
V
VIH
Input High Voltage
0.7VCC
VCC+0.4
V
VOL
Output Low Voltage
0.4
V
IOL = 1.6mA
VOH
Output High Voltage
V
IOH = -100uA
VCC-0.2
Notes:
1. Typical values at VCC = 3.3V, T = 25°C. These currents are valid for all product versions (package and speeds).
2. Not 100% tested.
P/N: PM1944
33
REV. 1.3, OCT. 24, 2014
MX25L8008E
Table 12. AC CHARACTERISTICS
Symbol
fSCLK
fRSCLK
fTSCLK
tCH(1)
tCL(1)
tCLCH(2)
tCHCL(2)
tSLCH
tCHSL
tDVCH
tCHDX
tCHSH
tSHCH
tSHSL
tSHQZ(2)
tCLQV
tCLQX
tHLCH
tCHHH
tHHCH
tCHHL
tHHQX(2)
tHLQZ(2)
tWHSL(4)
tSHWL (4)
tDP(2)
tRES1(2)
tRES2(2)
tW
tBP
tPP
tSE
tBE
tCE
Alt. Parameter
Clock Frequency for the following instructions:
fC FAST_READ, RDSFDP, PP, SE, BE, CE, DP, RES, RDP,
WREN, WRDI, RDID, RDSR, WRSR
fR Clock Frequency for READ instructions
fT Clock Frequency for DREAD instructions
fC=86MHz
tCLH Clock High Time
fR=33MHz
fC=86MHz
tCLL Clock Low Time
fR=33MHz
Clock Rise Time (peak to peak)
Clock Fall Time (peak to peak)
tCSS CS# Active Setup Time (relative to SCLK)
CS# Not Active Hold Time (relative to SCLK)
tDSU Data In Setup Time
tDH Data In Hold Time
CS# Active Hold Time (relative to SCLK)
CS# Not Active Setup Time (relative to SCLK)
Read
tCSH CS# Deselect Time
Write
tDIS Output Disable Time
tV Clock Low to Output Valid, Loading 30pF/15pF
tHO Output Hold Time
HOLD# Setup Time (relative to SCLK)
HOLD# Hold Time (relative to SCLK)
HOLD Setup Time (relative to SCLK)
HOLD Hold Time (relative to SCLK)
tLZ HOLD to Output Low-Z
tHZ HOLD# to Output High-Z
Write Protect Setup Time
Write Protect Hold Time
CS# High to Deep Power-down Mode
CS# High to Standby Mode without Electronic Signature
Read
CS# High to Standby Mode with Electronic Signature
Read
Write Status Register Cycle Time
Byte-Program
Page Program Cycle Time
Sector Erase Cycle Time
Block Erase Cycle Time
Chip Erase Cycle Time
Min.
Typ.
Max.
Unit
DC
86
MHz
DC
DC
5.5
13
5.5
13
0.1
0.1
5
5
2
5
5
5
15
40
33
80
10
MHz
MHz
ns
ns
ns
ns
V/ns
V/ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
us
8.8
us
8.8
us
40
50
3
200
2
6
ms
us
ms
ms
s
s
6
8/6
0
5
5
5
5
6
6
20
100
5
9
0.6
40
0.4
3.5
Notes:
1. tCH + tCL must be greater than or equal to 1/ fC. For Fast Read, tCL/tCH=5.5/5.5.
2. Value guaranteed by characterization, not 100% tested in production.
3. Expressed as a slew-rate.
4. Only applicable as a constraint for a WRSR instruction when SRWD is set at 1.
5. Test condition is shown as "Figure 4. INPUT TEST WAVEFORMS AND MEASUREMENT LEVEL" & "Figure 5.
OUTPUT LOADING".
6. The CS# rising time needs to follow tCLCH spec and CS# falling time needs to follow tCHCL spec.
P/N: PM1944
34
REV. 1.3, OCT. 24, 2014
MX25L8008E
Timing Analysis
Figure 6. Serial Input Timing
tSHSL
CS#
tCHSL
tSLCH
tCHSH
tSHCH
SCLK
tDVCH
tCHCL
tCHDX
tCLCH
LSB
MSB
SI
High-Z
SO
Figure 7. Output Timing
CS#
tCH
SCLK
tCLQV
tCLQX
tCL
tCLQV
tCLQX
LSB
SO
SI
P/N: PM1944
tSHQZ
ADDR.LSB IN
35
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 8. Hold Timing
CS#
tHLCH
tCHHL
tHHCH
SCLK
tCHHH
tHLQZ
tHHQX
SO
HOLD#
* SI is "don't care" during HOLD operation.
Figure 9. WP# Disable Setup and Hold Timing during WRSR when SRWD=1
WP#
tSHWL
tWHSL
CS#
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
SCLK
01
SI
SO
P/N: PM1944
High-Z
36
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 10. Write Enable (WREN) Sequence (Command 06)
CS#
1
0
2
3
4
5
6
7
SCLK
Command
SI
06
High-Z
SO
Figure 11. Write Disable (WRDI) Sequence (Command 04)
CS#
0
1
2
3
4
5
6
7
SCLK
Command
SI
SO
P/N: PM1944
04
High-Z
37
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 12. Read Status Register (RDSR) Sequence (Command 05)
CS#
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
SCLK
command
05
SI
Status Register Out
High-Z
SO
7
6
5
4
3
2
Status Register Out
1
0
7
6
5
4
3
2
1
0
7
MSB
MSB
Figure 13. Write Status Register (WRSR) Sequence (Command 01)
CS#
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
SCLK
command
SI
Status
Register In
01
7
5
4
3
2
0
1
MSB
High-Z
SO
6
Figure 14. Read Data Bytes (READ) Sequence (Command 03)
CS#
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31 32 33 34 35 36 37 38 39
SCLK
command
SI
03
24-Bit Address
23 22 21
3
2
1
0
MSB
SO
Data Out 1
High-Z
7
6
5
4
3
2
Data Out 2
1
0
7
MSB
P/N: PM1944
38
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 15. Read at Higher Speed (FAST_READ) Sequence (Command 0B)
CS#
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31
SCLK
Command
SI
SO
24 BIT ADDRESS
23 22 21
0B
3
2
1
0
High-Z
CS#
32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
Dummy Byte
SI
7
6
5
4
3
2
1
0
DATA OUT 2
DATA OUT 1
SO
7
6
5
3
2
1
0
7
MSB
MSB
P/N: PM1944
4
39
6
5
4
3
2
1
0
7
MSB
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 16. Dual Output Read Mode Sequence (Command 3B)
CS#
0
1
2
3
4
5
6
7
8
9 10 11
39 40 41 42 43
30 31 32
SCLK
8 Bit Instruction
SO/SO1
address
bit23, bit22, bit21...bit0
3B(hex)
SI/SO0
8 dummy
cycle
24 BIT Address
dummy
High Impedance
Data Output
data
bit6, bit4, bit2...bit0, bit6, bit4....
data
bit7, bit5, bit3...bit1, bit7, bit5....
Figure 17. Sector Erase (SE) Sequence (Command 20)
CS#
0
1
2
3
4
5
6
7
8
9
29 30 31
SCLK
24 Bit Address
Command
SI
23 22
20
2
1
0
MSB
Note: SE command is 20(hex).
Figure 18. Block Erase (BE) Sequence (Command 52 or D8)
CS#
0
1
2
3
4
5
6
7
8
9
29 30 31
SCLK
Command
SI
24 Bit Address
23 22
52 or D8
2
1
0
MSB
Note: BE command is 52 or D8(hex).
P/N: PM1944
40
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 19. Chip Erase (CE) Sequence (Command 60 or C7)
CS#
0
1
2
3
4
5
6
7
SCLK
Command
SI
60 or C7
Note: CE command is 60(hex) or C7(hex).
Figure 20. Page Program (PP) Sequence (Command 02)
CS#
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31 32 33 34 35 36 37 38 39
SCLK
1
0
7
6
5
3
2
1
0
2079
2
2078
3
2077
23 22 21
02
SI
Data Byte 1
2076
24-Bit Address
2075
Command
4
1
0
MSB
MSB
2074
2073
40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55
2072
CS#
SCLK
Data Byte 2
SI
7
6
MSB
P/N: PM1944
5
4
3
2
Data Byte 3
1
0
7
6
5
4
MSB
3
2
Data Byte 256
1
0
7
6
5
4
3
2
MSB
41
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 21. Deep Power-down (DP) Sequence (Command B9)
CS#
0
1
2
3
4
5
6
tDP
7
SCLK
Command
B9
SI
Deep Power-down Mode
Stand-by Mode
Figure 22. Release from Deep Power-down (RDP) Sequence (Command AB)
CS#
0
1
2
3
4
5
6
tRES1
7
SCLK
Command
SI
AB
High-Z
SO
Deep Power-down Mode
Stand-by Mode
Figure 23. Read Electronic Signature (RES) Sequence (Command AB)
CS#
0
1
2
3
4
5
6
7
8
9 10
28 29 30 31 32 33 34 35 36 37 38
SCLK
Command
SI
AB
tRES2
3 Dummy Bytes
23 22 21
3
2
1
0
MSB
SO
Electronic Signature Out
High-Z
7
6
5
4
3
2
1
0
MSB
Deep Power-down Mode
P/N: PM1944
42
Stand-by Mode
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 24. Read Identification (RDID) Sequence (Command 9F)
CS#
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18
28 29 30 31
SCLK
Command
SI
9F
Manufacturer Identification
High-Z
SO
7
6
5
3
2
1
MSB
Device Identification
0 15 14 13
3
2
1
0
MSB
Figure 25. Read Electronic Manufacturer & Device ID (REMS) Sequence (Command 90)
CS#
0
1
2
3
4
5
6
7
8
9 10
SCLK
Command
SI
2 Dummy Bytes
15 14 13
90
3
2
1
0
High-Z
SO
CS#
28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47
SCLK
ADD (1)
SI
7
6
5
4
3
2
1
0
Manufacturer ID
SO
7
6
5
4
3
2
1
Device ID
0
7
6
5
4
3
MSB
MSB
2
1
0
7
MSB
Notes:
(1) ADD=00H will output the manufacturer's ID first and ADD=01H will output device ID first
(2) Instruction is either 90(hex).
P/N: PM1944
43
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 26. Read Security Register (RDSCUR) Sequence (Command 2B)
CS#
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15
SCLK
command
2B
SI
Security Register Out
High-Z
SO
7
6
5
4
3
2
1
Security Register Out
0
7
6
5
4
3
2
1
0
7
MSB
MSB
Figure 27. Write Security Register (WRSCUR) Sequence (Command 2F)
CS#
0
1
2
3
4
5
6
7
SCLK
Command
SI
SO
P/N: PM1944
2F
High-Z
44
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 28. Power-up Timing
VCC
VCC(max)
Chip Selection is Not Allowed
VCC(min)
Device is fully accessible
tVSL
time
Note: VCC (max.) is 3.6V and VCC (min.) is 2.7V.
Table 13. Power-Up Timing
Symbol
Parameter
Min.
tVSL(1)
VCC(min) to CS# low
200
Max.
Unit
us
Note: 1. The parameter is characterized only.
P/N: PM1944
45
REV. 1.3, OCT. 24, 2014
MX25L8008E
OPERATING CONDITIONS
At Device Power-Up and Power-Down
AC timing illustrated in "Figure 29. AC Timing at Device Power-Up" and "Figure 30. Power-Down Sequence" are the
supply voltages and the control signals at device power-up and power-down. If the timing in the figures is ignored,
the device will not operate correctly.
During power-up and power down, CS# need to follow the voltage applied on VCC to keep the device not be selected. The CS# can be driven low when VCC reach Vcc(min.) and wait a period of tVSL.
Figure 29. AC Timing at Device Power-Up
VCC
VCC(min)
GND
tVR
tSHSL
CS#
tSLCH
tCHSL
tSHCH
tCHSH
SCLK
tDVCH
tCHCL
tCHDX
tCLCH
LSB IN
MSB IN
SI
High Impedance
SO
Symbol
Parameter
tVR
VCC Rise Time
Notes
Min.
Max.
Unit
1
20
500000
us/V
Notes :
1.Sampled, not 100% tested.
2.For AC spec tCHSL, tSLCH, tDVCH, tCHDX, tSHSL, tCHSH, tSHCH, tCHCL, tCLCH in the figure, please refer to
"Table 12. AC CHARACTERISTICS".
P/N: PM1944
46
REV. 1.3, OCT. 24, 2014
MX25L8008E
Figure 30. Power-Down Sequence
During power down, CS# need to follow the voltage drop on VCC to avoid mis-operation.
VCC
CS#
SCLK
P/N: PM1944
47
REV. 1.3, OCT. 24, 2014
MX25L8008E
ERASE AND PROGRAMMING PERFORMANCE
Parameter
Min.
Typ. (1)
Max. (2)
Unit
Write Status Register Time
5
40
ms
Sector Erase Time
40
200
ms
Block Erase Time
0.4
2
s
Chip Erase Time
3.5
6
s
9
50
us
0.6
3
ms
Byte Program Time (via page program command)
Page Program Time
Erase/Program Cycle
100,000
cycles
Notes:
1. Typical program and erase time assumes the following conditions: 25°C, 3.3V, and checkerboard pattern.
2. Under worst conditions of 85°C and 2.7V.
3. System-level overhead is the time required to execute the first-bus-cycle sequence for the programming command.
4. Erase/Program cycles comply with JEDEC: JESD-47 & JESD22-A117 standard.
DATA RETENTION
Parameter
Condition
Min.
Data retention
55˚C
20
Max.
Unit
years
LATCH-UP CHARACTERISTICS
Min.
Max.
Input Voltage with respect to GND on all power pins, SI, CS#
-1.0V
2 VCCmax
Input Voltage with respect to GND on SO
-1.0V
VCC + 1.0V
-100mA
+100mA
Current
Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time.
P/N: PM1944
48
REV. 1.3, OCT. 24, 2014
MX25L8008E
ORDERING INFORMATION
PART NO.
CLOCK (MHz)
TEMPERATURE
PACKAGE
MX25L8008EM2I-12G
86
-40°C~85°C
8-SOP (200mil)
MX25L8008EZUI-12G
86
-40°C~85°C
8-USON
(4x4mm)
P/N: PM1944
49
Remark
REV. 1.3, OCT. 24, 2014
MX25L8008E
PART NAME DESCRIPTION
MX 25
L 8008E
M2
I
12 G
OPTION:
G: RoHS Compliant & Halogen-free
SPEED:
12: 86MHz
TEMPERATURE RANGE:
I: Industrial (-40°C to 85°C)
PACKAGE:
M2: 200mil 8-SOP
ZU: USON (0.6mm package height)
DENSITY & MODE:
8008E: 8Mb
TYPE:
L: 3V
DEVICE:
25: Serial Flash
P/N: PM1944
50
REV. 1.3, OCT. 24, 2014
MX25L8008E
PACKAGE INFORMATION
P/N: PM1944
51
REV. 1.3, OCT. 24, 2014
MX25L8008E
P/N: PM1944
52
REV. 1.3, OCT. 24, 2014
MX25L8008E
REVISION HISTORY
Revision No.Description
1.01. Upgraded the document version to 1.0.
Page
All
Date
MAR/26/2013
1.1
1. Updated parameters for DC/AC Characteristics
2. Updated Erase and Programming Performance
P32,33
P5,47
DEC/13/2013
1.2
1.3
1. Added 8-USON(4x4mm) package information
1. Updated the ordering information of 8-USON(4x4mm) part no.
2. Modified Hold figure and description.
3. Modified Note of SFDP Table.
P6,7,48,49,51
P48
P13-14
P29
SEP/03/2014
OCT/24/2014
P/N: PM1944
53
REV. 1.3, OCT. 24, 2014
MX25L8008E
Except for customized products which have been expressly identified in the applicable agreement, Macronix's
products are designed, developed, and/or manufactured for ordinary business, industrial, personal, and/or
household applications only, and not for use in any applications which may, directly or indirectly, cause death,
personal injury, or severe property damages. In the event Macronix products are used in contradicted to their
target usage above, the buyer shall take any and all actions to ensure said Macronix's product qualified for its
actual use in accordance with the applicable laws and regulations; and Macronix as well as it’s suppliers and/or
distributors shall be released from any and all liability arisen therefrom.
Copyright© Macronix International Co., Ltd. 2013~2014. All rights reserved, including the trademarks and tradename thereof, such as Macronix, MXIC, MXIC Logo, MX Logo, Integrated Solutions Provider, NBit, Nbit, NBiit,
Macronix NBit, eLiteFlash, HybridNVM, HybridFlash, XtraROM, Phines, KH Logo, BE-SONOS, KSMC, Kingtech, MXSMIO, Macronix vEE, Macronix MAP, Rich Au­dio, Rich Book, Rich TV, and FitCAM. The names and
brands of third party referred thereto (if any) are for identification purposes only.
For the contact and order information, please visit Macronix’s Web site at: http://www.macronix.com
MACRONIX INTERNATIONAL CO., LTD. reserves the right to change product and specifications without notice.
P/N: PM1944
54
REV. 1.3, OCT. 24, 2014