IDT ICS542MILF

DATASHEET
ICS542
CLOCK DIVIDER
Description
Features
The ICS542 is cost effective way to produce a high-quality
clock output divided from a clock input. The chip accepts a
clock input up to 156 MHz at 3.3 V and produces a divide by
2, 4, 6, 8, 12, or 16 of the input clock. There are two outputs
on the chip, one being a low-skew divide by two of the other.
•
•
•
•
•
•
•
•
•
•
•
•
•
For instance, if an 100 MHz input clock is used, the ICS542
can produce low-skew 50 MHz and 25 MHz clocks, or low
skew 25 MHz and 12.5 MHz clocks. The chip has an
all-chip power-down mode that stops the outputs low, and
an OE pin that tri-states the outputs.
See the ICS541 and ICS543 for other clock dividers, and
the ICS501, 502, 511, 512, and 525 for clock multipliers.
8-pin SOIC package, Pb free
Available in RoHS compliant package
IDT’s lowest cost clock divider
Low skew (500 ps) outputs. One is /2 of the other
Easy to use with other generators and buffers
Input clock frequency up to 156 MHz
Output clock duty cycle of 45/55
Power-down turns off chip
Output Enable
Advanced, low-power CMOS process
Operating voltage of 3.3 V or 5 V
Does not degrade phase noise - no PLL
Available in industrial and commercial temperature
ranges
Block Diagram
VDD
CLK1
S1, S0
Divider
and
Selection
Circuitry
/2
CLK2
Input Clock
GND
IDT™ / ICS™ CLOCK DIVIDER
1
OE (both outputs)
ICS542
REV J 051310
ICS542
CLOCK DIVIDER
CLOCK DIVIDER
Pin Assignment
Clock Decoding Table
S1
S0
I CLK
1
8
CLK
0
0
VDD
2
7
CLK/ 2
0
1
Input/6
Input/12
GND
3
6
OE
1
0
Input/8
Input/16
1
1
Input/2
Input/4
S0
5
4
S1
CLK
CLK/2
Power Down All
0 = connect directly to ground
1 = connect directly to VDD
8-pin (150 mil) SOIC
Pin Descriptions
Pin
Number
Pin
Name
Pin
Type
1
ICLK
XI
2
VDD
Power
Connect to +3.3 V or +5 V.
3
GND
Power
4
S0
Input
5
S1
Input
6
OE
Input
7
CLK/2
Output
Connect to ground.
Select 0 for output clock. Connect to GND or VDD, per decoding table above.
Internal pull-up resistor.
Select 1 for output clock. Connect to GND or VDD, per decoding table above.
Internal pull-up resistor.
Output Enable. Tri-states both output clocks when low. Internal pull-up
resistor.
Clock output per table above. Low skew divide by two of pin 8 clock.
8
CLK
Output
Clock output per table above.
Pin Description
Clock input.
External Components
Series Termination Resistor
PCB Layout Recommendations
Clock output traces over one inch should use series
termination. To series terminate a 50Ω trace (a commonly
used trace impedance), place a 33Ω resistor in series with
the clock line, as close to the clock output pin as possible.
The nominal impedance of the clock output is 20Ω.
For optimum device performance and lowest output phase
noise, the following guidelines should be observed.
As with any high-performance mixed-signal IC, the ICS542
must be isolated from system power supply noise to perform
optimally.
1) The 0.01µF decoupling capacitor should be mounted on
the component side of the board as close to the VDD pin as
possible. No vias should be used between decoupling
capacitor and VDD pin. The PCB trace to VDD pin should
be kept as short as possible, as should the PCB trace to the
ground via. Distance of the ferrite bead and bulk decoupling
from the device is less critical.
A decoupling capacitor of 0.01µF must be connected
between VDD and the PCB ground plane.
2) To minimize EMI, the 33Ω series termination resistor (if
needed) should be placed close to the clock output.
Decoupling Capacitor
3) An optimum layout is one with all components on the
IDT™ / ICS™ CLOCK DIVIDER
2
ICS542
REV J 051310
ICS542
CLOCK DIVIDER
CLOCK DIVIDER
same side of the board, minimizing vias through other signal
layers (the ferrite bead and bulk decoupling capacitor can be
mounted on the back). Other signal traces should be routed
away from the ICS542. This includes signal traces just
underneath the device, or on layers adjacent to the ground
plane layer used by the device.
Absolute Maximum Ratings
Stresses above the ratings listed below can cause permanent damage to the ICS542. These ratings, which are
standard values for IDT commercially rated parts, are stress ratings only. Functional operation of the device at these
or any other conditions above those indicated in the operational sections of the specifications is not implied.
Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical
parameters are guaranteed only over the recommended operating temperature range.
Item
Rating
Supply Voltage, VDD
7V
All Inputs and Outputs
-0.5 V to VDD+0.5 V
Ambient Operating Temperature (commercial)
0 to +70° C
Ambient Operating Temperature (industrial)
-40 to +85° C
Storage Temperature
-65 to +150° C
Junction Temperature
125° C
Soldering Temperature
260° C
Recommended Operation Conditions
Parameter
Min.
Max.
Units
0
+70
°C
Ambient Operating Temperature (industrial)
-40
+85
°C
Power Supply Voltage (measured in respect to GND)
3.0
5.5
V
Ambient Operating Temperature (commercial)
IDT™ / ICS™ CLOCK DIVIDER
3
Typ.
ICS542
REV J 051310
ICS542
CLOCK DIVIDER
CLOCK DIVIDER
DC Electrical Characteristics
Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temp. 0 to +70° C (commercial), -40 to +85° C (industrial)
Parameter
Symbol
Conditions
Min.
Typ.
3.0
Max.
Units
5.5
V
Operating Voltage
VDD
Input High Voltage,
VIH
ICLK (pin 1)
Input Low Voltage
VIL
ICLK (pin 1)
Input High Voltage
VIH
S0, S1, OE
Input Low Voltage
VIL
S0, S1, OE
Output High Voltage
VOH
IOH = -25 mA
Output Low Voltage
VOL
IOL = 25 mA
Operating Supply Current
IDD
No Load, 5.0 V,
11 sel
11
mA
Operating Supply Current
IDD
No Load, 3.3 V,
11 sel
7
mA
Short Circuit Current
IOS
±40
mA
Input Capacitance
CIN
S0, S1, OE
4
pF
Nominal Output Impedance
ZO
at VDD/2
20
Ω
VDD/2+1
VDD/2
VDD/2
V
VDD/2-1
2
V
V
0.8
2.4
V
V
0.4
V
AC Electrical Characteristics
Unless stated otherwise, VDD = 3.3 V ±5%, Ambient Temp. 0 to +70° C (commercial), -40 to +85° C (industrial)
Parameter
Symbol
Conditions
Min.
Typ.
Max.
Units
Input Frequency, clock input
VDD = 5 V
0
156
MHz
Input Frequency, clock input
VDD = 3.3 V
0
156
MHz
Output Rise Time
tOR
0.8 to 2.0 V
1
ns
Output Fall Time
tOF
2.0 to 0.8 V
1
ns
Duty Cycle
at VDD/2
Skew of Output Clocks
Propagation Delay
45
49 to 51
55
%
rising edges at VDD/2
500
ps
ICLK to CLK
15
ns
Thermal Characteristics
Parameter
Thermal Resistance Junction to
Ambient
Thermal Resistance Junction to Case
IDT™ / ICS™ CLOCK DIVIDER
Symbol
Conditions
Min.
Typ.
Max. Units
θJA
Still air
150
° C/W
θJA
1 m/s air flow
140
° C/W
θJA
3 m/s air flow
120
° C/W
40
° C/W
θJC
4
ICS542
REV J 051310
ICS542
CLOCK DIVIDER
CLOCK DIVIDER
Package Outline and Package Dimensions (8-pin SOIC, 150 Mil. Body)
Package dimensions are kept current with JEDEC Publication No. 95
Millimeters
8
E
Inches
Symbol
Min
Max
Min
Max
A
1.35
1.75
.0532
.0688
A1
0.10
0.25
.0040
.0098
B
0.33
0.51
.013
.020
C
0.19
0.25
.0075
.0098
D
4.80
5.00
.1890
.1968
E
3.80
4.00
.1497
.1574
H
INDEX
AREA
e
1 2
D
A
1.27 BASIC
0.050 BASIC
H
5.80
6.20
.2284
.2440
h
0.25
0.50
.010
.020
L
0.40
1.27
.016
.050
α
0°
8°
0°
8°
h x 45
A1
C
-Ce
B
SEATING
PLANE
L
.10 (.004)
C
Ordering Information
Part / Order Number
Marking
Shipping Packaging
Package
Temperature
542MLF
542MLFT
542MILF
542MILFT
542MLF
542MLF
542MILF
542MILF
Tubes
Tape and Reel
Tubes
Tape and Reel
8-pin SOIC
8-pin SOIC
8-pin SOIC
8-pin SOIC
0 to +70° C
0 to +70° C
-40 to +85° C
-40 to +85° C
Parts that are ordered with a “LF” suffix to the part number are the Pb-Free configuration and are RoHS compliant.
While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes
no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No
other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications
such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not
recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT
does not authorize or warrant any IDT product for use in life support devices or critical medical instruments.
IDT™ / ICS™ CLOCK DIVIDER
5
ICS542
REV J 051310
ICS542
CLOCK DIVIDER
CLOCK DIVIDER
Innovate with IDT and accelerate your future networks. Contact:
www.IDT.com
For Sales
For Tech Support
800-345-7015
408-284-8200
Fax: 408-284-2775
www.idt.com/go/clockhelp
Corporate Headquarters
Integrated Device Technology, Inc.
www.idt.com
© 2006 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice. IDT and the IDT logo are trademarks of Integrated Device
Technology, Inc. Accelerated Thinking is a service mark of Integrated Device Technology, Inc. All other brands, product names and marks are or may be trademarks or registered
trademarks used to identify products or services of their respective owners.
Printed in USA