Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 1 of 6 4-Output Dual DSPLL Any-Frequency Jitter Attenuating Clock Multiplier Overview ======== Part: Design ID: Created By: Timestamp: Si5346 5346BP2 ClockBuilder Pro v1.7 [2015-03-26] 2015-03-26 09:25:04 GMT-05:00 Device Grade ============ Device Grade --------Si5346A Si5346B* Output Clock Frequency Range ------------------100 Hz to 710.4 MHz 100 Hz to 350 MHz Typical Jitter -------------< 150 fs " * Device Grade Design ====== Host Interface: I/O Power Supply: VDD (Core) SPI Mode: 4-Wire I2C Address Range: 108d to 111d / 0x6C to 0x6F (selected via A0/A1 pins) XA/XB: 48 MHz (XTAL - Crystal) Inputs: IN0: IN1: IN2: IN3: Unused Unused Unused Unused Outputs: OUT0: OUT1: OUT2: OUT3: Unused Unused Unused Unused Frequency Plan ============== No plan Settings ======== Location -----------0x000B[0:6] 0x0016[0] 0x0016[1] 0x0017[0] 0x0017[1] 0x0017[5] 0x0018[0:3] 0x0018[4:7] 0x0019[0] 0x0019[1] 0x0019[4] Setting Name -----------------------I2C_ADDR LOL_ON_HOLD_PLLA LOL_ON_HOLD_PLLB SYSINCAL_INTR_MSK LOSXAXB_INTR_MSK SMB_TMOUT_INTR_MSK LOS_INTR_MSK OOF_INTR_MSK LOL_INTR_MSK_PLLA LOL_INTR_MSK_PLLB HOLD_INTR_MSK_PLLA Decimal Value ------------108 1 1 0 0 0 15 15 1 1 1 Hex Value ---------------0x6C 0x1 0x1 0x0 0x0 0x0 0xF 0xF 0x1 0x1 0x1 Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 2 of 6 0x0019[5] 0x001A[4] 0x001A[5] 0x002B[3] 0x002C[0:3] 0x002C[4] 0x002D[0:1] 0x002D[2:3] 0x002D[4:5] 0x002D[6:7] 0x002E[0:15] 0x0030[0:15] 0x0032[0:15] 0x0034[0:15] 0x0036[0:15] 0x0038[0:15] 0x003A[0:15] 0x003C[0:15] 0x003F[0:3] 0x003F[4:7] 0x0040[0:2] 0x0041[0:4] 0x0042[0:4] 0x0043[0:4] 0x0044[0:4] 0x0045[0:4] 0x0046[0:7] 0x0047[0:7] 0x0048[0:7] 0x0049[0:7] 0x004A[0:7] 0x004B[0:7] 0x004C[0:7] 0x004D[0:7] 0x004E[0:2] 0x004E[4:6] 0x004F[0:2] 0x004F[4:6] 0x0051[0:3] 0x0052[0:3] 0x0053[0:3] 0x0054[0:3] 0x0055[0:3] 0x0056[0:3] 0x0057[0:3] 0x0058[0:3] 0x0059[0:1] 0x0059[2:3] 0x0059[4:5] 0x0059[6:7] 0x005A[0:25] 0x005E[0:25] 0x0062[0:25] 0x0066[0:25] 0x0092[0] 0x0092[1] 0x0093[0:3] 0x0093[4:7] 0x0095[0:1] 0x0095[2:3] 0x0096[0:3] 0x0096[4:7] 0x0098[0:3] 0x0098[4:7] HOLD_INTR_MSK_PLLB CAL_INTR_MSK_PLLA CAL_INTR_MSK_PLLB SPI_3WIRE LOS_EN LOSXAXB_DIS LOS0_VAL_TIME LOS1_VAL_TIME LOS2_VAL_TIME LOS3_VAL_TIME LOS0_TRG_THR LOS1_TRG_THR LOS2_TRG_THR LOS3_TRG_THR LOS0_CLR_THR LOS1_CLR_THR LOS2_CLR_THR LOS3_CLR_THR OOF_EN FAST_OOF_EN OOF_REF_SEL OOF0_DIV_SEL OOF1_DIV_SEL OOF2_DIV_SEL OOF3_DIV_SEL OOFXO_DIV_SEL OOF0_SET_THR OOF1_SET_THR OOF2_SET_THR OOF3_SET_THR OOF0_CLR_THR OOF1_CLR_THR OOF2_CLR_THR OOF3_CLR_THR OOF0_DETWIN_SEL OOF1_DETWIN_SEL OOF2_DETWIN_SEL OOF3_DETWIN_SEL FAST_OOF0_SET_THR FAST_OOF1_SET_THR FAST_OOF2_SET_THR FAST_OOF3_SET_THR FAST_OOF0_CLR_THR FAST_OOF1_CLR_THR FAST_OOF2_CLR_THR FAST_OOF3_CLR_THR FAST_OOF0_DETWIN_SEL FAST_OOF1_DETWIN_SEL FAST_OOF2_DETWIN_SEL FAST_OOF3_DETWIN_SEL OOF0_RATIO_REF OOF1_RATIO_REF OOF2_RATIO_REF OOF3_RATIO_REF LOL_FST_EN_PLLA LOL_FST_EN_PLLB LOL_FST_DETWIN_SEL_PLLA LOL_FST_DETWIN_SEL_PLLB LOL_FST_VALWIN_SEL_PLLA LOL_FST_VALWIN_SEL_PLLB LOL_FST_SET_THR_SEL_PLLA LOL_FST_SET_THR_SEL_PLLB LOL_FST_CLR_THR_SEL_PLLA LOL_FST_CLR_THR_SEL_PLLB 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 4 0 0 0 0 12 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0x1 0x1 0x1 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0000 0x0000 0x0000 0x0000 0x0000 0x0000 0x0000 0x0000 0x0 0x0 0x4 0x00 0x00 0x00 0x00 0x0C 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0000000 0x0000000 0x0000000 0x0000000 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 3 of 6 0x009A[0] 0x009A[1] 0x009B[0:3] 0x009B[4:7] 0x009D[0:1] 0x009D[2:3] 0x009E[0:3] 0x009E[4:7] 0x00A0[0:3] 0x00A0[4:7] 0x00A2[0] 0x00A2[1] 0x00A3[0:34] 0x00A8[0:34] 0x0102[0] 0x0112[0] 0x0112[1] 0x0112[2] 0x0113[0:2] 0x0113[3] 0x0113[4:5] 0x0113[6:7] 0x0114[0:3] 0x0114[4:6] 0x0115[0:2] 0x0115[6:7] 0x0116[0:2] 0x0117[0] 0x0117[1] 0x0117[2] 0x0118[0:2] 0x0118[3] 0x0118[4:5] 0x0118[6:7] 0x0119[0:3] 0x0119[4:6] 0x011A[0:2] 0x011A[6:7] 0x011B[0:2] 0x0126[0] 0x0126[1] 0x0126[2] 0x0127[0:2] 0x0127[3] 0x0127[4:5] 0x0127[6:7] 0x0128[0:3] 0x0128[4:6] 0x0129[0:2] 0x0129[6:7] 0x012A[0:2] 0x012B[0] 0x012B[1] 0x012B[2] 0x012C[0:2] 0x012C[3] 0x012C[4:5] 0x012C[6:7] 0x012D[0:3] 0x012D[4:6] 0x012E[0:2] 0x012E[6:7] 0x012F[0:2] 0x013F[0:11] LOL_SLOW_EN_PLLA LOL_SLOW_EN_PLLB LOL_SLW_DETWIN_SEL_PLLA LOL_SLW_DETWIN_SEL_PLLB LOL_SLW_VALWIN_SEL_PLLA LOL_SLW_VALWIN_SEL_PLLB LOL_SLW_SET_THR_PLLA LOL_SLW_SET_THR_PLLB LOL_SLW_CLR_THR_PLLA LOL_SLW_CLR_THR_PLLB LOL_TIMER_EN_PLLA LOL_TIMER_EN_PLLB LOL_CLR_DELAY_PLLA LOL_CLR_DELAY_PLLB OUTALL_DISABLE_LOW OUT0_PDN OUT0_OE OUT0_RDIV_FORCE2 OUT0_FORMAT OUT0_SYNC_EN OUT0_DIS_STATE OUT0_CMOS_DRV OUT0_CM OUT0_AMPL OUT0_MUX_SEL OUT0_INV OUT0_DIS_SRC OUT1_PDN OUT1_OE OUT1_RDIV_FORCE2 OUT1_FORMAT OUT1_SYNC_EN OUT1_DIS_STATE OUT1_CMOS_DRV OUT1_CM OUT1_AMPL OUT1_MUX_SEL OUT1_INV OUT1_DIS_SRC OUT2_PDN OUT2_OE OUT2_RDIV_FORCE2 OUT2_FORMAT OUT2_SYNC_EN OUT2_DIS_STATE OUT2_CMOS_DRV OUT2_CM OUT2_AMPL OUT2_MUX_SEL OUT2_INV OUT2_DIS_SRC OUT3_PDN OUT3_OE OUT3_RDIV_FORCE2 OUT3_FORMAT OUT3_SYNC_EN OUT3_DIS_STATE OUT3_CMOS_DRV OUT3_CM OUT3_AMPL OUT3_MUX_SEL OUT3_INV OUT3_DIS_SRC OUTX_ALWAYS_ON 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 1 0 0 1 1 0 0 11 3 0 0 0 1 0 0 1 1 0 0 11 3 0 0 0 1 0 0 1 1 0 0 11 3 0 0 0 1 0 0 1 1 0 0 11 3 0 0 0 0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x000000000 0x000000000 0x1 0x1 0x0 0x0 0x1 0x1 0x0 0x0 0xB 0x3 0x0 0x0 0x0 0x1 0x0 0x0 0x1 0x1 0x0 0x0 0xB 0x3 0x0 0x0 0x0 0x1 0x0 0x0 0x1 0x1 0x0 0x0 0xB 0x3 0x0 0x0 0x0 0x1 0x0 0x0 0x1 0x1 0x0 0x0 0xB 0x3 0x0 0x0 0x0 0x000 Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 4 of 6 0x0141[0] 0x0141[1] 0x0141[5] 0x0141[6] 0x0141[7] 0x0142[0] 0x0142[1] 0x0142[4] 0x0142[5] 0x0202[0:31] 0x0206[0:1] 0x0208[0:47] 0x020E[0:31] 0x0212[0:47] 0x0218[0:31] 0x021C[0:47] 0x0222[0:31] 0x0226[0:47] 0x022C[0:31] 0x0231[0:3] 0x0231[4] 0x0232[0:3] 0x0232[4] 0x0233[0:3] 0x0233[4] 0x0234[0:3] 0x0234[4] 0x0235[0:43] 0x023B[0:31] 0x0240[0] 0x0240[1] 0x0241[0:43] 0x0250[0:23] 0x0253[0:23] 0x025C[0:23] 0x025F[0:23] 0x026B[0:7] 0x026C[0:7] 0x026D[0:7] 0x026E[0:7] 0x026F[0:7] 0x0270[0:7] 0x0271[0:7] 0x0272[0:7] 0x0302[0:43] 0x0308[0:31] 0x030D[0:43] 0x0313[0:31] 0x0318[0:43] 0x031E[0:31] 0x0323[0:43] 0x0329[0:31] 0x0339[0:4] 0x033B[0:43] 0x0341[0:43] 0x0347[0:43] 0x034D[0:43] 0x0402[0] 0x0402[1] 0x0402[2] 0x0402[3] 0x0402[4] 0x0408[0:5] 0x0409[0:5] OUT_DIS_MSK_PLLA OUT_DIS_MSK_PLLB OUT_DIS_LOL_MSK OUT_DIS_LOSXAXB_MSK OUT_DIS_MSK_LOS_PFD OUT_DIS_MSK_LOL_PLLA OUT_DIS_MSK_LOL_PLLB OUT_DIS_MSK_HOLD_PLLA OUT_DIS_MSK_HOLD_PLLB XAXB_FREQ_OFFSET PXAXB P0_NUM P0_DEN P1_NUM P1_DEN P2_NUM P2_DEN P3_NUM P3_DEN P0_FRACN_MODE P0_FRACN_EN P1_FRACN_MODE P1_FRACN_EN P2_FRACN_MODE P2_FRACN_EN P3_FRACN_MODE P3_FRACN_EN MXAXB_NUM MXAXB_DEN MXAXB_FSTEP_MSK MXAXB_FSTEP_DEN MXAXB_FSTEPW R0_REG R1_REG R2_REG R3_REG DESIGN_ID0 DESIGN_ID1 DESIGN_ID2 DESIGN_ID3 DESIGN_ID4 DESIGN_ID5 DESIGN_ID6 DESIGN_ID7 N0_NUM N0_DEN N1_NUM N1_DEN N2_NUM N2_DEN N3_NUM N3_DEN N_FSTEP_MSK N0_FSTEPW N1_FSTEPW N2_FSTEPW N3_FSTEPW PFD_PDNB_PLLA PFD_RST_PLLA M_RST_PLLA PFD_CLKM_STOP_PLLA M_ADD256_PLLA BW0_PLLA BW1_PLLA 0 0 0 1 0 1 1 1 1 0 0 0 0 0 0 0 0 0 0 3 0 3 0 3 0 3 0 0 0 0 0 0 0 0 0 0 53 51 52 54 66 80 50 0 0 0 0 0 0 0 0 0 0 0 0 0 0 1 0 0 0 0 0 0 0x0 0x0 0x0 0x1 0x0 0x1 0x1 0x1 0x1 0x00000000 0x0 0x000000000000 0x00000000 0x000000000000 0x00000000 0x000000000000 0x00000000 0x000000000000 0x00000000 0x3 0x0 0x3 0x0 0x3 0x0 0x3 0x0 0x00000000000 0x00000000 0x0 0x0 0x00000000000 0x000000 0x000000 0x000000 0x000000 0x35 0x33 0x34 0x36 0x42 0x50 0x32 0x00 0x00000000000 0x00000000 0x00000000000 0x00000000 0x00000000000 0x00000000 0x00000000000 0x00000000 0x00 0x00000000000 0x00000000000 0x00000000000 0x00000000000 0x1 0x0 0x0 0x0 0x0 0x00 0x00 Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 5 of 6 0x040A[0:5] 0x040B[0:5] 0x040C[0:5] 0x040D[0:5] 0x040E[0:5] 0x040F[0:5] 0x0410[0:5] 0x0411[0:5] 0x0412[0:5] 0x0413[0:5] 0x0415[0:55] 0x041C[0:31] 0x0421[0:3] 0x0421[4] 0x0422[0] 0x0422[1] 0x0423[0:55] 0x042A[0:2] 0x042B[0] 0x042B[1] 0x042C[0] 0x042C[3] 0x042C[5:7] 0x042D[1] 0x042E[0:4] 0x042F[0:4] 0x0431[0:4] 0x0432[0:23] 0x0436[0:1] 0x0436[2] 0x0436[3] 0x0437[0:3] 0x0437[4:7] 0x0438[0:2] 0x0438[4:6] 0x0439[0:2] 0x0439[4:6] 0x0502[4] 0x0508[0:5] 0x0509[0:5] 0x050A[0:5] 0x050B[0:5] 0x050C[0:5] 0x050D[0:5] 0x050E[0:5] 0x050F[0:5] 0x0510[0:5] 0x0511[0:5] 0x0512[0:5] 0x0513[0:5] 0x0515[0:55] 0x051C[0:31] 0x0521[0:3] 0x0521[4] 0x0522[0] 0x0522[1] 0x0523[0:55] 0x052A[0] 0x052A[1:3] 0x052B[0] 0x052B[1] 0x052C[0] 0x052C[3] 0x052C[5:7] BW2_PLLA BW3_PLLA BW4_PLLA BW5_PLLA FAST_BW0_PLLA FAST_BW1_PLLA FAST_BW2_PLLA FAST_BW3_PLLA FAST_BW4_PLLA FAST_BW5_PLLA M_NUM_PLLA M_DEN_PLLA M_FRAC_MODE_PLLA M_FRAC_EN_PLLA M_FSTEP_MSK_PLLA M_FSTEPW_DEN_PLLA M_FSTEPW_PLLA IN_SEL_PLLA FASTLOCK_AUTO_EN_PLLA FASTLOCK_MAN_PLLA HOLD_EN_PLLA HOLD_RAMP_BYP_PLLA HOLD_RAMP_RATE_PLLA HOLD_RAMPBYP_NOHIST_PLLA HOLD_HIST_LEN_PLLA HOLD_HIST_DELAY_PLLA HOLD_REF_COUNT_FRC_PLLA HOLD_15M_CYC_COUNT_PLLA CLK_SWITCH_MODE_PLLA HSW_EN_PLLA HSW_RAMP_BYP_PLLA IN_LOS_MSK_PLLA IN_OOF_MSK_PLLA IN0_PRIORITY_PLLA IN1_PRIORITY_PLLA IN2_PRIORITY_PLLA IN3_PRIORITY_PLLA ADD_DIV256_PLLB BW0_PLLB BW1_PLLB BW2_PLLB BW3_PLLB BW4_PLLB BW5_PLLB FAST_BW0_PLLB FAST_BW1_PLLB FAST_BW2_PLLB FAST_BW3_PLLB FAST_BW4_PLLB FAST_BW5_PLLB M_NUM_PLLB M_DEN_PLLB M_FRAC_MODE_PLLB M_FRAC_EN_PLLB M_FSTEP_MSK_PLLB M_FSTEPW_DEN_PLLB M_FSTEPW_PLLB IN_SEL_REGCTRL_PLLB IN_SEL_PLLB FASTLOCK_AUTO_EN_PLLB FASTLOCK_MAN_PLLB HOLD_EN_PLLB HOLD_RAMP_BYP_PLLB HOLD_RAMP_RATE_PLLB 0 0 0 0 0 0 0 0 0 0 0 0 3 0 1 0 0 0 1 0 1 1 0 1 0 0 0 1024 2 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 3 0 1 0 0 1 0 1 0 1 1 0 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00000000000000 0x00000000 0x3 0x0 0x1 0x0 0x00000000000000 0x0 0x1 0x0 0x1 0x1 0x0 0x1 0x00 0x00 0x00 0x000400 0x2 0x1 0x1 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00 0x00000000000000 0x00000000 0x3 0x0 0x1 0x0 0x00000000000000 0x1 0x0 0x1 0x0 0x1 0x1 0x0 Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Si5346B Datasheet Addendum Device Configuration Summary for Si5346B-B-GM Page 6 of 6 0x052D[1] 0x052E[0:4] 0x052F[0:4] 0x0531[0:4] 0x0532[0:23] 0x0536[0:1] 0x0536[2] 0x0536[3] 0x0537[0:3] 0x0537[4:7] 0x0538[0:2] 0x0538[4:6] 0x0539[0:2] 0x0539[4:6] 0x090E[0] 0x0943[0] 0x0949[0:3] 0x0949[4:7] 0x094A[0:3] 0x0A03[0:4] 0x0A04[0:4] 0x0A05[0:4] 0x0B44[0:3] 0x0B44[4] 0x0B44[5] 0x0B45[0] 0x0B45[1] 0x0B46[0:3] 0x0B47[0:4] 0x0B48[0:4] 0x0B4A[0:4] HOLD_RAMPBYP_NOHIST_PLLB HOLD_HIST_LEN_PLLB HOLD_HIST_DELAY_PLLB HOLD_REF_COUNT_FRC_PLLB HOLD_15M_CYC_COUNT_PLLB CLK_SWITCH_MODE_PLLB HSW_EN_PLLB HSW_RAMP_BYP_PLLB IN_LOS_MSK_PLLB IN_OOF_MSK_PLLB IN0_PRIORITY_PLLB IN1_PRIORITY_PLLB IN2_PRIORITY_PLLB IN3_PRIORITY_PLLB XAXB_EXTCLK_EN IO_VDD_SEL IN_EN IN_PULSED_CMOS_EN INX_TO_PFD_EN N_CLK_TO_OUTX_EN N_PIBYP N_PDNB PDIV_FRACN_CLK_DIS FRACN_CLK_DIS_PLLA FRACN_CLK_DIS_PLLB CLK_DIS_PLLA CLK_DIS_PLLB LOS_CLK_DIS OOF_CLK_DIS OOF_DIV_CLK_DIS N_CLK_DIS 1 0 0 0 1024 2 1 1 0 0 0 0 0 0 0 0 0 0 15 3 0 3 0 0 0 0 0 0 0 15 0 0x1 0x00 0x00 0x00 0x000400 0x2 0x1 0x1 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0x0 0xF 0x03 0x00 0x03 0x0 0x0 0x0 0x0 0x0 0x0 0x00 0x0F 0x00 This datasheet addendum is provided as supplemental information to the Si5346B datasheet, located at www.silabs.com/timing. You can search for and download any datasheet addendum for Si534x/8x part numbers. Go to http://www.silabs.com/custom-timing for more information. Silicon Laboratories 400 West Cesar Chavez Austin, TX 78701 Phone (512) 416-8500 www.silabs.com Copyright 2015 Silicon Laboratories Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc.