MECHANICAL CASE OUTLINE PACKAGE DIMENSIONS QFN48 6x6, 0.4P CASE 485DP ISSUE O DATE 27 MAY 2014 1 48 SCALE 2:1 ÉÉÉ ÉÉÉ ÉÉÉ ÉÉÉ D PIN ONE REFERENCE 0.10 C 2X 2X L2 A B L1 E L DETAIL A ALTERNATE TERMINAL CONSTRUCTIONS TOP VIEW 0.10 C ÉÉ ÉÉ EXPOSED Cu A (A3) 0.10 C DETAIL B 0.08 C SIDE VIEW C D2 DETAIL A MOLD CMPD DETAIL B A1 NOTE 4 L 48X SEATING PLANE L ALTERNATE CONSTRUCTION NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSIONS: MILLIMETERS. 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30mm FROM TERMINAL TIP 4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. DIM A A1 A3 b D D2 E E2 e L L1 L2 MILLIMETERS MIN MAX 0.80 1.00 0.00 0.05 0.20 REF 0.15 0.25 6.00 BSC 3.90 4.10 6.00 BSC 3.90 4.10 0.40 BSC 0.30 0.50 0.00 0.15 0.08 REF GENERIC MARKING DIAGRAM* 13 XXXXXXXXX XXXXXXXXX AWLYYWWG 25 E2 1 48 37 e 48X e/2 b 0.07 C A B 0.05 C BOTTOM VIEW NOTE 3 SOLDERING FOOTPRINT* 6.30 4.16 48X *This information is generic. Please refer to device data sheet for actual part marking. Pb−Free indicator, “G” or microdot “ G”, may or may not be present. 0.63 4.16 PKG OUTLINE XXX = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb−Free Package 6.30 0.40 PITCH 48X 0.25 DIMENSIONS: MILLIMETERS *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. DOCUMENT NUMBER: 98AON85907F Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed STATUS: ON SEMICONDUCTOR STANDARD versions are uncontrolled except when stamped “CONTROLLED COPY” in red. NEW STANDARD: © Semiconductor Components Industries, LLC, 2002 Case Outline Number: http://onsemi.com QFN48 6x6, 0.4P DESCRIPTION: October, 2002 − Rev. 0 PAGE 1 OFXXX 2 1 DOCUMENT NUMBER: 98AON85907F PAGE 2 OF 2 ISSUE O REVISION RELEASED FOR PRODUCTION. REQ. BY D. SINGH DATE 27 MAY 2014 ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. © Semiconductor Components Industries, LLC, 2014 May, 2014 − Rev. O Case Outline Number: 485DP