PDF Obsolete Data Sheets Rev. 0

PRELIMINARY TECHNICAL DATA
a
Advanced Video Decoder with 9-Bit ADC,
& Component Input Support
Preliminary Technical Data
ADV7183
YCrCb (4:2:2 or 4:1:1)
CCIR601/CCIR656 8-Bit
0.5V to 2.0V pk-pk i/p range
Differential Gain typ 1%
Differential Phase typ 1o
Programmable Video Controls
Pk-White/Hue/Brightness/Saturation/Contrast
CCIR/Square Pixel Operation
Integrated On-Chip Video Timing Generator
Synchronous or Asynchronous Output Timing
Line Locked Clock Output
Close Captioning Passthrough Operation
Vertical Blanking Interval Support
Power Down Mode
2-Wire Serial MPU Interface (I2C Compatible)
+5V Analog +3.3V Digital CMOS Supply Operation
80-Pin LQFP Package
LE
TE
FEATURES
Analog Video to Digital YUV Video Decoder
NTSC-(M/N), PAL-(B/D/G/H/I/M/N)
Integrates Two 9-Bit Accurate ADCs
Clocked from a Single 27 MHz Crystal
Dual Video Clocking Schemes
Line Locked Clock Compatible (LLC)
Fixed Frequency Oversamping 10-Bit Operation
Adaptive-Digital-Line-Length-Tracking (ADLLT)
Real Time Clock & Status Information Output
Integrated AGC (Automatic Gain Control) & Clamping
Simplified Digital Interface
On-Board Digital FIFO
Optimised Programmable Video Source Modes
Broadcast TV
VCR/Camcorder
Security/Surveillance
Multiple, Programmable Analog Input Formats:
CVBS (Composite Video)
SVHS (Y/C)
YPrPb ot YUV
6 Analog Input Video Channels
2 Line Chroma Comb Filter
Automatic NTSC/PAL Identification
VMI & VIP compliant video pixel port
Digital Output Formats (16-Bit Wide Bus):
SO
APPLICATIONS
DVD-RAM or DVD-R
Digital TV's
Video Conferencing
Hybrid Analog/Digital Set Top Boxes
PC Video/Multimedia
Camcorders
Security Systems/Surveillance
GENERAL DESCRIPTION
The 6 analog inputs channel accept standard composite,
S-Video and Component YPrPb video signals in an
extensive number of combinations. AGC and Clamp
Restore circuitry allow an input video signal peak to peak
range of 0.5V up to 2V. Alternatively these can be
bypassed for manual settings.
The advanced and highly flexible digital output interface
enables perfomance video decoding and conversion in
both frame-buffer based and line locked clock based
systems. This makes the device ideally suited for a broad
range of applications with diverse analog video characteristics including tape based sources, broadcast sources,
secruity/surveillance cameras and professional systems.
The fixed 27 MHz clocking of the ADCs and datapath
for all modes allows very precise and accurate sampling
and digital filtering. The Line Locked Clock output
allows the output data rate, timing signals and output
clock signals to be synchronous, asynchronous or line
locked even with +/-5% line length variation. The output
control signals allow glueless interface connection in
almost any application.
O
B
The ADV7183 is an integrated video decoder that automatically recognises and converts a standard analog
baseband television signal compatible with world wide
standards NTSC or PAL into 4:2:2 or 4:1:1 component
video data compatible with 16-bit/8-Bit CCIR601/
CCIR656 8-Bit standards.
Fully integrated line stores enable real time horizontal
and vertical scaling of captured video down to icon size.
The 9-bit accurate A/D conversion provides professional
quality SNR performance. This allows true 8-bit resolution in the 8-bit output mode.
Rev. PrF 09/01
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties
which may result from its use. No license is granted by implication or
otherwise under any patent or patent rights of Analog Devices.
The ADV7183 modes are set up over a two wire serial
bidirectional port (I2C compatible).
The ADV7183 is fabricated in a +5V CMOS process. Its
monolithic CMOS construction ensures greater functionality with lower power dissipation.
The ADV7183 is packaged in a small 80 pin LQFP
package.
* ADV is a Registered Trademark of Analog Devices, Inc.
One Technology Way, P.O. Box 9106, Norwood. MA 02062-9106, U.S.A.
Tel: 617/329-4700 World Wide Web Site: http://www.analog.com
Fax: 617/326-8703
© Analog Devices, Inc., 2001
Rev. PrF 09/01
–2–
AIN6
AIN5
AIN4
AIN3
AIN2
AIN1
REFO UT
ISO
PW RDN
D C R EST O R E
&
C LA M P
AU T O M AT IC
G AIN
CONTROL
(AG C )
AN ALO G I/P
M U LTIPLEXING
H SY N C
F IELD
10 -B IT
ADC
27M Hz
10 -B IT
ADC
VSY N C
H RE F
SHAPING
LPF
CLO CK
CLO CK
27M H z XT AL
O SC ILLA T O R
BLO C K
RESE T
LUM A
DELA Y
BLO CK
2H
LINE
M EM O RY
CHRO M A
CHO M B
F ILTE R
SDATA
SCLO CK
ALSB
LLC
SYNTHESIS
W ITH
LINE LO CK ED
O UTPUT CLO CK
PIXEL O UTP UT
F O R M AT T ER
&
F IF O C O N T RO L
BLO CK
I 2 C C O M P AT IB LE
INT ER F AC E PO R T
LE
TE
RESAM P LING
& HO RIZ O NT AL
SCALING
SYNC
DET ECT IO N
RESAM P LING
& HO RIZ O NT AL
SCALING
FUNCTIONAL BLOCK DIAGRAM
VR EF
CHRO MA
ANT I-ALIAS
LPF
VIDEO T IM ING
&
C O N TR O L BLO C K
SW ITCH
PEAKING
HPF /LPF
SUB-CARRIER
RECO VERY DTO
SHAP ING
& NO T CH
LPF
A D V 7183
SO
LUM A
AN T I-ALIAS
LPF
B
O
ELP F
LLCREF
LLC2
LLC1
G L/C LKIN
OE
RD
DV
AEF
HFF/Q CLK
AF F
P15-P 0
PIXE L O /P
PO RT
ADV7183
PRELIMINARY TECHNICAL DATA
PRELIMINARY TECHNICAL DATA
PIN DESCRIPTION
ADV7183
Input/Output Function
P15-P0
O
Vidoe pixel output port. 8-Bit Multiplexed YCrCb Pixel Port (P15-P8), 16-Bit YCrCb
Pixel Port (P15-P8=Y & P7-P0=Cb,Cr).
GPO[0:3]
O
General purpose outputs controlled via I2C.
XTAL
I
Input terminal for 27MHz crystal oscillator or connection for external oscillator with
CMOS compatible square wave clock signal
XTAL1
0
Second terminal for crystal oscillator; not connected if external clock source is used
DVSS1-3
G
Ground for Digital supply
DVDD1-3
P
Digital Supply Voltage (+3.3V )
DVDDIO
P
Digital I/O supply Voltage (+3.3V)
DVSSIO
G
Digital I/O ground
AVSS
G
Ground for Analog Supply
AVDD
P
Analog Supply Voltage (+5V)
AVSS1-6
G
Analog Input Channels ground if single ended mode is selected. These pins should be
nected directly to REFOUT in Differential mode is selected.
AIN1-6
I
Video Analog Input Channels
SCLOCK
I
MPU Port Serial Interface Clock Input.
I/O
MPU Port Serial Data Input/Output.
I
TTL Address Input, it selects the MPU address;
MPU address = 88H ALSB = 0, diables I2C filter
MPU address = 8AH ALSB = 1, enables I2C filter
I
Asynchronous FIFO Read Enable signal. A logical high on this pin enables a read from the
output of the FIFO.
con
SO
SDATA
ALSB
O
B
RD
DV
LE
TE
Mnemonic
O
DV or Data Valid output signal.
In SCAPI/CAPI mode: DV performs a two functions depending on whether SCAPI or CAPI
is selected. It toggles high when the FIFO has reached the AFF margin set by the user, and
remains high until the FIFo is empty. The alternative mode is where it can be used to control
FIFO reads for bursting information out of the FIFO. In API mode DV indicates valid data in
the FIFO, which includes both pixel information and control codes. The polarity of this pin is
controlled via PDV.
OE
I
Output Enable controls pixel port outputs. A logical high will tri-state P19-P0.
HREF/HRESET
O
Dual function pin, HREF or Horizontal Reference output signal (enabled when Line Locked
Interface is selected , OM_SEL[1:0] = 0,0); this signal is used to indicate data on the YUV
output. The positive slope indicates the begining of a new active line, HREF is always 720 Y
samples long. HRESET or Horizontal Reset Output (enabled when SCAPI or CAPI is
selected, OM_SEL[1:0] = 0,1 or 1,0) is a signal the indicates the begining of a new line of
video. In SCAPI/CAPI this signal is one clock cycle wide and is output relative to CLKIN. It
immediately follows the last active pixel of a line. The polarity is controlled via PHVR.
–3–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
PIN DESCRIPTION
Input/Output Function
VREF/VRESET
O
VREF or Vertical Reference output signal, indicates start of next field). VRESET or
Vertical Reset Output is a signal that indicates the begining of a new field. In SCAPI/
CAPI mode this signal is one clock wide and active low relative to CLKIN. It immedi
ately follows HRESET pixel, and it indicates that the next active pixel is the first active
pixel of the next field.
LLCREF
O
Clock reference ouput; this is a clock qualifier distributed by the internal CGC for a data rate of
LLC2. The polarity of LLCREF is controlled by PLLCREF bit.
LLC1/PCLK
O
Dual function pin, Line Locked Clock system output clock (27MHz ±5%) or a FIFO output
clock ranging from 20-35MHZ.
LLC2
O
Line locked clock system output clock/2 (13.5MHz).
ELPF
I
This pin is used for the External Loop Filter that is required for the LLC PLL.
RESET
I/O
System Reset, can be configured as an Input or Output signal (the RES bit can be used to
control this pin).
PWRDN
I
Power Down enable, a logical low will place part in a power down status.
REFOUT
O
Internal Voltage Reference Output.
CML
O
Common Mode Level for ADC.
AEF
O
Almost Empty Flag is a FIFO control signal. It indicates when the FIFO has reached the
almost empty margin set by the user (use FFM[4:0]). The ploarity of this signal is controled by
PFF bit.
HFF/QCLK/GL
I/O
SO
Multi function pin, Half Full Flag (OM_SEL[1:0] = 1,0) is a FIFO control signal which
indicates when the FIFO is half full. The QCLK (OM_SEL[1:0] = 0,1) pin function is a
qualified pixel output clcok when using FIFO SCAPI mode. The GL (OM_SEL[1:0] =
0,0) function (Genlock output) is a signal that contains a serial stream of data which contains
information for locking the subcarrier frequency. The ploarity of HFF signal is controled by
PFF bit.
B
AFF
LE
TE
Mnemonic
O
Almost Full Flag is a FIFO control signal. It indicates when the FIFO has reached the almost
full margin set by the user (use FFM[4:0]). The ploarity of this signal is controled by PFF bit.
I
CLKIN is an asynchronous FIFO clock. This asynchronous clock is used to output
data onto the P19-P0 bus and other control signals. The LLC1 clock can be tied to this
pin and the frequency programmed by CLKVAL[17:0].
FIELD
O
ODD/EVEN field output signal. A active state indicates that an even field is being digitized.
The polarity of this signal is controlled by PF bit.
HS/HACTIVE
O
Dual function pin, HS or Horizontal Sync (OM_SEL[1:0] = 0,0) is a programmable horizontal
sync output signal. The rising and falling edges can be controlled by HSB[9:0] and HSE[9:0]
in steps of 2 LLC1. The ploarity of HS signal is controled by PHS bit. HACTIVE
(OM_SEL[1:0] = 1,0 or 0,1) is an output signal that is active during the active/viewable period
of a video line. The active portion of a video line is programmable on the ADV7183.
polarity of HACTIVE is controlled by PHS bit.
O
Dual function pin, VS or Vertical Sync (OM_SEL[1:0] = 0,0) is an output signal that indicates
a vertical sync with respect to the YUV pixel data. The active period of this signal is six lines of
video long. The ploarity of VS signal is controled by PVS bit. VACTIVE (OM_SEL[1:0]
= 1,0 or 0,1) is an output signal that is active during the active/viewable period of a video field.
The polarity of VACTIVE is controlled by PVS bit.
O
CLKIN
The
VS/VACTIVE
Rev. PrF 09/01
–4–
PRELIMINARY TECHNICAL DATA
ADV7183
PIN DESCRIPTION
Input/Output Function
ISO
I
ISO (Input Switch Over) a low to high transition on this input indicates to the decoder
core that the input video source has been changed externally and configures the deocder
to reacquire the new timing infromation of the new source. This is useful in applica
tions where external video muxs are used. This input gives the advantage of faster
locking to the external muxed video sources. A low to high transisition trigers this
input.
CAPY1-2
I
ADC Capacitor network.
CAPC1-2
I
ADC Capacitor network.
O
B
SO
LE
TE
Mnemonic
–5–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
ABSOLUTE MAXIMUM RATINGS
*
ORDERING GUIDE
VAA to GND.............................................................7V
Voltage on any Digital Input Pin...........GND-0.5V to VAA+0.5V
Storage Temperature (TS)....................-65OC to +150OC
Junction Temperature(TJ)..................................+150OC
Lead Temperature (Soldering, 10 secs)................+260°C
Analog Outputs to GND1.....................GND -0.5 to VAA
Model
Option
Temperature Range
ADV7183KST 0oC to 70oC
Package
80 LQFP
2
DV SSIO
3
DVD DIO
4
P11
5
P10
P9
P8
DV S S 2
6 1 AVS S 6
6 2 AIN6
6 3 AVS S
64 RESET
6 5 IS O
6 6 A LS B
6 7 SD AT A
6 8 SC LK
6 9 VR EF/V R E S E T
7 0 HR EF/H R E S E T
7 1 DV S S 3
7 2 DV D D3
PIN 1 IDEN T IF IER
60 AIN5
59 AV S S 5
58 AIN4
57 AV S S 4
56 AV S S
6
55 CA P C 2
7
54 CA P C 1
8
53 AV S S
9
52 C M L
AD V 71 83
T O P VIEW
(Not to Sc ale)
DV D D2 10
11
51 RE FO UT
50 AV D D
B
AFF
7 3 P 15
7 4 P 14
7 5 P 13
7 6 P 12
7 7 RD
78 DV
LE
TE
1
SO
VS /VAC T VE
HS/HACT IV E
79 O E
8 0 FIELD
NOTES
*
Stresses above those listed under “Absolute Maximum Ratings” may cause
permanent damage to the device. This is a stress rating only and functional
operation of the device at these or any other conditions above those listed in the
operational sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
1
Analog Output Short Circuit to any Power Supply or Common can be of an
indefinite duration.
H F F/Q C LK/G L 12
49 CA P Y2
13
48 CA P Y1
DV SSIO
14
47 AV S S
DVD DIO
15
46 AIN3
O
AE F
CLKIN 16
45 AV S S 3
G P O 3 17
44 AIN2
G P O 2 18
43 AV S S 2
ADV7183 PIN FUNCTIONALITY
Rev. PrF 09/01
–6–
39
40
PVS S
AVS S
PVD D 38
ELP F 37
P W R D N 36
G P O 1 34
G P O 0 35
P 1 32
P 0 33
DV D D1 30
DV S S 1 31
XT A L1 28
XT AL 29
27
LLC 1/P CLK
LL C R EF 25
LLC 2 26
41 AV S S 1
P 3 23
P 2 24
42 AIN1
P 6 20
P 5 21
P 4 22
P 7 19
PRELIMINARY TECHNICAL DATA
SPECIFICATIONS1
Parameter
(VAA = + 5V ± 5%, VDD = + 3.3V ± 5%, VDDIO=+3.3V± 5%
All specifications TMIN to TMAX 2 unless otherwise noted)
Min
STATIC PERFORMANCE
Resolution (each ADC)
Accuracy (each ADC)
Integral Nonlinearity
Differential Nonlinearity
Max
Units
9
Bits
±0.5
±0.5
2
-10
DIGITAL OUTPUTS
Output High Voltage, VOH
Output Low Voltage, VOL
High Impedance Leakage Current
Output Capacitance
2.4
VOLTAGE REFERENCE
Reference Range, VREFOUT
LSB
LSB
Test Conditions
Guaranteed Monotonic
0.8
10
10
V
V
µA
pF
0.4
10
30
V
V
µA
pF
ISOURCE = 3.2 mA
ISINK = 0.4 mA
V
IVREFOUT = 0µA
V
V
mA
mA
mA
mA
field
CVBS, CCIR-656, V DD=3.3V
CBVS, PAL Sq Pixel,VDD=3.3V
CVBS, CCIR-656,V AA= 5.25V
CVBS, PAL Sq Pixel,VAA= 5.25V
Sleep mode until powered up
2.1
3.15
4.75
3.3
5.0
150
154
150
150
1
3.45
5.25
B
SO
POWER REQUIREMENTS
Digital Power Supply, VDD
Analog Power Supply, VAA
Digital Supply Current, I DD3
Digital Supply Current, I DD3
Analog Supply Current, IAA4
Analog Supply Current, IAA4
Power-up Time
Typ
LE
TE
DIGITAL INPUTS
Input High Voltage, VINH
Input Low Voltage, VINL
Input Current, IIN
Input Capacitance, CIN
ADV7183
VIN = 0.4V or 2.4V
and VDD/VDDIO =
O
NOTE
1
The max/min specifications are guaranteed over this range. The max/min values are typical over VAA = 4.75V to 5.25V
3.15V to 3.45V range
2
Temperature Range TMIN to TMAX: 0oC to 70oC.
3
IDD is total current taken by DVDD & DVDIO supply pins.
4
I AA is total analog current taken by AVDD supply pins.
Specifications subject to change without notice.
–7–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
VIDEO PERFORMANCE SPECIFICATIONS1
Parameter
Min
Typ
Max
(VAA = + 5V ± 5%, VDD = +3.3 ± 5%, VDDIO=+5V/3.3± 5%
All specifications TMIN to TMAX 2 unless otherwise noted)
Units
Test Conditions
1
1
1
1
deg
%
%
%
CVBS, Comb/No Comb
CVBS, Comb/No Comb
NOISE SPECIFICATIONS
SNR (Pedestal)
SNR (Ramp)
Analog Front End Channel Crosstalk
Analog Front End Channel Crosstalk
60
57
63
63
dB
dB
dB
dB
CVBS
CVBS
S-Video/ YUV, single ended
S-Video/ YUV, differential ended
50
50
±5
±1
±1
TV / VCR mode
20
lines
lines
%
%
%
HSync
HSync
2
1
±400
50
1
37
VSync
VSync
Hz
lines
ns
ns
1
1
-6
18
deg
%
dB
-6
0
6
12
dB
dB
S-Video, YUV, Overall CGC
Range(analog and digital)
S-Video, YUV
CVBS, S-Video, YUV
%
%
Video Input Range
Video Input Range
LOCK TIME AND JITTER
SPECIFICATIONS
Horizontal Lock Time
Horizontal Recovery Time
Horizontal Lock Range
Line Length Variation Over Field
Line Length Variation Over Field
HLock Lost Declared
HLock Lost Declared
`
SO
Vertical Lock Time
VLock Lost Declared
FSC Subcarrier Lock Range
Color Lock Time
LLC Clock Jitter (Short Time Jitter)
LLC Clock Jitter (Frame Jitter)
10
CHROMA SPECIFIC SPECIFICATIONS
Hue Accuracy
Color Saturation Accuracy
Color Gain Control Range
B
Analog Color Gain Range
Digital Color Gain Range
LE
TE
NON-LINEAR SPECIFICATIONS
Differential Phase
Differential Gain
Luma Non-Linearity
Chroma Non-Linear Gain
O
LUMA SPECIFIC SPECIFICATIONS
Luma Brightness Accuracy
Luma Contrast Accuracy
NOTE
1
The max/min specifications are guaranteed over this range.
3.15V to 3.45V range
2
Temperature Range TMIN to TMAX: 0oC to 70oC.
1.0
1.0
The max/min values are typical over VAA = 4.75V to 5.25V
Specifications subject to change without notice.
Rev. PrF 09/01
VCR mode/ Surveillance mode
TV mode
TV mode, No. of missing HSyncs
VCR/Surveillance mode, No. of
missing HSyncs
First Lock into video signal
All modes, No. of missing VSyncs
NTSC/PAL
HLock to Color Lock Time
RMS Clock Jitter
RMS Clock Jitter
–8–
= 1.0Vp-p
= 1.0Vp-p
and VDD/VDDIO =
PRELIMINARY TECHNICAL DATA
TIMING SPECIFICATIONS1
Parameter
Min
SYSTEM CLOCK AND CRYSTAL
Nominal Frequency
ADV7183
(VAA = + 5V ± 5%, VDD = /3.3V ± 5%, VDDIO = +3.3V ± 5%
All specifications TMIN to TMAX 2 unless otherwise noted)
Typ
Max
27
Units
Test Conditions
MHz
2
RESET FEATURE
Reset Pulse Input Width
400
300
300
0.6
tbd
B
DATA AND CONTROL OUTPUT
Data Output Hold Time, t17
Data Output Access Time, t16
Data Output Access Time, t19
Data Output Hold Time, t20
Propagation Delay to HiZ, t21
Max Output Enable access Time , t22
Min Output Enable access Time , t23
O
kHz
µs
µs
µs
µs
ns
ns
ns
µs
µs
37
33.9
40.8
18
18
4
6
3
2
37
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
8
28
20
10
5
8
5
ns
ns
ns
ns
ns
ns
ns
SO
CLOCK OUTPUTS
LLC1 Cycle Time, t9
LLC1 Cycle Time, t9
LLC1 Cycle Time, t9
LLC1 min low period, t10
LLC1 min high period, t11
LLC1 falling to LLCREF falling, t12
LLC1 falling to LLCREF rising, t13
LLC1 rising to LLC2 rising, t14
LLC1 rising to LLC2 falling, t15
CLKIN Cycle Time, t18
0
0.6
1.3
0.6
0.6
100
LE
TE
I C PORT
SCL Clock Frequency
SCL min pulse width high, t1
SCL min pulse width low, t2
Hold Time (Start Condition), t3
Setup time (Start Condition), t4
Data Setup Time, t5
SCL/SDA Rise Time, t6
SCL/SDA Fall Time, t7
Setup Time (Stop Condition), t8
NOTE
1
The max/min specifications are guaranteed over this range.
3.15V to 3.45V range
2
Temperature Range TMIN to TMAX: 0oC to 70 oC.
CCIR601 mode 27MHz
PAL Square Pixel mode 29.5MHz
NTSC Square Pixel mode 24.5MHz
CCIR601 mode 27MHz
CCIR601 mode 27MHz
SCAPI & CAPI modes
LLC mode
LLC mode
SCAPI & CAPI modes
SCAPI & CAPI modes
The max/min values are typical over VAA = 4.75V to 5.25V
and VDD/VDDIO =
Specifications subject to change without notice.
–9–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
ANALOG FRONT END SPECIFICATIONS1 All specifications T
(VAA = + 5V ± 5%, VDD = +3.3 ± 5%, VDD = + 5V/3.3 ± 5%,
2
MIN to TMAX unless otherwise noted)
Parameter
Min
CLAMP CIRCUITRY
External Clamp Capacitor
Input Impedance
Voltage Clamp Level
Clamp Source Current
Typ
Max
Units
µF
kΩ
V
µA
Clamp Sink Current
-4
µA
Clamp Source Current
Clamp Sink Current
+0.9
-0.8
mA
mA
NOTE
1
The max/min specifications are guaranteed over this range.
3.15V to 3.45V range
2
Temperature Range TMIN to TMAX: 0oC to 70oC.
B
O
Rev. PrF 09/01
Signal already clamped (fine
clamping)
Signal already clamped (fine
clamping)
Aquire mode (fast clamping)
Aquire mode (fast clamping)
The max/min values are typical over VAA = 4.75V to 5.25V
SO
Specifications subject to change without notice.
Clamp switched off
LE
TE
0.1
500
1.4
+4
Test Conditions
–10–
and VDD/VDDIO =
PRELIMINARY TECHNICAL DATA
t5
ADV7183
t3
t3
SDATA
t6
t1
S C LO C K
t2
t4
t8
LE
TE
t7
O
B
SO
Figure 2. MPU Port Timing Diagram
Figure 3. LLC Clock, Pixel Port & Control Outputs Timing Diagram
–11–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
t
18
C L KIN
t
t
19
20
LE
TE
O U T PU T S P0 - P1 5, H R E F ,
VR EF , VS Y N C ,H SY N C ,
F IE L D , AF F ,AE F ,H FF
Figure 4. Pixel Port & Control Outputs in CAPI & SCAPI mode Timing Diagram
OE
t21
PO-P15, H S,
VS, H REF ,
VREF, FIE LD
DV & G PO [3:0]
SO
t22
t23
O
B
Figure 5 OE Timing Diagram
Rev. PrF 09/01
–12–
PRELIMINARY TECHNICAL DATA
FUNCTIONAL
ADV7183
DESCRIPTION
ANALOG INPUT PROCESSING
LE
TE
The ADV7183 has 6 analog video input channels. These 6 channels can be arranged in a variety of configurations to support up to 6 CVBS input signals, 3 S-Video inputs signals and 2 YCrCb component analog video
inputs signals. The INSEL[3:0] control the input type and channel selected . The analog front-end includes 3
clamp circuits for DC restore. There are 3 Sample and Hold Amplifiers prior to the ADC which are used to
enable simultaneous sampling of up to 3 channels in a YCrCb input mode. There are 2 9-bit ADC's used for
sampling. The entire analog front-end is fully differential which ensures that the video is captured to the highest
quality possible, this is very important in highly integrated systems like a video decoder. The block diagram
below shows the analog front-end section on the ADV7183.
B
SO
9
Figure XX. Analog Front-end Block Diagram
O
CLAMPING
The Clamp control on the ADV7183 consists of a digitally controlled analog current and voltage clamp and a
digitally controlled digital clamp circuit. The coupling capacitor on each channel is used to store and filter the
clamping voltage. A digital controller controls the Clamp up and down current sources which charge the capacitor
on every line. There are four current sources used in the current clamp control, 2 large current sources are used for
Course Clamping and two small current sources are used for Fine Clamping. The Voltage Clamp if enabled is only
used on startup or if a channel is switched, this clamp pulls the video into the mid range of the ADC, this result in
faster clamping and faster lock in time for the decoder. The fourth clamp controller is fully digital and clamps the
ADC output data, this results in extremely accurate clamping, it also has the added advantage of being fully digital
which result in very fast clamp timing and makes the entire clamping process very robust in terms of handling large
amount of Hum which can be present on real world video signals.
In S-Video mode there are 2 clamp controllers used to control the Luminance clamping and the Chrominance
clamping separately. Also in YCrCb component input mode there are 2 clamp controllers used to control the
Luminance clamping and the CrCb clamping separately, there is however individual current clamps on the Cr & Cb
inputs.
User programmability is built into the clamp controllers which enable the Current and Digital clamp controllers to
be setup to user defined conditions. Refer to Analog Clamp Control Register(14H), Digital Clamp Control
Register(15H) & Digital Color Clamp offset Register(15H & 16H) for control settings.
–13–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
ANALOG TO DIGITAL CONVERTERS
There are two 10-bit ADC used in the ADV7183. These ADC run off a 27MHz input clock. An integrate
bandgap generates the required reference voltages for the converters. If the deocder in configured in CVBS mode
the 2nd ADC can be switched off to reduce power consumption, see PSC[1:0].
AUTOMATIC GAIN CONTROL
The AGC control block on the ADV7183 is a digitally based systems. This controller ensures that the input
video signal (CVBS, S-Video or YCrCb) is scaled to its correct value such that the YCrCb digital output data
matches the correct gain of the video signal. The AGC has an analog input video range of 0.5Vp-p to 2.0Vp-p
which gives a -6dB to +6dB gain range, Figure xx below demonstrates this range. This AGC range will compensate for video signals that have been incorrectly terminated or have been attenuated due to cable loss etc.
There are 2 main control blocks one for the Luminance channel and one for the Chrominance channel.
LE
TE
The Luminance Automatic Gain Control has 8 modes of operation:
1)Manaual AGC mode where gain for luminance path is set manually using LGM[11:0].
2)Blank Level to Sync tip used to set luminance gain, manual MIRE[2:0] controls max the value through
Luminance channel. There is no override of this mode when White Peak mode is detected.
3)Blank Level to Sync tip used to set luminance gain, manual MIRE[2:0] controls max the value through
Luminance channel. There is override of this mode when White Peak mode is detected. White peak
mode is activated when the input video exceeds the max luminance range for long periods, this mode is
designed to prevent clipping of the input video signal.
SO
4)Blank Level to Sync tip used to set luminance gain, MIRE[2:0] is automatically controlled to set the
max the value through luminance channel. There is no override of this mode when White Peak mode is
detected.
5)Blank Level to Sync tip used to set luminance gain, manual MIRE[2:0] is automatically controlled to set
the max the value through luminance channel. There is override of this mode when White Peak mode is
detected. White peak mode is activated when the input video exceeds the max luminance range for long
periods, this mode is designed to prevent clipping of the input video signal.
6)The Active video
B
7)The
O
8)The luminance channel gain is Frozen at it present value.
contr olled
A D C inp ut lev el
an alo g in pu t leve l
m a xim um
6 dB
0 dB
rang e 1 2 d B
2 V (p- p)
-6 dB
0 dB
m in im u m
M H B 325
Rev. PrF 09/01
–14–
PRELIMINARY TECHNICAL DATA
ADV7183
The Chrominance Automatic Gain Control has 4 modes of operation:
1)Manaual AGC mode where gain for chrominance path is set manually using CGM[11:0].
2)Luminance gain used for chrominance channel.
3)Chrominance automatic gain based on color burst amplitude.
4)Chrominance gain frozen at it present setting.
Both the luminance and chrominance AGC controllers have programmable time constant which allows the AGC to
operate in 4 modes, Slow,Medium, Fast & Video quality controlled.
LE
TE
The max IRE (MIRE [2:0]) control can be used to set the max input video range that can be decoded. Figure xx
shows the selectable range.
M IR E [2 : 0 ]
Fun ction
NTSC (IRE)
000
133
122
001
125
115
010
120
110
011
115
105
100
110
100
101
105
100
110
100
100
111
100
100
Figure XX. MIRE control
O
B
SO
PAL (IRE)
–15–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
LUMINANCE PROCESSING
Figure xx shows the luminance datapath. The 10-bit data from the Y ADC is applied to an Anti Aliasing Low Pass
filter which is designed to bandlimt the input video signal such that alaising does not occur. This filter dramatically
reduces the design on an external analog anti-alaising filter, this filter need only remove components in the input
video signal above 22Mhz. The data then passes through a Shaping or Notch filter.
When in CVBS mode a Notch filter must be used to remove the unwanted chrominance data the lays around the
subcarrier frequency. A wide variety of programmable Notch filters for both PAL & NTSC are available. The
YSFM[4:0] control the selection of these filters, refer to figure xx to figure xx for a plots of these filters. If S-Video
or Component mode is selected a Notch filter is no required, the ADV7183 offers 18 possible shaping
filters(SVHS1-18) with as range of low pass filter responses from 0.5Mhz up to 5.75MHz, YSFM[4:0] control
the selection of these filters please refer to figure xx to figure xx for filter plots.
LE
TE
The next stage in the luminance processing path is a Peaking filter, this filter offers a sharpness function on the
Luminance path. The degree of sharpness can be selected using YPM[2:0]. If no sharpness is required this filter can
be by-passed.
The luminance data is then passed through a resampler to correct for line length variations in the input video. This
resampler is designed to always output 720 pixels per line for standard PAL or NTSC. The resampler used on
the ADV7183 is of very high quality as it uses 128 phases to resample the video, giving 1/128 pixel resolution.
The resampler is controlled by a sync detection block which calculates line length variations on the input video.
The final stage in the luminance path before it is applied to an output formatter block is a 2 line delay store
which is used to compensate for dealys in the Chroma data path when Chroma Comb filter is selected.
A nti-
S ha ping &
A lia sin g
No tc h
Filter
Filter
B
LP F
P ea king
SO
ADC DATA
O
Figure XX. Luminance processing path
Rev. PrF 09/01
–16–
Y
Re sa m p le
S ync
Det ec tio n
De la y
Lin e
S to res
PRELIMINARY TECHNICAL DATA
LUMINANCE
SHAPING
FILTER
ADV7183
PLOTS
S h aping F ilte r LP -R e spo nse s
0
SVH S 1
SV H S 16
SV H S 2
SVH S 17
SVH S3
-10
SV H S 4
SV H S 18
SVH S 5
SVH S 6
-20
SV H S 7
SVH S 9
SVH S 10
SVH S1 1
-30
LE
TE
A ttenu atio n (dB )
SVH S8
SV H S 12
SVH S 13
SVH S 14
SV H S 15
-40
-50
-60
0
1
2
3
4
5
6
7
8
F req uen cy (M H z)
SO
Figure xx. Luminance SVHS1-18 shaping filter responses
S haping Filter LP -R esponses
1
0.8
B
0.6
0.4
A ttenuation (dB )
O
0.2
0
-0.2
-0.4
-0.6
-0.8
-1
0
1
2
3
4
5
6
Frequency (M H z)
Figure xx. Luminance SVHS1-18 shaping filter responses (closeup)
–17–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
S h ap in g F ilter N TS C no tche s
0
-1 0
N TS C W N2
N TS C W N2
N TS C N N 3
N TS C W N3
N TS C W N1
N TS C N N 1
N TS C N N 2
N TS C N N 2
N TS C N N 1
N TS C N N 3
N TS C W N3
-3 0
-4 0
-5 0
-6 0
0
1
2
LE
TE
A tten ua tion (dB )
-2 0
N TS C W N1
3
4
5
6
7
8
F req ue ncy (M H z)
Figure xx. Luminance NTSC Narrow/Wide Notch shaping filter
responses
SO
S h ap ing F ilte r N TS C n o tch es
1
0 .8
B
0 .6
0 .4
O
A tten u a tio n (d B )
0 .2
0
-0 .2
N T SC W N 1
N T SC W N 2
-0 .4
N T SC W N 3
NTSC NN1
-0 .6
NTSC NN2
NTS C NN3
-0 .8
-1
0
0 .5
1
1 .5
2
2 .5
3
3 .5
Fre q ue n cy (M Hz)
Figure xx. Luminance NTSC Narrow/Wide Notch shaping filter responses (closeup)
Rev. PrF 09/01
–18–
4
PRELIMINARY TECHNICAL DATA
ADV7183
S ha ping Filter P A L Notches
0
PA L N N 2
-10
PA L N N 3
PA L N N 2
PA L W 1
PA L N N 3
PA L W 2
PA L W 1
PA L N N 1
PA L W 2
-30
-40
-50
-60
0
1
2
LE
TE
A tte nuation (dB )
-20
PA L N N 1
3
4
5
6
7
8
Frequency (M Hz)
SO
Figure xx. Luminance PAL Narrow/wide Notch shaping filter responses
Sha ping Filte r PAL No tches
1
0.8
B
0.6
0.4
Atte nua tio n (dB)
O
0.2
PAL NN1
0
-0 .2
PAL NN2
PAL W N1
PAL NN3
-0 .4
PAL W N2
-0 .6
-0 .8
-1
0
0.5
1
1.5
2
2.5
3
3.5
4
Freq uen cy (M H z)
Figure xx. Luminance PAL Narrow?Wide Notch shaping filter responses (closeup)
–19–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
LUMINANCE PEAKING
FILTER
PLOTS
10
8
PS1
6
PS2
4
PS3
0
LE
TE
A tte n u ation (d B )
2
PS4
PS5
-2
PS6
-4
-6
-8
1
2
3
4
Fre qu e n cy (M H z)
5
6
SO
0
Figure xx. Luminance Peaking filter responses in S-Video (SVHS17 selected)
6
4
B
PC1
A tte nuation (dB )
2
PC2
0
O
PC3
-2
PC4
PC5
PC6
-4
-6
-8
10
0
1
2
3
4
5
6
F reque ncy (M H z)
Figure xx. Luminance Peaking filter responses in CVBS (PAL NN3 selected)
Rev. PrF 09/01
–20–
PRELIMINARY TECHNICAL DATA
ADV7183
6
4
P C1
2
P C3
0
P C4
LE
TE
A ttenuation (dB )
P C2
P C5
-2
P C6
-4
SO
-6
O
B
Figure xx. Luminance Peaking filter responses in CVBS (NTSC NN3 selected)
–21–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
CHROMINANCE PROCESSING
Figure xx shows the chrominance datapath. The 10-bit data from the Y ADC (CVBS mode) or the C ADC (Svideo) is first demodulated. The demodulation is achieved by multiplying by the locally generated quadrature
subcarrier, where the sign of the cos subcarrier is inverted from line to line according to the PAL switch, and then
lowpass filtering is applied to removed components at twice the subcarrier frequency. For NTSC, the phase of the
locally generated subcarrier during colour burst is the same as the phase of the colour burst. For PAL, the phase of
the colour burst changes from line to line, relative to the phase during active video, and the phase of the locally
generated subcarrier is the average of these two values.
The chrominance data is then passed through a anti aliasing filter which is a bandpass filter to removed the unwanted luminance data. This anti alaising filter dramatically reduces the external anti alaising filter requirements as
it has only to filter components above 25Mhz. In component mode the demodulation block is by-passed.
LE
TE
The next stage of processing is a Shaping filter which can be used to limit the chrominance bandwidth too between
0.5Mhz and 3Mhz, the CSFM[2:0] can be used to select these responses. It should be noted that in CVBS mode a
filter or no greater than 1.5Mhz should be selected as CVBS video is typically bandlimited to below 1.5Mhz. In SVideo mode a filter of up to 2Mhz can be used. In Component mode a filter of up to 3 Mhz can be used as component video has higher bandwidth than CVBS or S-Video.
S in
SO
The chrominance data is then passed through a resampler to correct for line length variations in the input video.
This resampler is designed to always output 720 pixels per line for standard PAL or NTSC. The resampler used on
the ADV7183 is of very high quality as it uses 128 phases to resample the video, giving 1/128 pixel resolution.
The resampler is controlled by a sync detection block which calculates line length variations on the input video.
The final stage in the chrominance path before it is applied to an output formatter block is Chroma Comb filter.
A nti-
X
S y nc
Detec tio n
13 .5 M H z
A lia sing
LP F
27 M H z
C V /C
C os
S h ap ing
A nti-
X
A lia sing
13 .5 M H z
O
LP F
S ub ca rrie r
Rec ov ery
Figure XX. Chrominance processing path
Rev. PrF 09/01
U /V
6.75 M H z
LP F
B
Interleav e
–22–
Re sa m p le
Ch ro m a
Co m b
Filters
PRELIMINARY TECHNICAL DATA
ADV7183
CHROMINANCE SHAPING FILTER L PLOTS
C S haping Filter
0
SH1
SH2
SH3
-10
SH4
SH5
SH6
-30
-40
-50
-60
0
0.5
1
LE
TE
A ttenuation (dB )
-20
1.5
2
2.5
3
3.5
4
Frequency (M H z)
SO
Figure xx. Chrominance shaping filter responses
C S haping Filter
1
0.8
B
0.6
0.4
A ttenuation (dB )
O
0.2
0
-0.2
SH1
SH2
SH3
-0.4
SH4
SH5
-0.6
SH6
-0.8
-1
0
0.5
1
1.5
2
2.5
3
3.5
4
Frequency (M H z)
Figure xx. Chrominance shaping filter responses (closeup)
–23–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
NTSC OUTPUT TIMING DIAGRAMS
C V B S In p u t
HREF
DV
LE
TE
VREF
VS Y N C
FIE L D
SA V /E A V V b it
SA V /E A V H b it
SA V /E A V F b it
C V B S Inp ut
DV
O
VREF
B
HREF
SO
N TS C E nd E ven Field (L LC M O D E )
VSY NC
FIE LD
S A V /E A V V b it
S A V /E A V H bit
S A V /E A V F bit
N TS C E n d O d d Field (LLC M O D E )
Rev. PrF 09/01
–24–
PRELIMINARY TECHNICAL DATA
ADV7183
PAL OUTPUT TIMING DIAGRAMS
C V B S Inp ut
HRE F
LE
TE
DV
VRE F
V SY N C
FIE LD
S AV /EA V V b it
S AV /EA V H bit
S AV /EA V F bit
C V B S Input
B
HRE F
SO
P al E n d E ven Field (L LC M O DE )
DV
O
VREF
V SY N C
FIE LD
S AV /EA V V b it
S AV /EA V H bit
S AV /EA V F bit
P A L E nd O d d Field (LLC M O DE )
–25–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
MPU PORT DESCRIPTION.
to the peripheral. A logic "1" on the LSB of the first byte
means that the master will read information from the
peripheral.
The ADV7183 support a two wire serial (I2C Compatible)
microprocessor bus driving multiple peripherals. Two inputs
Serial Data (SDATA) and Serial Clock (SCLOCK) carry
information between any device connected to the bus. Each
slave device is recognised by a unique address. The
ADV7183 has two possible slave addresses for both read
and write operations. These are unique addresses for the
device and are illustrated in Figure xx. The LSB sets
either a read or write operation. Logic level "1" corresponds to a read operation while logic level "0" corresponds to a write operation. A1 is set by setting the ALSB
pin of the ADV7183 to logic level "0" or logic level "1".
0
0
0
1
0
A1
X
AD D R ESS
CONTROL
SET U P BY
ALS B
LE
TE
1
The ADV7183 acts as a standard slave device on the bus.
The data on the SDATA pin is 8 bits long supporting the
7-Bit addresses plus the R/W bit. The ADV7183 has 71
subaddresses to enable access to the internal registers. It
therefore interprets the first byte as the device address and the
second byte as the starting subaddress. The subaddresses auto
increment allowing data to be written to or read from from the
starting subaddress. A data transfer is always terminated by a
Stop condition. The user can also access any unique
subaddress register on a one by one basis without having to
update all the registers.
Stop and Start conditions can be detected at any stage during
the data transfer. If these conditions are asserted out of
sequence with normal read and write operations, then these
cause an immediate jump to the idle condition. During a given
SCLOCK high period the user should only issue one Start
condition, one Stop condition or a single Stop condition
followed by a single Start condition. If an invalid subaddress is
issued by the user, the ADV7183 will not issue an acknowledge and will return to the idle condition. If in
auto-increment mode, the user exceeds the highest
subaddress then the following action will be taken:
R EAD / W R IT E
CONTROL
0
1
Fig xx. ADV7183 Slave Address
W R IT E
R EAD
To control the device on the bus the following protocol must
be followed. First the master initiates a data transfer by
establishing a Start condition, defined by a high to low
transistion on SDATA whilst SCLOCK remains high. This
indicates that an address/data stream will follow. All peripherals respond to the Start condition and shift the next eight bits
(7-Bit address + R/W bit). The bits tranferred from MSB
down to LSB. The peripheral that recognises the transmitted
address responds by pulling the data line low during the ninth
clock pulse. This is known as an acknowledge bit. All other
devices withdraw from the bus at this point and maintain an
idle condition. The idle condition is where the device monitors the SDATA and SCLOCK lines waiting for the Start
condition and the correct transmitted address. The R/W bit
determines the direction of the data. A logic "0" on the LSB of
the first byte means that the master will write information
SO
1. In Read Mode the highest subaddress register contents
will continue to be output until the master device issues a
no-acknowledge. This indicates the end of a read. A noacknowledge condition is where the SDATA line is not
pulled low on the ninth pulse.
2. In Write Mode, the data for the invalid byte will be not
be loaded into any subaddress register, a no-acknowledge
will be issued by the ADV7183 and the part will return to
the idle condition.
O
B
SD AT A
W R IT E
SEQ U EN C E
S
SL AVE AD D R
A(S )
SU B A D D R
A(S )
SC LO C K
S
SL AVE AD D R
S = ST A RT BIT
P = ST O P B IT
Figure 35
Rev. PrF 09/01
A(S )
1-7
8
9
1-7
8
9
1-7
SU BAD D R ESS AC K
8
D AT A
9
P
AC K
ST O P
Figure yy. Bus Data Transfer
D AT A
A(S )
D AT A
A(S )
P
L SB = 1
L SB = 0
R EAD
SEQ U EN C E
S
ST AR T AD D R R / W AC K
SU B A D D R
A(S )
S
SL AVE AD D R
A(S ) = AC KN O W L ED G E B Y S LA VE
A(M ) = AC KN O W L ED G E BY M AST ER
A(S )
D AT A
A(M )
D AT A
A(M )
A (S) = N O -AC KN O W L E D G E BY SL AVE
A (M ) = NO -AC KN O W L ED G E B Y M AST ER
Illustrates an example of data transfer for a read sequence and the Start and Stop conditions.
Figure 36. Write and Read Sequences
–26–
P
PRELIMINARY TECHNICAL DATA
REGISTER ACCESSES
The MPU can write to or read from all of the registers of
the ADV7183 except the Subaddress Register which is a
write only register. The Subaddress Register determines
which register the next read or write operation accesses.
All communications with the part through the bus start
with an access to the Subaddress Register. Then a read/
write operation is performed from/to the target address
which then increments to the next address until a Stop
command on the bus is performed.
REGISTER PROGRAMMING
Register N am e
addr (H ex)
B A S IC B LO C K
Inp ut C ontrol
V ideo S election
V ideo E nhanc ement C ontro l
O utp ut C ontro l
E xte nded O ut p ut C on trol
G ene ral P urp ose O utp ut
Reserved
FIF O C o ntrol
configuration.
Subaddress Register (SR7-SR0)
The Communications Register is an eight bit write-only
register. After the part has been accessed over the bus and a
read/write operation is selected, the subaddress is set up. The
Subaddress Register determines to/from which register the
operation takes place.
Figure 37 shows the various operations under the control of
the Subaddress Register. Zero should always be written to
SR7-SR6.
Register Select (SR5-SR0):
These bits are set up to point to the required starting address.
LE
TE
The following section describes each register in terms of its
ADV7183
Register N am e
addr (H ex)
A D V A N C E D B LO C K
00
R e se rved
1D
01
R e se rved
1E
02
R e se rved
1F
03
R e se rved
20
04
R e se rved
21
05
R e se rved
22
06
C o lo r S u b c a rrie r C on trol 1
23
07
C o lo r S u b c a rrie r C on trol 2
24
08
C o lo r S u b c a rrie r C on trol 3
25
S atu rati on C ontrol
09
C o lo r S u b c a rrie r C on trol 4
26
B right nes s C ontrol
0A
P ixel D ela y C o n tr o l
27
Hue C o ntrol
0B
M a n u a l C lo c k C o n trol 1
28
D efault V alue Y
0C
M a n u a l C lo c k C o n trol 2
29
D efault V alue C
0D
M a n u a l C lo c k C o n trol 3
2A
T em p ora l D eci m ation
0E
A u to C lo ck C o n trol
2B
SO
C ontras t C ontr ol
0F
A G C M o d e C o n tro l
2C
10
C hrom a G a in C o n tro l 1
2D
Info Regis ter
11
C hrom a G a in C o n tro l 2
2E
L u m a G a in C o n tro l 1
2F
O
B
P ower M an agem ent
S tatus Regis ter
L u m a G a in C o n tro l 2
30
R e se rved
12
M a n u a l G a in S ha d o w C o n tro l 1
31
A n a lo g C o n trol (in te rn a l)
13
M a n u a l G a in S ha d o w C o n tro l 2
32
A n a lo g C la m p C o n tro l
14
M isc G a in C o n tro l
33
D igita l C la m p C o n tr o l 1
15
H syn c P o sitio n C o n tro l 1
34
D igita l C la m p C o n tr o l 2
16
H syn c P o sitio n C o n tro l 2
35
S ha p i n g F ilte r C o n tro l
17
H syn c P o sitio n C o n tro l 3
36
A D V A N C E D B LO C K
R e se rved
18
P o la r ity C o n tr o l
37
C o m b F ilte r C o n tro l
19
R e se rved
44
R e se rved
1A
R e se rved
45
R e se rved
1B
R e se rved
F1
R e se rved
1C
R e se rved
F2
Figure 37. Subaddress Register
–27–
Rev. PrF 09/01
Rev. PrF 09/01
-
GP EH
-
FR
-
BL_C_VBI
-
AFR
-
VBI EN
BT656-4
HL_EN
FFST
02
03
04
05
06
07
O utput C ontrol
Extended O utput Control
G eneral P ur pose O utput
Reserved
F IF O Control
OF SEL.3
TOD
GP0.3
-
OF SEL.1
GPEL
OF SEL.2
COR.0
DIFFIN
4FSC
COR.1
INSEL.3
D3
VID SEL.0
D4
BRI.0
HUE.0
BRI.1
HUE.1
BRI.2
HUE.2
BRI.3
HUE.3
BRI.4
HUE.4
BRI.5
HUE.5
BRI.6
HUE.6
TDR.3
BRI.7
HUE.7
DEF Y.5
DEF C.7
RES
0A
0B
0C
0D
0E
0F
10
11
B rightness Control
H ue C ontr ol
Default V alue Y
–28–
Default V alue C
Temporal D ec ima tion
P ower M anagement
Status Register
Info Register
IDENT.0
STATUS.0
IDENT.1
STATUS.1
IDENT.2
STATUS.2
IDENT.3
STATUS.3
IDENT.6
IDENT.7
IDENT.4
STATUS.4
STATUS.5
STATUS.6
STATUS.7
IDENT.5
PSC.0
PSC.1
PDBP
PS REF
PS CG
PW RDN
TRAQ
TDE
TDR.0
TDR.1
TDR.2
TDC.0
DEF C.0
DEF C.1
DEF C.2
DEF C.3
DEF C.4
DEF C.5
DEF C.6
TDC.1
DEF_VAL_EN
DEF_AUTO_EN
DEF Y.0
DEF Y.1
DEF Y.2
DEF Y.3
DEF Y.4
SAT .0
SAT .1
SAT .2
SAT.3
SAT.4
SAT.5
SAT .6
SAT .7
09
Saturation C ontrol
CON.0
CON.1
CON.2
CON.3
CON.4
CON.5
FFM.0
CON.6
FFM.1
-
GP0.0
RANGE
OMEL.O
YPM.0
VID QUAL.0
CON.7
FFM.2
-
GP0.1
-
OM SEL.1
YPM.1
VID QUAL.1
INSEL.0
D0
08
FFM.3
FFM.4
-
GP0.2
-
OF SEL.O
YPM.2
SQPE
INSEL.1
D1
Contrast C ontrol
-
-
D2
INSEL.2
LE
TE
-
-
BETACAM
Video Enha ncement C ontrol
-
ASE
VID SEL.1
01
VID SEL.2
SO
D5
Video Selection
B
D6
VID SEL.3
D7
00
O
addr (H ex)
Input C ontrol
R egister Nam e
Table 1.0 Basic Registers
ADV7183
PRELIMINARY TECHNICAL DATA
23
24
25
26
Color Subcarrier Control 1
Color Subcarrier Control 2
Color Subcarrier Control 3
Color Subcarrier Control 4
–29–
CSM F.16
CSM F.8
CSM F.0
CSM F.17
CSM F.9
CSM F.1
CSM F.18
CSM F.10
CSM F.2
CSM F.19
CSM F.11
CSM F.3
CSM F.20
CSM F.12
CSM F.4
CSM F.21
CSM F.13
CSM F.5
CSM F.22
CSM F.14
CSM F.6
CSM F.23
CSM F.15
CSM F.7
CSM F.24
CSM F.25
CSM F.26
CSM F.27
CSM
-
-
-
-
-
CCM .0
-
CCM .1
-
-
-
-
CCM B_AD
DCC0.0
YSFM.0
DCC0.1
YSFM.1
DCC0.2
YSFM.2
DCC0.3
YSFM.3
DCC0 .4
YSFM.4
CSFM.0
CSFM.1
-
-
-
CSFM.2
LE
TE
18
Reserved
19
17
Comb Filter Control
DCC0.5
DCC0.6
16
Digital Clamp Control 2
Shaping Filter Control
DCC0.7
DCC0.8
DCC0 .9
DCC0.10
DCC0.11
DCFE
DCT.0
DCT.1
DCCM
15
Digital Clamp Control 1
FICL.0
FICL.1
FACL.0
FACL.1
CCLEN
-
VCLEN
SO
-
14
Analog Clamp Control
TIM_OE
-
-
-
-
-
-
-
-
-
-
-
-
13
D0
D1
D2
D3
D4
D5
D6
Reserved
-
D7
B
12
ad dr (H ex)
Table 2.0 Advanced Registers
Reserved
R egister N am e
O
PRELIMINARY TECHNICAL DATA
ADV7183
Rev. PrF 09/01
Rev. PrF 09/01
–30–
37
44
45
F1h
F2h
Polarity Control
Resample control
Reserved
Reserved
Reserved
36
Hsync Position Control 3
31
M anual Gain Shadow Control 1
35
30
Luma Gain Control 2
Hsync Position Control 2
2F
Luma Gain Control 1
34
2E
Chroma Gain Control 2
Hsync Position Control 1
2D
32
2C
AGC M ode Control
Chroma Gain Control 1
33
ACKLM .2
2B
Auto Clock Control
M anual Gain Shadow Control 2
CLK VAL.7
2A
M anual Clock Control 3
M isc Gain Control
CLKVAL.15
29
M anual Clock Control 2
B
28
M anual Clock Control 1
D5
CAGC.0
CAGC.1
CMG .9
CMG.10
-
CMG.3
LAGC.0
CMG .4
-
ACK LM .0
LAGC.1
CMG .5
-
LM G.5
ACK LM .1
LAGC.2
CAGT.0
CMG .6
LAGT.0
LM G.6
-
LM GS.6
CAGT.1
CMG .7
LAGT.1
LM G.7
SG UE
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
PF
PLLCR
P VS
PHVR
FSC _INV
PHS
PCLK
HSE.1
HSE.2
HSE.3
HSE.4
HSE.5
HSE.6
HSE.7
-
HSE.0
HSB .1
HSB .2
HSB .3
HSB .4
HSB .5
HSB .6
HSB .7
PFF
HSB .0
-
HSE.8
HSE.9
HSB .8
HSB .9
-
-
AV_AL
M IRE.0
M IRE.1
M IRE.2
PD V
LM GS.10
PW _UPD
LM GS.1
LM GS.2
LM GS.3
LM GS.4
-
LM GS.7
LM GS.5
LM GS.8
LM GS.9
LM GS.10
LM GS.11
-
-
CK E
LM G.0
LM G.1
LM G.2
LM G.3
LM G.4
-
LM G.8
LM G.9
LM G.10
CMG .0
LM G.11
CMG.11
CMG .1
-
CMG .2
-
LE
TE
CLK VAL.0
CLK VAL.1
CLK VAL.2
CLK VAL.3
CLKVAL.4
CLKVA5L.13
CLK VAL.6
CMG .8
CLK VAL.8
CLK VAL.9
CLKVAL.10
CLKVAL.11
CLKVAL.12
CLKVAL.16
CLKVAL.17
-
-
-
-
CLKM AN E
CLKVA5L.13
-
-
-
CTA.0
CTA.1
D0
D1
D2
D3
CTA.2
D4
-
SO
D6
CLKVAL.14
FIX27E
SW PC
27
D7
Pixel Delay Control
O
ad dr (H ex)
R egister N am e
Table 2.1 Advanced Registers Continued
ADV7183
PRELIMINARY TECHNICAL DATA
PRELIMINARY TECHNICAL DATA
ADV7183
Register 00
Subad Register
dress
Bit Description
00hex
INSEL [3:0] The INSEL bits allow
the user to select an input channel as
well as the input format
0
0
0
0
0
0
0
0
1
0
1
0
CVBS in on AIN1
CVBS in on AIN2
CVBS in on AIN3
0
0
0
0
0
1
1
1
1
0
0
1
1
0
1
0
CVBS in on AIN4
CVBS in on AIN5
CVBS in on AIN6
Y on AIN1, C on AIN4
0
1
1
1
0
0
1
0
0
1
0
1
1
0
1
0
Y on AIN2, C on AIN5
Y on AIN3, C on AIN6
Y on AIN1, U on AIN4, V on
AIN5
Y on AIN2, U on AIN3, V on
AIN6
Composite
S-Video
LE
TE
Input Control
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
YUV
VID_SEL [3:0] The VID_SEL bits
allow the user to select the input video
standard
0
0
0
Auto detect PAL (BGHID),
NTSC (without pedestal)
0
0
0
1
Auto detect PAL (BGHID),
NTSC (m) (with pedestal)
0
0
1
0
Auto detect PAL (N), NTSC (M)
(without pedestal)
:
O
B
SO
0
0
0
1
1
Auto detect PAL (N), NTSC (M)
(with pedestal)
0
1
0
0
NTSC (M) without pedestal
0
0
0
1
1
1
1
0
0
1
1
0
1
0
1
0
NTSC (M) with pedestal
NTSC 4.43 without pedestal
NTSC 4.43 with pedestal
PAL BGHID without pedestal
1
1
1
1
0
0
0
1
0
1
1
0
1
0
1
0
PAL N with pedestal
PAL M without pedestal
PAL M with pedestal
PAL combination N
1
1
0
1
PAL combination N with pedestal
–31–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
Subad Register
dress
Bit Description
01hex
VID_QUAL [1:0] allows the user to
influence the time constant of the
system depending on the input video
quality.
Video
selection
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
0
0
1
1
0
1
0
1
Broadcast quality
TV quality
VCR quality
Surveillance quality
SQPE Allows the use to
enable/disable the square pixel
operation.
DIFFIN Allows the user to select a
differential input mode for every entry
in the INSEL [3:0] table.
Standard mode
Enable square pixel mode
LE
TE
0
1
0
1
FFSC Four Fsc Mode This bit allows
the selection of a special NTSC mode
where the data is resampled to 4Fsc
sampling rate. As a result the LLC
will operate at a 4 Fsc rate as well.
Single ended inputs
Differential inputs
Only Valid for
NTSC input.
0
1
BETACAM
Standard Video operation
Select 4 Fsc mode ( for NTSC
only)
0
1
RESERVED
Standard video input
Betacam input enable
A zero must be written to this bit
SO
0
ASE Automatic Startup Enable When
set a change in the INSEL register will
automatically be detected and lead the
device to enter a video reacquire
mode. May be disabled for genlocked
video sources.
1
INSEL change will not cause reacquire
INSEL change will trigger reacquire
B
0
Subad Register
dress
Bit Description
02hex
YPM [2:0] Y Peaking Filter Mode
,This function allows the user to
boost/attenuate luma signals around
the colour subcarrier frequency.
Used to enhance the
picture and improve
the contrast
O
Video
Enhancement
Control
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
0
0
0
C=+4.5dB, S=+9.25dB
0
0
0
1
1
1
1
0
1
1
0
0
1
1
1
0
1
0
1
0
1
C=+4.5dB, S=+9.25dB
C=+4.5dB, S=+5.75dB
C=+1.25dB, S=+3.3dB
No Change C=+0,S=+0
C=-1.25dB, S=-3dB
C=-1.75dB, S=-8dB
C=-3.0dB, S=-8dB
COR[1:0] Coring Selection, Controls
optional coring of the Y output signal
depending on its level.
0
0
1
1
0
1
0
1
No Coring
Truncate if Y<black+8
Truncate if Y<black+16
Truncate if Y<black+32
Reserved
0
Rev. PrF 09/01
0
0
Set to Zero
–32–
C=Composite(2.6Mhz
)
S=S-Video (3.75Mhz)
PRELIMINARY TECHNICAL DATA
Subad Register
dress
Bit Description
03hex
OM_SEL [1:0] Output Mode
Selection. Selects the output mode as
in the timing and interface type.
Output Control
ADV7183
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
0
0
0
1
Philips compatible
Broktree API A compatible
1
1
0
1
Broktree API B compatible
Not Valid setting
OF_SEL [3:0] Allows the user to
choose from a set of output formats.
0
0
0
Reserved
0
0
0
0
0
1
1
0
0
0
0
1
1
0
1
0
Reserved
16-bit@LLC2 4:2:2
CCIR656
8-bit@LLC 4:2:2 CCIR656
12-bit@LLC2 4:1:1
0
0
1
1
0
1
1
0
10-bit@LLC 4:2:2 CCIR656
8-bit@LLC 4:2:2 CCIR656
0
1
1
1
Reserved
1
0
0
0
Reserved
1
1
0
0
0
1
1
0
8-bit@LLC 4:2:2 CCIR656
8-bit@LLC 4:2:2 CCIR656
1
1
1
0
1
1
1
0
0
1
0
1
Not Used
Not Used
Not Used
1
1
1
0
Not Used
1
1
1
1
Not Used
LE
TE
0
10-bit composite in
10-bit composite in
with Debug signals I
with Debug signals II
SO
TOD Tri-State Output Drivers. This
bit allows the user to tri-state the
output Drivers regardless of the state
of the /OE pin.
0
Drivers dependant on /OE pin
1
Drivers tri-stated.
Regardless of /OE pin
VBI_EN Allows VBI data (lines 1 to
21) to be passed through with only a
minimum amount of filtering
performed.
B
0
1
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
O
Subad Register
dress
All lines filtered and scaled
Only active video region
04hex
Extended output RANGE Allows the user to select the
control
range of output values. Can be
CCIR601 compliant or fill the whole
accessible number range.
0
1
Reserved Bits
1
1
CCIR compliant
Fill whole accessible
range
0
DDOS [2:0] D Data Output selection.
If the 100 pin package is used the 12
additional pins can output additional
data.
0
0
0
No additional data
12 pins tri-state
BT656-4 Allows the user to select an
output mode that is compatible with
BT656-4 or BT656-3.
0
1
BT656-3 compatible
BT656-4 compatible
–33–
Rev. PrF 09/01
ADV7183
Subad Register
dress
05hex
PRELIMINARY TECHNICAL DATA
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
General purpose GPO [3:0] These general purpose
Output
outputs pins may be programmed by
the user but are only available in
selected output modes OF_SEL[3:0]
and when the output drivers are
enabled using GPEL ,GPEH and
HL_Enable bits.
Pixel Data Valid off
0
0
0
0
User Programmable
HD Test pattern off
GPEL General Purpose enable low
This bit enables the output drivers for
the general purpose outputs bits 0 and
1.
0
GPO[1:0] tri-stated
GPO[1:0] enabled
GPEH General Purpose enable low
This bit enables the output drivers for
the general purpose outputs bits 3 and
2.
LE
TE
1
0
GPO[3:2] tri-stated
GPO[3:2] enabled
1
BL_C_VBI Blank Chroma during
VBI
HL_EN Hlock Enable This bit causes
the General Purpose output [0] pin to
output Hlock instead of GPO [0].
Only available in certain output
modes.
0
Decode and output colour
during VBI
1
Blank Cr and Cb data
during VBI
Disabled
Suba Register
ddres
s
Bit Description
07h
FFM [4:0] Fifo flag margin The FFM
register allows the user to program the
location at which the FIFO flag’s AEF
and AFF.
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
B
Fifo Control
GPO[0] pin function
GPO[0] shows Hlock
status
SO
0
1
General Purpose
output (lwr bits)
must be enabled
GPEL
0
0
1
0
0
User programmable
FR Fifo reset Setting this bit will
cause the FIFO to reset.
O
0
1
Normal operation
FIFO reset
AFR Automatic Fifo reset Setting this
bit will cause the FIFO to
automatically reset at the end of each
field of video
0
1
No auto reset
Auto reset
FFST Fifo Flag Self Time Set weather
the Fifo flags AEF,AFF and HFF are
output synchronous to the external
CLKIN of the 27Mhz internal clock.
0
Synchronous to
CLKIN
Synchronous to
27Mhz
1
08h
Contrast register
CON[7:0] Contrast Adjust This is the
user control for contrast adjustment
1
Rev. PrF 09/01
0
0
–34–
0
0
0
0
0
bit is auto cleared
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
Bit Description
09h
Saturation register
SAT[7:0] Saturation Adjust This
allows the user to adjust the saturation
of colour output
0Ah
Brightness register
BRI[7:0] This register controls the
brightness of the video signal.
0Bh
Hue Register
HUE[7:0] This register contains the
value for the colour hue adjustment.
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
The resolution is
1bit=.7
Default Value Y
0
0
0
0
0
0
0
Range -90 with h00=
0
LE
TE
0
0Ch
ADV7183
DEF_ VAL_ EN Default Value
Enable
0
1
Use programmed
value
Use default value
Y, Cr and Cb
values
Use programmed
value
Use default value
When lock is lost
Cr[7:0]={DEF_C[7:4
],0,0,0,0}
Cb[7:0]={DEF_C[
3:0],0,0,0,0}
DEF_ VAL_ AUTO_EN Default
Value Auto Enable In the case of lost
lock enables/disables default values.
0
1
DEF_Y[5:0] Default Value Y This
register hold the Y default value
0
Default Value C
0
0
1
0
0
DEF_C[7:0] Default Value C . Cr and
Cb default values are defined in this
register.
SO
0Dh
0
0
0
1
0
0
0
O
B
1
–35–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
Bit Description
0Eh
TDE Temporal Decimation Enable
bit allows the user to enable/disable
the temporal function.
Temporal
Decimation
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
Configured using
TDC[1:0] and
TDR[3:0]
0
1
Disabled
Enabled
TDC[1:0] Temporal Decimation
Control allows the user to select the
suppression of selected fields of
video.
0
Suppress frames, start
with even field.
0
1
Suppress frames, start
with odd field.
1
0
Suppress even fields
only.
1
1
Suppress odd fields
only.
LE
TE
0
TDR[3:0] Temporal Decimation Rate
specifies how many fields/frames as to
be skipped before a valid one is output
0
0
0
0
0
1
0
1
0
Skip no Field/Frame
Skip 1 Field/Frame
Skip 2 Fields/Frames
0
0
0
0
0
1
1
1
1
0
0
1
1
0
1
0
Skip 3 Fields/Frames
Skip 4 Fields/Frames
Skip 5 Fields/Frames
Skip 6 Fields/Frames
0
1
1
1
1
0
0
0
1
0
0
1
1
0
1
0
1
0
1
1
1
1
0
0
1
1
0
1
1
1
1
0
1
1
1
1
Skip 7 Fields/Frames
Skip 8 Fields/Frames
Skip 9 Fields/Frames
Skip 10
Fields/Frames
Skip 11
Fields/Frames
Skip 12
Fields/Frames
Skip 13
Fields/Frames
Skip 14
Fields/Frames
Skip 15
Fields/Frames
O
B
SO
0
0
0
Reserved
Rev. PrF 09/01
0
Set to Zero
–36–
AS specified in
the TDC[1:0]
register
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
0Fh Power
Management
Bit Description
ADV7183
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
PSC[1:0] Power Save Control
allows the a set of different
power save modes to be
selected .
PDBP Power Down Bit
Priority There are two ways to
shut down the digital core, the
Power Down Bit which has
higher priority
0
1
0
1
0
Pwr. Dwn. Controller by
Pin
Pwr. Dwn. Controller by
Bit
1
PS_REF Power Save
Reference allows the user to
enable/disable the internal
analog reference.
0
1
PS_CG Power Save For the
LLC Clock Generator
Full Operation
CVBS input only
Digital only
Power Save Mode
LE
TE
0
0
1
1
Reference Functional
Reference in Pwr. Save
mode
Clock Generator functional
CG in Power Save Mode
SO
0
1
PWRDN Power Down
Disables the input pads and
powers down the 27Mhz clock
0
1
System functional
PowerDown
O
B
TRAQ Timing ReAquire will
cause the part to reaquire the
video signal and is the software
version of the ISO pin.
If bit is set will
clear its self on
the next 27Mhz
clk cycle
0
1
Normal Operation
Require Video signal
Reserved
10h
Status Register
Read only
Status[7:0] Provides
information about the internal
status of the decoder.
11h
Info Register
Read Only
IDENT[7:0] Provides
identification on the revision of
the part.
0
x
Reserved Bit set to Zero
x
x
x
x
x
x
x
0=v85a , 3=v85b , 4=v85b3
x
x
x
x
–37–
x
x
x
x
Rev. PrF 09/01
ADV7183
Suba Register
ddres
s
13h
Analog Control
Internal
PRELIMINARY TECHNICAL DATA
Bit Desciption
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Register Setting
TIM_OE Timing Signals Output
Enables the user to force the
output drivers for H-SYNC,VSYNV and Field into an active
state regardless of the OE pin
and TOD bit.
0
Dependant on OE and
TOD
HS,VS,F forced active
1
Reserved
0
Analog Clamp
Control
1
0
0
0
1
1
Set at Default Value
FICL[1:0] Fine Clamp Length
controls the number of clock
cycles for which the slow current
is on.
LE
TE
14h
0
0
1
1
0
1
0
1
I on for 16 clock cycles
I on for 32 clock cycles
I on for 64 clock cycles
I on for 128 clock cycles
SO
FACL[1:0] Fast Clamp Length
controls the number of clock
cycles for which the fast current
is on.
0
0
1
1
0
1
0
1
I on for 16 clock cycles
I on for 32 clock cycles
I on for 64 clock cycles
I on for 128 clock cycles
CCLEN Current Clamp Enable
allows the user to switch off the I
sources in the analog front end
0
1
I sources switched off
I sources enabled
O
B
VCLEN Voltage Clamp Enable
bit allows the user to disable the
voltage clamp circuitry
0
1
Voltage Clamp disabled
Voltage Clamp enabled
Reserved
Rev. PrF 09/01
0
0
–38–
Reserved set to Zero
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
15h
Digital Clamp Control
1
Bit Description
ADV7183
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
DCCO[11:8] Digital Colour
Clamp Offset holds upper 4-bits
of the digital offset value which
gets added to the raw data from
the ADC before entering the
core.
Note
Only applicable if
DCCM is set to manual
offset mode
x
x
x
x
DCFE Digital Clamp Freeze
Enable allows the user to freeze
the digital clamp loop at any
point in time
Digital clamp
operational
Digital clamp frozen
LE
TE
0
1
DCT [1:0] Digital Clamp
Timing determines the time
constant of the digital clamping
circuitry
0
0
1
1
0
1
0
1
Slow (TC: 1 sec)
Medium (TC: 0.5 sec)
Fast (TC: 0.1 sec)
Dependent on
VID_QUAL
DCCM[7:0] Digital Colour
Clamp Mode sets the mode of
operation for the digital clamp
circuitry
16h
Digital Clamp Control
2
SO
0
1
Automatic digital clamp
Manual Offset correction
DCCO[7:0] Digital Colour
Clamp Offset holds the lower 8bits of the digital offset value
which gets added to the raw
data from the ADC before
entering the core.
x
x
Only applicable if
DCCM is set to
manual offset
mode
x
x
x
x
x
O
B
x
Offset correction
via DCCO for C
only
–39–
Rev. PrF 09/01
ADV7183
Suba Register
ddres
s
17h
Shaping Filter Control
PRELIMINARY TECHNICAL DATA
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
YSFM[4:0] Y Shaping Filter
Mode allows the user to select a
wide range of low pass and
notch filters.
0
0
0
~
0
0
0
0
0
0
1
1
1
1
1
1
1
1
0
0
0
~
0
0
1
1
1
1
0
0
0
0
1
1
1
1
0
0
1
~
1
1
0
0
1
1
0
0
1
1
0
0
1
1
0
1
0
~
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Auto Wide notch
Auto Narrow notch
SVHS 1
~
SVHS 17
PAL NN1
PAL NN2
PAL NN3
PAL WN 1
PAL WN 2
NTSC NN1
NTSC NN2
NTSC NN3
NTSC WN1
NTSC WN2
NTSC WN3
Not Used
SVHS 18
LE
TE
0
0
0
~
1
1
1
1
1
1
1
1
1
1
1
1
1
1
CSFM[2:0] C Shaping Filter
Mode allows the selection from
a range of low pass
chrominance filters.
0
0
1
~
1
1
0
1
0
~
0
1
O
B
SO
0
0
0
~
1
1
Rev. PrF 09/01
Note
–40–
Auto selection 1.5Mhz
Auto selection 2.17Mhz
SH1
~
SH5
SH6
Auto = filter
selected based on
scaling factor.
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
19h
Comb Filter Control
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
ADV7183
Note
Reserved
0
0
Set to Zero
CCM[1:0] Chroma Comb Mode
selects a primary mode for the
filter
0
No Comb
0
1
1H
1
0
2H
1
1
Not Valid, do not use
LE
TE
CCMB_AD Chroma Comb
Adaptive
0
0
Chroma Comb nonadaptive
Chroma Comb adaptive
1
Reserved
0
23h
Colour Subcarrier
Control 1
0
0
Set to Zero
CSMF[27:24] Colour
Subcarrier Manual Frequency
Holds the value used to enable
the user support odd subcarrier
frequencies
x
x
x
x
CSM Colour Subcarrier Manual
Manual Fsc. Disabeled
1
User defined Fsc.
SO
0
Defined in
CSFM[27:0]
Reserved
Colour Subcarrier
Control 2
25h
Colour Subcarrier
Control 3
Colour Subcarrier
Control 4
1
1
Set to One
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
CSMF[15:8] Colour Subcarrier
Manual Frequency Holds the
value used to enable the user
support odd subcarrier
frequencies
O
26h
1
CSMF[23:16] Colour
Subcarrier Manual Frequency
Holds the value used to enable
the user support odd subcarrier
frequencies
B
24h
CSMF[7:0] Colour Subcarrier
Manual Frequency Holds the
value used to enable the user
support odd subcarrier
frequencies
–41–
Rev. PrF 09/01
ADV7183
Suba Register
ddres
s
27h
Pixel Delay Control
PRELIMINARY TECHNICAL DATA
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
Reserved
0
0
0
Set to Zero
CTA[2:0] Chroma Timing
Adjust allows a specified timing
difference between the Luma
and Chroma samples
0
0
Not valid setting
0
0
1
Chroma+2 pixel (early)
0
1
0
Chroma+1 pixel (early)
0
1
1
No Delay
1
0
0
Chroma-1 pixel (late)
LE
TE
Reserved
0
1
0
1
Chroma-2 pixel (late)
1
1
0
Chroma-3 pixel (late)
1
1
1
Not valid setting
1
SWPC This bit allows the Cr
and Cb samples to be swapped.
Set to One
0
1
Manual Clock Control
1
CLKVAL[17:16] If enabled via
CLKMANE then
CLKVAL[17:0] determines the
fixed output freq. On the
LLC,LLC2 and LLCRef pins.
SO
28h
No swapping
Swap the Cr and Cb
values
x
x
Reserved
1
1
1
1
Set to Default
O
B
CLKMANE Clock Generator
Manual Enable allows the
analog clock generator to
produce a fixed clock frequency
which is not dependent on the
video signal
0
O/p freq set by video
1
freq set by
CLKVAL[17:0]
FIX27E Allows the o/p of fixed
27Mhz crystal clock via
LLC,LLC2 and LLCRef o/p
pins.
0
O/p freq set by clock
gen.
O/p 27Mhz fixed.
1
29h
Manual Clock Control
2
CLKVAL[15:8] See above
2Ah
Manual Clock Control
3
CLKVAL[7:0] See above
Rev. PrF 09/01
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
x
–42–
Note
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
2Bh Auto Clock Control
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
0
0
0
0
0
Set to Zero
Only when NOT in
manual mode
0
0
Colour Burst line
0
0
1
0
1
0
Start:line24 colour burst
line
Active Video
0
1
1
Active Video(<304) PAL
LE
TE
0
(<264)NTSC
1
0
0
Active Video(<304) PAL
(<256)NTSC
1
0
1
(<273/274)NTSC
1
1
0
ActiveVideo(<319/320)
PAL
Invalid
1
1
1
Invalid
CAGC[1:0] Chroma Automatic
Gain Control selects the basic
mode of operation for the AGC
in the chroma path.
SO
AGC Mode Control
Note
Reserved
ACLKN[2:0] Automatic Clock
Generator Mode influences the
mode of operation for the LLC
2Ch
ADV7183
0
0
0
1
Manual Fixed gain
Use luma gain for chroma
Use CMG[11:0]
1
0
Automatic gain
Based on colour
burst
1
1
Freeze chroma gain
Reserved
1
1
Set to One
O
B
LAGC[2:0] Luma Automatic
Gain Control selects the mode
of operation for the gain control
in the luma path
0
0
0
Manual Fixed gain
Use LMG[11:0]
0
0
1
Blank level to sync
tip
0
1
0
0
1
1
1
0
0
1
0
1
AGC no override through
white peak. Man IRE
control
AGC auto override
through white peak. Man
IRE control
AGC no override through
white peak. Auto IRE
control
AGC auto override
through white peak. Auto
IRE control
AGC active video with
white peak
1
1
0
AGC active video with
average video.
1
1
1
Freeze gain
Blank level to sync
tip
Blank level to sync
tip
Blank level to sync
tip
Reserved
1
Set to One
–43–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
2Dh Chroma Gain Control
1
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
Note
CAGC[1:0] settings will
decide what mode
CMG[11:0] operates in
CMG[11:8] Chroma Manual
Gain can be used program a
desired manual chroma gain or
read back the actual used gain
value
x
x
x
x
Reserved
1
1
Set to One
Will only have effect if
CAGC[1:0] is set to auto
gain (`10`)
CAGT[1:0] Chroma Automatic
Gain Timing allows adjustment
of the Chroma AGC tracking
speed
0
1
0
1
x
x
Slow (TC: 2 sec)
Medium (TC: 1 sec)
Fast (TC: 0.2 sec)
Dependent on
VID_QUAL
LE
TE
0
0
1
1
2Eh
Chroma Gain Control
2
CMG[7:0] Chroma Manual
Gain lower 8-bits ,see
CMG[11:8] for description
2Fh
Luma Gain Control 1
LMG[11:8] Luma Manual Gain
can be used program a desired
manual chroma gain or read
back the actual used gain value
x
x
x
x
x
LAGC[1:0] settings will
decide what mode
LMG[11:0] operates in
x
Reserved
x
1
x
x
x
1
Set to One
Will only have effect if
LAGC[1:0] is set to auto
gain (001,010,011or
100)
Slow (TC: 2 sec)
Medium (TC: 1 sec)
Fast (TC: 0.2 sec)
Dependent on
VID_QUAL
LAGC[1:0] settings will
decide what mode
LMG[11:0] operates in
Luma Gain Control 2
0
1
0
1
x
x
Bit Description
x
x
x
x
x
x
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
O
Suba Register
ddres
s
31h Manual Gain Shadow
Control 1
0
0
1
1
LMG[7:0] Luma Manual Gain
can be used program a desired
manual chroma gain or read
back the actual used gain value
B
30h
SO
LAGT[1:0]Luma Automatic
Gain Timing allows adjustment
of the Luma AGC tracking
speed
LMGS[11:8] Luma Manual
Gain Store has dual functions, a
desired manual luma gain can
be programmed or a readback
from the register will return the
actual gain used.
The function and
readback value are
dependant on
LAGC[2:0] setting.
x
x
x
x
Reserved
1
1
1
Set to One
SGUE Surveillance Gain
Update Enable enables
surveillance mode operation see
LMGS[11:0] for details
0
1
32h
Manual Gain Shadow
Control 2
LMG[7:0] Chroma Manual
Gain lower 8-bits ,see
LMG[11:8] for description
x
Rev. PrF 09/01
Disable LMGS update
Use LMGS update
facility
x
x
–44–
x
x
x
x
x
Note
Gain value will
only become
active when
LAGC[2:0] set to
manual fixed gain.
PRELIMINARY TECHNICAL DATA
Suba Register
ddres
s
33h
Misc Gain Control
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
PW_UPD Peak White Update
determines the gain based on
measurements taken from the
active video, this bit determines
the rate of gain change.
ADV7183
Note
LAGC[1:0] Must be set
to the appropriate mode
to enable peak white or
average video in the first
case
0
1
Update gain once per
line
Update gain once per
field
LE
TE
AV_AL Average Brightness
Active Lines Allows the
selection between two ranges of
active video to determine the
average brightness
0
Lines 33-310
1
Lines 33-270
Mire[2:0] Max IRE Sets the
max. I/p IRE level dependent
on the video standard
0
0
PAL-133 NTSC-122
0
0
1
PAL-125 NTSC-115
0
1
0
PAL-120 NTSC-110
0
1
1
PAL-115 NTSC-105
1
0
0
PAL-110 NTSC-100
1
0
1
PAL-105 NTSC-100
1
1
0
PAL-100 NTSC-100
1
1
1
PAL-100 NTSC-100
SO
Reserved
0
1
Set to one
CKE Colour Kill Enable allows
the optional colour kill function
to be switched on or off.
0
Colour Kill disabled
1
Colour Kill enabled
Reserved
B
1
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
Note
Reserved
O
Suba Register
ddres
s
34h Hsync Position
Control 1
Set to one
1
1
1
1
HSE[9:8] HSync End allows
the positioning of the HSync
output within the video line
0
0
HSync starts after
HSB[9:0] pixel after the
falling edge of HSync
HSB[9:8] HSync begin allows
the positioning of HSync output
within the video line
35h
Hsync Position
Control 2
HSB[7:0] See above, using
HSB[9:0] and HSE[9:0] the
user can program the position
and length of HSync output
signal
36h
Hsync Position
Control 3
HSE[7:0] See above.
Set to One
HSync ends after
HSE[9:0] pixel after
falling edge of HSync
0
0
0
0
0
0
0
0
0
1
0
0
0
0
0
0
0
0
–45–
Rev. PrF 09/01
ADV7183
Suba Register
ddres
s
37h
Polarity
PRELIMINARY TECHNICAL DATA
Bit Description
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
Note
PCLK Sets the polarity of
LLC,LLC2 and QClk
0
Active High
1
Active Low
PFF Sets the polarity of
HFF,AEF and AFF
0
Active High
1
Active Low
PDV Sets the polarity for Data
Field
PLLCR sets the LLC Ref
Polarity
PVS sets the Vsync Polarity
Active Low
0
Active High
1
Active Low
0
Active High
1
Active Low
0
Active High
1
Active Low
0
Active High
1
Active Low
SO
PHVR sets the Href and Vref
sync polarities
Active High
1
LE
TE
PF sets the field sync polarity
0
PHS sets Hsync Polarity
Bit Description
Active High
1
Active Low
Bit7 Bit6 Bit5 Bit4 Bit3 Bit2 Bit1 Bit0 Comment
Note
Reserved Set to Default
B
Suba Register
ddres
s
44h
Resample Control
0
0
0
0
0
0
1
Set to Default
O
FSC_INV Colour Subcarrier
RTCO Inversion allows the
inversion of the GL bit
x
NB No Default Value
0
Compatible
ADV7190/91/94
Compatible with
ADV717x
1
Reserved
0
45h
F1h
F2h
Reserved
Reserved
Reserved
Rev. PrF 09/01
Set to zero
Reserved Functions
0
0
1
x
x
0
1
1
Default Value
1
0
1
1
1
0
1
1
Set to these values
1
1
1
1
1
1
1
0
0
1
1
1
1
1
x
1
Default values
Set to these values
1
0
0
1
1
1
0
x
Default values
1
0
0
0
0
0
0
0
Set to these values
Reserved Functions
Reserved Functions
–46–
<v85c
PRELIMINARY TECHNICAL DATA
ADV7183
POWER ON RESET VALUES
R egister N a m e
addr (H ex)
D efa u lt
(H ex)
R egister N a m e
B A S IC B LO C K
addr (H ex)
D efa u lt
(H ex)
A D V A N C E D B LO C K
In pu t C on trol
00
00
R e se rve d
1D
xx
V ideo S election
01
80
R e se rve d
1E
xx
V ideo E n hanc em en t C ontro l
02
04
R e se rve d
1F
xx
O ut p ut C on tro l
03
0C
R e se rve d
20
xx
E xte n ded O ut p ut C on trol
04
0C
R e se rve d
21
xx
G ene ral P urp ose O utp ut
05
40
Reserved
06
-
FIF O C o n tr ol
07
C ontras t C on tr ol
22
xx
23
Ex
04
C o lo r S u b c a r rie r C o n tr o l 2
24
xx
08
80
C o lo r S u b c a r rie r C o n tr o l 3
25
xx
S atu rati on C ontrol
09
80
C o lo r S u b c a r rie r C o n tr o l 4
26
xx
B ri ghtn ess C on trol
0A
0
P ixe l D e la y C o n tr o l
27
58
H ue C o n tr ol
0B
0
M a n u a l C lo c k C o n tr o l 1
28
xx
D efault V alue Y
0C
10
M a n u a l C lo c k C o n tr o l 2
29
xx
D efault V alue C
0D
88
M a n u a l C lo c k C o n tr o l 3
2A
xx
T em pora l D eci m ation
0E
00
A u to C lo c k C o n tro l
2B
A0
P ower M an agem en t
0F
00
A G C M o d e C o n tro l
2C
In fo Regis ter
A D V A N C E D B LO C K
R e se rve d
CE
10
-
C hro m a G a in C o n tro l 1
2D
Fx
11
-
C hro m a G a in C o n tro l 2
2E
xx
L u m a G a in C o n tr o l 1
2F
Fx
L u m a G a in C o n tr o l 2
30
xx
7x
SO
S tatus Regis ter
LE
TE
R e se rve d
C o lo r S u b c a r rie r C o n tr o l 1
12
-
M a n u a l G a in S ha d o w C o n tro l 1
31
13
45
M a n u a l G a in S ha d o w C o n tro l 2
32
xx
A n a lo g C la m p C o n tr o l
14
18
M isc G a in C o n tro l
33
E3
D ig ita l C la m p C o n tr o l 1
15
6x
H syn c P o sitio n C o n t ro l 1
34
0F
D ig ita l C la m p C o n tr o l 2
16
xx
H syn c P o sitio n C o n t ro l 2
35
01
S ha p in g F ilte r C o n tr o l
17
01
H syn c P o sitio n C o n t ro l 3
36
00
R e se rve d
18
-
P o la r ity C o n tr o l
37
00
C o m b F ilt e r C o n tr o l
19
10
R e se rve d
44
x1
R e se rve d
1A
xx
R e se rve d
45
xx
R e se rve d
1B
xx
R e se rve d
F1
Fx
R e se rve d
1C
xx
R e se rve d
F2
9x
O
B
A n a lo g C o n tro l (in te rn a l)
–47–
Rev. PrF 09/01
ADV7183
PRELIMINARY TECHNICAL DATA
APPENDIX 1
BOARD DESIGN AND LAYOUT CONSIDERATIONS
The ADV7183 is a highly integrated circuit containing
both precision analog and high speed digital circuitry. It
has been designed to minimize interference effects on the
integrity of the analog circuitry by the high speed digital
circuitry. It is imperative that these same design and
layout techniques be applied to the system level design
such that high speed, accurate performance is achieved.
The “Recommended Analog Circuit Layout” shows the
analog interface between the device and monitor.
Supply Decoupling
For optimum performance, bypass capacitors should be
installed using the shortest leads possible, consistent with
reliable operation, to reduce the lead inductance. Best
performance is obtained with 0.1 µF ceramic capacitor
decoupling. Each group of VDD pins on the ADV71785 must
have at least one 0.1 µF decoupling capacitor to GND. These
capacitors should be placed as close as possible to the device.
LE
TE
The layout should be optimized for lowest noise on the
ADV71785 power and ground lines by shielding the digital
inputs and providing good decoupling. The lead length
between groups of VDD and GND pins should by minimized
so as to minimize inductive ringing.
Plane-to-plane noise coupling can be reduced by ensuring
that portions of the regular PCB power and ground planes
do not overlay portions of the analog power plane, unless
they can be arranged such that the plane-to-plane noise is
common mode.
Ground Planes
The ground plane should encompass all ADV7183 ground
pins, voltage reference circuitry, power supply bypass circuitry
for the ADV7183, the analog output/input traces, and all
the digital signal traces leading up to the ADV7183. The
ground plane is the board's common ground plane.
Power Planes
Digital Signal Interconnect
The digital inputs to the ADV7183 should be isolated as
much as possible from the analog inputs and other analog
circuitry. Also, these input signals should not overlay the
analog power plane.
Due to the high clock rates involved, long clock lines to
the ADV7183 should be avoided to reduce noise pickup.
Any active termination resistors for the digital inputs should be
connected to the regular PCB power plane (VCC), and not the
analog power plane.
SO
The ADV7183 and any associated analog circuitry should
have it’s own power plane, referred to as the analog power
plane (VDD). This power plane should be connected to
the regular PCB power plane (VCC) at a single point
through a ferrite bead. This bead should be located
within three inches of the ADV7183.
It is important to note that while the ADV7183 contains
circuitry to reject power supply noise, this rejection decreases
with frequency. If a high frequency switching power supply is
used, the designer should pay close attention to reducing
power supply noise and consider using a three terminal voltage
regulator for supplying power to the analog power plane.
B
The PCB power plane should provide power to all digital
logic on the PC board, and the analog power plane should
provide power to all ADV7183 power pins and voltage
reference circuitry.
The ADV7183 should be located as close as possible to
the input connectors to minimize noise pickup and
reflections due to impedance mismatch.
The video input signals should overlay the ground plane,
and not the analog power plane, to maximize the high
frequency power supply rejection.
Digital Outputs, especially Pixel Data Inputs and clocking
signals should never overlay any of the analog signal circuitry
and should be kept as far away as possible.
O
Rev. PrF 09/01
Analog Signal Interconnect
The ADV7183 should have no inputs left floating. Any
inputs that are not required should be tied to ground.
–48–
PRELIMINARY TECHNICAL DATA
AVSS DVSS
F E R IT E B E A D
AVDD
10µ F
33 µ F
F E R IT E B E A D
DVDD
AVSS
0. 1µF
AVSS
AVSS
10µ F
33 µF
DVSS
0.1µ F
DVSS
DVSS
10 0n F
AIN1
AIN1
AV S S 1
AIN2
AV S S 2
AIN3
AV S S 3
AIN4
AV S S 4
AIN5
AV S S 5
AIN6
AV S S 6
10 0n F
AIN2
10 0n F
AIN3
AIN4
10 0n F
100 n F
AIN6
D
V
D
D
I
O
D
V
D
D
A
V
D
D
0.1µF
CA P Y 1
0.1µ F
0.1µF
AVSS
0.1µ F
CA P C 1
0. 1µF
SO
0.1µ F
CA P C 2
AVSS
CM L
AVSS
RE FO U T
0.1µF
10 µF
P O W E R S U P P LY D E C O U P LIN G
F O R E A C H P O W E R P IN
MULTI
FORMAT
P IX E L
PO RT
P 15 -P 8 8 -b it C C I R 6 56 P IX E L D A T A @ 2 7M H z
P 7-P 0 C b & C r 1 6-bit C C IR 656 P IX E L D A T A @ 1 3.5M H z
P 1 5-P 8 Y 1 & Y 2 1 6-bit C C IR 656 P IX E L D A T A @ 13 .5 M H z
LLC
CA P Y 2
10 µ F
0.0 1µ F
DVSS
GP O 0
GP O 1
GP O 2
GP O 3
ISO
IN P U T S W IT C H
OVER
AVSS
P O W E R S U P P LY D E C O U P LIN G
F O R E A C H P O W E R P IN
AVSS
PO
P1
P2
P3
P4
P5
P6
P7
P8
P9
P 10
P 11
P 12
P 13
P 14
P 15
A D V 71 8 3
AVSS AVSS AVSS AVSS AVSS AVSS
10 µ F
0. 01µ F
LE
TE
100 n F
AIN5
ADV7183
27M H z O U T P U T C LO C K
LLC 2
13.5 M H z O U T P U T C LO C K
LLC R EF
C L O C K R E F E R E N C E O /P
AE F
A LM O S T E M P T Y F IF O O /P
AFF
A LM O S T F U L L F IF O O /P
RD
R E A D S IG N A L I/P
OE
O U T P U T E N A B L E I /P
DV
F IF O M A N A G E M E N T
S I G N A L S O N LY U S E D
IN F IF O M O D E , U S E LL C
A N D G E N LO C K F O R N O N
F IF O M O D E
D A T A V A L ID O /P
GL /QCL K/HF F
G L/Q C L K /H F F O / P
0. 1µF
AVSS
B
XTA L1
33p F
HS / H R E S E T
H S / H R E S E T O /P
VS / V R E S E T
DVSS
DVDD
V S /V R E S E T O /P
FIELD
DVSS
F IE LD O /P
A LS B
2K
O
2K
POW ER DOW N
IN P U T
27 M H z
DVSS
DVDD
PW R DN
XTA L
33 pF
DVDD
100R
M PU INT ER FA CE
C O N T R O L LIN E S
EL P F
SC LK
100R
SD A
5K6
R ESE T
2nF
68 p F
DVDD
4K7
RESET
AVDD
10 0 n F
DVSS
Figure 1. Recommended Circuit Layout
–49–
Rev. PrF 09/01
PRELIMINARY TECHNICAL DATA
ADV7183
O U T L IN E D IM E N S IO N S
D im e n s io n s s ho w n in in c h e s a n d (m m ).
8 0 -L e a d L Q F P
LE
TE
(S T -8 0)
0.6 4 0 ( 16 .2 5)
0.6 2 0 ( 15 .7 5)
0.5 5 3 ( 14 .0 5)
0.0 6 3 (1 .60 )
M AX
0.5 4 9 ( 13 .9 5)
0. 48 6 (12 .35 ) TY P
41
60
TO P VI E W
B
(P IN S D O W N )
0. 00 4
(0.1 0)
M AX
O
80
21
1
20
0.0 0 6 (0 .15 )
0.0 0 2 (0 .05 )
0.0 2 9 (0 .73 )
0.0 1 4 (0 .35 )
0.0 2 2 (0 .57 )
0.0 1 0 (0 .25 )
0.0 5 7 (1 .45 )
0.0 5 3 (1 .35 )
Rev. PrF 09/01
–50–
0.6 2 0 ( 15 .7 5)
0.4 86 (12 .35 ) T Y P
SO
SE ATIN G
PLAN E
40
0.6 4 0 ( 16 .2 5)
61
0.5 49 (1 3.9 5
0.0 2 0 (0 .50 )
0.5 5 3 ( 14 .0 5)
0.0 3 0 (0 .75 )