PHKD13N03LT Dual TrenchMOS™ logic level FET M3D315 Rev. 01 — 23 June 2003 Product data 1. Product profile 1.1 Description Dual N-channel enhancement mode field-effect transistor in a plastic package using TrenchMOS™ technology. Product availability: PHKD13N03LT in SOT96-1 (SO8). 1.2 Features ■ Low gate charge ■ Low on-state resistance ■ Surface mount package ■ Fast switching. 1.3 Applications ■ Portable appliances ■ Lithium-ion battery chargers ■ Notebook computers ■ DC-to-DC converters. 1.4 Quick reference data ■ VDS ≤ 30 V ■ Ptot ≤ 3.57 W ■ ID ≤ 10.4 A ■ RDSon ≤ 20 mΩ 2. Pinning information Table 1: Pinning - SOT96-1 (SO8), simplified outline and symbol Pin Description 1 source1 (s1) 2 gate1 (g1) 3 source2 (s2) 4 gate2 (g2) 5,6 drain2 (d2) 7,8 drain1 (d1) Simplified outline 8 1 Top view 5 Symbol d2 d2 d1 d1 4 MBK187 SOT96-1 (SO8) s1 g 1 s2 g 2 MBK725 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 3. Limiting values Table 2: Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol Parameter Conditions Min Max Unit VDS drain-source voltage (DC) 25 °C ≤ Tj ≤ 150 °C - 30 V VDGR drain-gate voltage (DC) 25 °C ≤ Tj ≤ 150 °C; RGS = 20 kΩ - 30 V VGS gate-source voltage (DC) ID drain current (DC) - ±20 V Tsp = 25 °C; VGS = 10 V; Figure 2 and 3 [1] - 10.4 A Tsp = 100 °C; VGS = 10 V; Figure 2 [1] - 6.6 A [1] - 42 A IDM peak drain current Tsp = 25 °C; pulsed; tp ≤ 10 µs; Figure 3 Tsp = 25 °C; Figure 1 Ptot total power dissipation - 3.57 W Tstg storage temperature −55 +150 °C Tj junction temperature −55 +150 °C Source-drain diode IS source (diode forward) current (DC) Tsp = 25 °C [1] - 3.2 A ISM peak source (diode forward) current Tsp = 25 °C; pulsed; tp ≤ 10 µs [1] - 42 A [1] Single device conducting. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 2 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 03aa25 120 03aa17 120 Ider (%) Pder (%) 80 80 40 40 0 0 0 50 100 150 0 200 50 100 150 Tsp (°C) 200 Tsp (°C) VGS ≥ 5 V P tot P der = ----------------------- × 100% P ° ID I der = ------------------- × 100% I ° tot ( 25 C ) D ( 25 C ) Fig 1. Normalized total power dissipation as a function of solder point temperature. Fig 2. Normalized continuous drain current as a function of solder point temperature. 003aaa368 102 ID (A) Limit RDSon = VDS/ID tp = 10 µs 100 µs 10 1 ms 10 ms 1 DC 100 ms 10-1 10-1 1 10 VDS (V) 102 Tsp = 25 °C; IDM is single pulse Fig 3. Safe operating area; continuous and peak drain currents as a function of drain-source voltage. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 3 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 4. Thermal characteristics Table 3: Thermal characteristics Symbol Parameter Conditions Min Typ Max Unit Rth(j-sp) thermal resistance from junction to solder point Figure 4 - - 35 K/W Rth(j-a) thermal resistance from junction to ambient minimum footprint; mounted on a printed-circuit board - 70 - K/W 4.1 Transient thermal impedance 003aaa415 102 Zth(j-sp) (K/W) δ = 0.5 10 0.2 0.1 0.05 0.02 1 δ= P single pulse tp T t tp T 10-1 10-4 10-3 10-2 10-1 1 tp (s) 10 Fig 4. Transient thermal impedance from junction to solder point as a function of pulse duration. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 4 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 5. Characteristics Table 4: Characteristics Tj = 25 °C unless otherwise specified. Symbol Parameter Conditions Min Typ Max Unit Tj = 25 °C 30 - - V Tj = −55 °C 27 - - V Static characteristics V(BR)DSS drain-source breakdown voltage VGS(th) IDSS gate-source threshold voltage drain-source leakage current ID = 250 µA; VGS = 0 V ID = 250 µA; VDS = VGS; Figure 9 V Tj = 25 °C 1 1.5 2 V Tj = 150 °C 0.5 - - V Tj = −55 °C - - 2.2 V - - 1 µA VDS = 24 V; VGS = 0 V Tj = 25 °C Tj = 100 °C IGSS gate-source leakage current VGS = ±20 V; VDS = 0 V RDSon drain-source on-state resistance VGS = 10 V; ID = 8 A; Figure 7 and 8 Tj = 25 °C Tj = 150 °C - - 5 µA - - 100 nA - 17 20 mΩ - - 34 mΩ VGS = 4.5 V; ID = 7 A; Figure 7 - 21 26 mΩ ID = 5 A; VDD = 15 V; VGS = 5 V; Figure 13 - 10.7 - nC Dynamic characteristics Qg(tot) total gate charge Qgs gate-source charge - 2.7 - nC Qgd gate-drain (Miller) charge - 3.9 - nC Ciss input capacitance - 752 - pF Coss output capacitance - 200 - pF Crss reverse transfer capacitance td(on) turn-on delay time tr VGS = 0 V; VDS = 15 V; f = 1 MHz; Figure 11 - 130 - pF - 6 - ns rise time - 7 - ns td(off) turn-off delay time - 23 - ns tf fall time - 11 - ns - 0.86 1.1 V - 25 - ns - 5 - nC VDD = 15 V; ID = 1.5 A; VGS = 10 V; RG = 6 Ω Source-drain diode VSD source-drain (diode forward) voltage IS = 7 A; VGS = 0 V; Figure 12 trr reverse recovery time Qr recovered charge IS = 7 A; dIS/dt = −100 A/µs; VR = 30 V; VGS = 0 V © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 5 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET VGS = 2.8 V 3V ID (A) 003aaa326 10 003aaa325 10 VDS > ID x RDSon ID (A) 8 8 5V 2.7 V 10 V Tj = 150 °C 6 6 2.6 V 4 4 2.5 V 25 °C 2.4 V 2 2 2.3 V 0 0 0 0.5 1 1.5 0 2 1 2 3 VGS (V) VDS (V) Tj = 25 °C Tj = 25 °C and 150 °C; VDS > ID x RDSon Fig 5. Output characteristics: drain current as a function of drain-source voltage; typical values. Fig 6. Transfer characteristics: drain current as a function of gate-source voltage; typical values. 003aaa327 80 2.5 V RDSon VGS = 2.8 V 2.6 V 03aa27 2 a (mΩ) 1.5 60 40 1 3V 4V 0.5 20 5V 10 V 0 0 0 2 4 6 8 10 -60 0 ID (A) Tj = 25 °C 120 Tj (°C) 180 R DSon a = ---------------------------R DSon ( 25 °C ) Fig 7. Drain-source on-state resistance as a function of drain current; typical values. Fig 8. Normalized drain-source on-state resistance factor as a function of junction temperature. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data 60 Rev. 01 — 23 June 2003 6 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 03aa33 2.5 max ID (A) 10-2 typ 10-3 (V) 2 1.5 003aaa426 10-1 VGS(th) min min 1 max typ 10-4 0.5 10-5 0 10-6 -60 0 60 120 Tj (°C) 180 0 1 2 VGS (V) 3 Tj = 25 °C; VDS = 5 V ID = 1 mA; VDS = VGS Fig 9. Gate-source threshold voltage as a function of junction temperature. Fig 10. Sub-threshold drain current as a function of gate-source voltage. 003aaa328 104 C (pF) 103 Ciss Coss Crss 102 10 10-1 1 10 VDS (V) 102 VGS = 0 V; f = 1 MHz Fig 11. Input, output and reverse transfer capacitances as a function of drain-source voltage; typical values. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 7 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 003aaa329 8 003aaa330 5 IS (A) VGS (V) 4 6 3 Tj = 150 °C 4 25 °C 2 2 1 0 0 0.2 0.4 0.6 0.8 VSD (V) 1 Tj = 25 °C and 150 °C; VGS = 0 V 0 10 QG (nC) 15 ID = 8 A; VDD = 15 V Fig 12. Source (diode forward) current as a function of source-drain (diode forward) voltage; typical values. Fig 13. Gate-source voltage as a function of gate charge; typical values. © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data 5 Rev. 01 — 23 June 2003 8 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 6. Package outline SO8: plastic small outline package; 8 leads; body width 3.9 mm SOT96-1 D E A X c y HE v M A Z 5 8 Q A2 A (A 3) A1 pin 1 index θ Lp 1 L 4 e detail X w M bp 0 2.5 5 mm scale DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT A max. A1 A2 A3 bp c D (1) E (2) e HE L Lp Q v w y Z (1) mm 1.75 0.25 0.10 1.45 1.25 0.25 0.49 0.36 0.25 0.19 5.0 4.8 4.0 3.8 1.27 6.2 5.8 1.05 1.0 0.4 0.7 0.6 0.25 0.25 0.1 0.7 0.3 0.01 0.019 0.0100 0.014 0.0075 0.20 0.19 0.16 0.15 inches 0.010 0.057 0.069 0.004 0.049 0.05 0.244 0.039 0.028 0.041 0.228 0.016 0.024 0.01 0.01 0.028 0.004 0.012 θ o 8 0o Notes 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. 2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included. REFERENCES OUTLINE VERSION IEC JEDEC SOT96-1 076E03 MS-012 JEITA EUROPEAN PROJECTION ISSUE DATE 99-12-27 03-02-18 Fig 14. SOT96-1 (SO8). © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 9 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 7. Revision history Table 5: Revision history Rev Date 01 20030623 CPCN Description - Product data (9397 750 11612) © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Product data Rev. 01 — 23 June 2003 10 of 12 PHKD13N03LT Philips Semiconductors Dual TrenchMOS™ logic level FET 8. Data sheet status Level Data sheet status[1] Product status[2][3] Definition I Objective data Development This data sheet contains data from the objective specification for product development. Philips Semiconductors reserves the right to change the specification in any manner without notice. II Preliminary data Qualification This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product. III Product data Production This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). [1] Please consult the most recently issued data sheet before initiating or completing a design. [2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com. [3] For data sheets describing multiple type numbers, the highest-level product status determines the data sheet status. 9. Definitions customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application. Short-form specification — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook. Right to make changes — Philips Semiconductors reserves the right to make changes in the products - including circuits, standard cells, and/or software - described or contained herein in order to improve design and/or performance. When the product is in full production (status ‘Production’), relevant changes will be communicated via a Customer Product/Process Change Notification (CPCN). Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no licence or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified. Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification. 11. Trademarks TrenchMOS — is a trademark of Koninklijke Philips Electronics N.V. 10. Disclaimers Life support — These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors Contact information For additional information, please visit http://www.semiconductors.philips.com. For sales office addresses, send e-mail to: [email protected]. Product data Fax: +31 40 27 24825 © Koninklijke Philips Electronics N.V. 2003. All rights reserved. 9397 750 11612 Rev. 01 — 23 June 2003 11 of 12 Philips Semiconductors PHKD13N03LT Dual TrenchMOS™ logic level FET Contents 1 1.1 1.2 1.3 1.4 2 3 4 4.1 5 6 7 8 9 10 11 Product profile . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Quick reference data. . . . . . . . . . . . . . . . . . . . . 1 Pinning information . . . . . . . . . . . . . . . . . . . . . . 1 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 2 Thermal characteristics. . . . . . . . . . . . . . . . . . . 4 Transient thermal impedance . . . . . . . . . . . . . . 4 Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . 5 Package outline . . . . . . . . . . . . . . . . . . . . . . . . . 9 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 10 Data sheet status . . . . . . . . . . . . . . . . . . . . . . . 11 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 Trademarks. . . . . . . . . . . . . . . . . . . . . . . . . . . . 11 © Koninklijke Philips Electronics N.V. 2003. Printed in The Netherlands All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. Date of release: 23 June 2003 Document order number: 9397 750 11612