PHILIPS LPC2387

D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
D
R
R
A
A
FT
FT
FT
FT
A
A
R
R
D
D
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
Single-chip 16-bit/32-bit microcontrollers; 512 kB flash with
ISP/IAP, Ethernet, USB 2.0, CAN, and 10-bit ADC/DAC
R
R
R
D
D
D
F
FT
FT
A
A
Product data sheet
A
Rev. 01.00 — 6 November 2007
A
A
A
A
A
LPC2387
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
1. General description
D
R
The LPC2387 is ideal for multi-purpose serial communication applications. It incorporates
a 10/100 Ethernet Media Access Controller (MAC), USB full speed device with 4 kB of
endpoint RAM, four UARTs, two CAN channels, an SPI interface, two Synchronous Serial
Ports (SSP), three I2C interfaces, and an I2S interface. This blend of serial
communications interfaces combined with an on-chip 4 MHz internal oscillator, 64 kB
SRAM, 16 kB SRAM for Ethernet, 16 kB SRAM for USB and general purpose use,
together with 2 kB battery powered SRAM makes this device very well suited for
communication gateways and protocol converters. Various 32-bit timers, an improved
10-bit ADC, 10-bit DAC, one PWM unit, a CAN control unit, and up to 70 fast GPIO lines
with up to 12 edge or level sensitive external interrupt pins make this microcontroller
particularly suitable for industrial control and medical systems.
2. Features
„ ARM7TDMI-S processor, running at up to 72 MHz.
„ 512 kB on-chip flash program memory with In-System Programming (ISP) and
In-Application Programming (IAP) capabilities. Flash program memory is on the ARM
local bus for high performance CPU access.
„ 64 kB of SRAM on the ARM local bus for high performance CPU access.
„ 16 kB SRAM for Ethernet interface. Can also be used as general purpose SRAM.
„ 16 kB SRAM for general purpose DMA use also accessible by USB.
„ Dual Advanced High-performance Bus (AHB) system that provides for simultaneous
Ethernet DMA, USB DMA, and program execution from on-chip flash with no
contention between those functions. A bus bridge allows the Ethernet DMA to access
the other AHB subsystem.
„ Advanced Vectored Interrupt Controller (VIC), supporting up to 32 vectored interrupts.
„ General Purpose AHB DMA controller (GPDMA) that can be used with the SSP serial
interfaces, the I2S port, and the Secure Digital/MultiMediaCard (SD/MMC) card port,
as well as for memory-to-memory transfers.
A
The LPC2387 microcontroller is based on a 16-bit/32-bit ARM7TDMI-S CPU with
real-time emulation that combines the microcontroller with 512 kB of embedded
high-speed flash memory. A 128-bit wide memory interface and a unique accelerator
architecture enable 32-bit code execution at the maximum clock rate. For critical
performance in interrupt service routines and DSP algorithms, this increases performance
up to 30 % over Thumb mode. For critical code size applications, the alternative 16-bit
Thumb mode reduces code by more than 30 % with minimal performance penalty.
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
„ Serial interfaces:
‹ Ethernet MAC with associated DMA controller. These functions reside on an
independent AHB.
‹ USB 2.0 full-speed device with on-chip PHY and associated DMA controller.
‹ Four UARTs with fractional baud rate generation, one with modem control I/O, one
with IrDA support, all with FIFO.
‹ CAN controller with two channels.
‹ SPI controller.
‹ Two SSP controllers, with FIFO and multi-protocol capabilities. One is an alternate
for the SPI port, sharing its interrupt and pins. These can be used with the GPDMA
controller.
‹ Three I2C-bus interfaces (one with open-drain and two with standard port pins).
‹ I2S (Inter-IC Sound) interface for digital audio input or output. It can be used with
the GPDMA.
„ Other peripherals:
‹ SD/MMC memory card interface.
‹ 70 general purpose I/O pins with configurable pull-up/down resistors.
‹ 10-bit ADC with input multiplexing among 6 pins.
‹ 10-bit DAC.
‹ Four general purpose timers/counters with a total of 8 capture inputs and 10
compare outputs. Each timer block has an external count input.
‹ One PWM/timer block with support for three-phase motor control. The PWM has
two external count inputs.
‹ Real-Time Clock (RTC) with separate power pin, clock source can be the RTC
oscillator or the APB clock.
‹ 2 kB SRAM powered from the RTC power pin, allowing data to be stored when the
rest of the chip is powered off.
‹ WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator,
the RTC oscillator, or the APB clock.
„ Standard ARM test/debug interface for compatibility with existing tools.
„ Emulation trace module supports real-time trace.
„ Single 3.3 V power supply (3.0 V to 3.6 V).
„ Three reduced power modes: idle, sleep, and power-down.
„ Four external interrupt inputs configurable as edge/level sensitive. All pins on PORT0
and PORT2 can be used as edge sensitive interrupt sources.
„ Processor wake-up from Power-down mode via any interrupt able to operate during
Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet
wake-up interrupt).
„ Two independent power domains allow fine tuning of power consumption based on
needed features.
„ Each peripheral has its own clock divider for further power saving.
„ Brownout detect with separate thresholds for interrupt and forced reset.
„ On-chip power-on reset.
„ On-chip crystal oscillator with an operating range of 1 MHz to 24 MHz.
„ 4 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as
the system clock. When used as the CPU clock, does not allow CAN and USB to run.
D
FT
FT
A
A
R
R
D
D
D
R
A
A
2 of 47
R
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
D
Product data sheet
FT
LPC2387_1
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
„ On-chip PLL allows CPU operation up to the maximum CPU rate without the need for
a high frequency crystal. May be run from the main oscillator, the internal RC oscillator,
or the RTC oscillator.
„ Versatile pin function selections allow more possibilities for using on-chip peripheral
functions.
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
A
„
„
„
„
R
3. Applications
Industrial control
Medical systems
Protocol converter
Communications
4. Ordering information
Table 1.
Ordering information
Type number
LPC2387FBD100
Package
Name
Description
Version
LQFP100
plastic low profile quad flat package; 100 leads; body 14 × 14 × 1.4 mm
SOT407-1
4.1 Ordering options
Table 2.
Ordering options
Type number
Flash
(kB) Local
bus
LPC2387FBD100 512
64
SRAM (kB)
Ether USB
SD/ GP
Channels
Temp
device MMC DMA CAN ADC DAC range
Ethernet GP/ RTC Total net
+ 4 kB
buffers
USB
FIFO
16
16
2
98
RMII
yes
LPC2387_1
Product data sheet
yes
yes
2
6
1
−40 °C
to
+85 °C
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
3 of 47
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
5. Block diagram
A
A
A
A
A
NXP Semiconductors
D
VDD(3V3)
R
A
ARM7TDMI-S
SRAM FLASH
ETHERNET
MAC WITH
DMA
AHB
BRIDGE
EMULATION
TRACE MODULE
INTERNAL
CONTROLLERS
TEST/DEBUG
INTERFACE
PLL
SYSTEM
FUNCTIONS
system
clock
INTERNAL RC
OSCILLATOR
AHB1
AHB
BRIDGE
MASTER AHB TO SLAVE
PORT AHB BRIDGE PORT
16 kB
SRAM
16 kB
SRAM
AHB TO
APB BRIDGE
USB WITH
4 kB RAM
AND DMA
I2SRX_CLK
I2STX_CLK
I2SRX_WS
I2STX_WS
I2SRX_SDA
I2STX_SDA
I2S INTERFACE
CAPTURE/COMPARE
TIMER0/TIMER1/
TIMER2/TIMER3
PWM1
SPI, SSP0 INTERFACE
LEGACY GPI/O
52 PINS TOTAL
SSP1 INTERFACE
A/D CONVERTER
AOUT
D/A CONVERTER
SCK1
MOSI1
MIS01
SSEL1
MCICMD,
MCIDAT[3:0]
TXD0, TXD2, TXD3
RXD0, RXD2, RXD3
2 kB BATTERY RAM
TXD1
RXD1
DTR1, RTS1
power domain
domain 22
power
RTCX1
RTCX2
SCK, SCK0
MOSI, MOSI0
MISO, MISO0
SSEL, SSEL0
MCICLK, MCIPWR
SD/MMC CARD
INTERFACE
UART0, UART2, UART3
VBAT
VBUS
USB_D+, USB_D−
USB_CONNECT
USB_UP_LED
GP DMA
CONTROLLER
EXTERNAL INTERRUPTS
6 × AD0
VREF
VSSA, VSS
VDD(DCDC)(3V3)
VECTORED
INTERRUPT
CONTROLLER
2 × PCAP1
P0, P1
D
6 × PWM1
D
512 kB
FLASH
AHB2
2 × CAP0/CAP1/
CAP2/CAP3
4 × MAT2,
2 × MAT0/MAT1/
MAT3
FT
64 kB
SRAM
HIGH-SPEED
GPI/O
70 PINS
TOTAL
P0, P2
A
LPC2387
P0, P1, P2,
P3, P4
EINT3 to EINT0
R
RESET
D
TRST TCK TDO
EXTIN0
RMII(8)
FT
XTAL1
XTAL2
VDDA
trace signals
FT
A
A
R
R
D
TMS TDI
RTC
OSCILLATOR
REALTIME
CLOCK
UART1
DSR1, CTS1, DCD1,
RI1
WATCHDOG TIMER
CAN1, CAN2
SYSTEM CONTROL
I2C0, I2C1, I2C2
RD1, RD2
TD1, TD2
SCL0, SCL1, SCL2
SDA0, SDA1, SDA2
002aad328
Fig 1. LPC2387 block diagram
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
4 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
6.1 Pinning
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
6. Pinning information
A
A
A
A
A
NXP Semiconductors
D
D
R
D
76
FT
R
100
A
A
1
75
LPC2387FBD100
50
51
26
25
002aad329
Fig 2. LPC2387 pinning LQFP100 package
6.2 Pin description
Table 3.
Pin description
Symbol
Pin
Type
Description
P0[0] to P0[31]
I/O
Port 0: Port 0 is a 32-bit I/O port with individual direction controls for each bit. The
operation of port 0 pins depends upon the pin function selected via the Pin Connect
block. Pins 12, 13, 14, and 31 of this port are not available.
P0[0]/RD1/TXD3/ 46[1]
SDA1
I/O
P0[0] — General purpose digital input/output pin.
I
RD1 — CAN1 receiver input.
O
TXD3 — Transmitter output for UART3.
I/O
SDA1 — I2C1 data input/output (this is not an open-drain pin).
I/O
P0[1] — General purpose digital input/output pin.
O
TD1 — CAN1 transmitter output.
I
RXD3 — Receiver input for UART3.
I/O
SCL1 — I2C1 clock input/output (this is not an open-drain pin).
I/O
P0[2] — General purpose digital input/output pin.
O
TXD0 — Transmitter output for UART0.
I/O
P0[3] — General purpose digital input/output pin.
I
RXD0 — Receiver input for UART0.
I/O
P0[4] — General purpose digital input/output pin.
I/O
I2SRX_CLK — Receive Clock. It is driven by the master and received by the slave.
Corresponds to the signal SCK in the I2S-bus specification.
I
RD2 — CAN2 receiver input.
I
CAP2[0] — Capture input for Timer 2, channel 0.
P0[1]/TD1/RXD3/ 47[1]
SCL1
P0[2]/TXD0
98[1]
P0[3]/RXD0
99[1]
P0[4]/
I2SRX_CLK/
RD2/CAP2[0]
81[1]
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
5 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
A
FT
R
P0[5]/
I2SRX_WS/
TD2/CAP2[1]
I/O
P0[5] — General purpose digital input/output pin.
I/O
I2SRX_WS — Receive Word Select. It is driven by the master and received by the
slave. Corresponds to the signal WS in the I2S-bus specification.
O
TD2 — CAN2 transmitter output.
I
CAP2[1] — Capture input for Timer 2, channel 1.
I/O
P0[6] — General purpose digital input/output pin.
I/O
I2SRX_SDA — Receive data. It is driven by the transmitter and read by the
receiver. Corresponds to the signal SD in the I2S-bus specification.
I/O
SSEL1 — Slave Select for SSP1.
O
MAT2[0] — Match output for Timer 2, channel 0.
I/O
P0[7] — General purpose digital input/output pin.
I/O
I2STX_CLK — Transmit Clock. It is driven by the master and received by the slave.
Corresponds to the signal SCK in the I2S-bus specification.
I/O
SCK1 — Serial Clock for SSP1.
O
MAT2[1] — Match output for Timer 2, channel 1.
I/O
P0[8] — General purpose digital input/output pin.
I/O
I2STX_WS — Transmit Word Select. It is driven by the master and received by the
slave. Corresponds to the signal WS in the I2S-bus specification.
I/O
MISO1 — Master In Slave Out for SSP1.
O
MAT2[2] — Match output for Timer 2, channel 2.
I/O
P0[9] — General purpose digital input/output pin.
I/O
I2STX_SDA — Transmit data. It is driven by the transmitter and read by the
receiver. Corresponds to the signal SD in the I2S-bus specification.
I/O
MOSI1 — Master Out Slave In for SSP1.
O
MAT2[3] — Match output for Timer 2, channel 3.
I/O
P0[10] — General purpose digital input/output pin.
O
TXD2 — Transmitter output for UART2.
I/O
SDA2 — I2C2 data input/output (this is not an open-drain pin).
O
MAT3[0] — Match output for Timer 3, channel 0.
I/O
P0[11] — General purpose digital input/output pin.
I
RXD2 — Receiver input for UART2.
I/O
SCL2 — I2C2 clock input/output (this is not an open-drain pin).
O
MAT3[1] — Match output for Timer 3, channel 1.
I/O
P0[15] — General purpose digital input/output pin.
O
TXD1 — Transmitter output for UART1.
I/O
SCK0 — Serial clock for SSP0.
I/O
SCK — Serial clock for SPI.
I/O
P0[16] — General purpose digital input/output pin.
I
RXD1 — Receiver input for UART1.
I/O
SSEL0 — Slave Select for SSP0.
I/O
SSEL — Slave Select for SPI.
F
A
FT
D
R
A
FT
D
R
A
LPC2387_1
Product data sheet
R
63[1]
D
P0[16]/RXD1/
SSEL0/SSEL
62[1]
D
P0[15]/TXD1/
SCK0/SCK
49[1]
FT
P0[11]/RXD2/
SCL2/MAT3[1]
48[1]
A
P0[10]/TXD2/
SDA2/MAT3[0]
76[1]
R
P0[9]/
I2STX_SDA/
MOSI1/MAT2[3]
77[1]
D
P0[8]/
I2STX_WS/
MISO1/MAT2[2]
FT
P0[7]/
I2STX_CLK/
SCK1/MAT2[1]
FT
Description
A
A
A
R
R
D
D
D
Type
80[1]
78[1]
R
R
FT
FT
A
A
R
R
D
D
D
Pin
P0[6]/
I2SRX_SDA/
SSEL1/MAT2[0]
FT
FT
FT
FT
Symbol
79[1]
A
A
A
A
R
R
D
D
D
Pin description …continued
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
6 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
Pin
Type
Description
P0[17]/CTS1/
MISO0/MISO
61[1]
I/O
P0[17] — General purpose digital input/output pin.
I
CTS1 — Clear to Send input for UART1.
I/O
MISO0 — Master In Slave Out for SS1
I/O
MISO — Master In Slave Out for SPI.
I/O
P0[18] — General purpose digital input/output pin.
I
DCD1 — Data Carrier Detect input for UART1.
I/O
MOSI0 — Master Out Slave In for SSP0.
I/O
MOSI — Master Out Slave In for SPI.
I/O
P0[19] — General purpose digital input/output pin.
I
DSR1 — Data Set Ready input for UART1.
O
MCICLK — Clock output line for SD/MMC interface.
I/O
SDA1 — I2C1 data input/output (this is not an open-drain pin).
I/O
P0[20] — General purpose digital input/output pin.
O
DTR1 — Data Terminal Ready output for UART1.
I
MCICMD — Command line for SD/MMC interface.
I/O
SCL1 — I2C1 clock input/output (this is not an open-drain pin).
I/O
P0[21] — General purpose digital input/output pin.
I
RI1 — Ring Indicator input for UART1.
O
MCIPWR — Power Supply Enable for external SD/MMC power supply.
I
RD1 — CAN1 receiver input.
I/O
P0[22] — General purpose digital input/output pin.
O
RTS1 — Request to Send output for UART1.
O
MCIDAT0 — Data line for SD/MMC interface.
O
TD1 — CAN1 transmitter output.
I/O
P0[23] — General purpose digital input/output pin.
I
AD0[0] — A/D converter 0, input 0.
I/O
I2SRX_CLK — Receive Clock. It is driven by the master and received by the slave.
Corresponds to the signal SCK in the I2S-bus specification.
I
CAP3[0] — Capture input for Timer 3, channel 0.
I/O
P0[24] — General purpose digital input/output pin.
I
AD0[1] — A/D converter 0, input 1.
I/O
I2SRX_WS — Receive Word Select. It is driven by the master and received by the
slave. Corresponds to the signal WS in the I2S-bus specification.
I
CAP3[1] — Capture input for Timer 3, channel 1.
I/O
P0[25] — General purpose digital input/output pin.
I
AD0[2] — A/D converter 0, input 2.
I/O
I2SRX_SDA — Receive data. It is driven by the transmitter and read by the
receiver. Corresponds to the signal SD in the I2S-bus specification.
O
TXD3 — Transmitter output for UART3.
F
FT
FT
Symbol
A
A
A
R
R
D
D
D
Pin description …continued
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
R
P0[19]/DSR1/
MCICLK/SDA1
P0[20]/DTR1/
MCICMD/SCL1
P0[21]/RI1/
MCIPWR/RD1
P0[22]/RTS1/
MCIDAT0/TD1
59[1]
58[1]
57[1]
56[1]
P0[23]/AD0[0]/
I2SRX_CLK/
CAP3[0]
9[2]
P0[24]/AD0[1]/
I2SRX_WS/
CAP3[1]
8[2]
P0[25]/AD0[2]/
I2SRX_SDA/
TXD3
7[2]
LPC2387_1
Product data sheet
A
P0[18]/DCD1/
MOSI0/MOSI
60[1]
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
7 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
Pin
Type
Description
P0[26]/AD0[3]/
AOUT/RXD3
6[3]
I/O
P0[26] — General purpose digital input/output pin.
I
AD0[3] — A/D converter 0, input 3.
O
AOUT — D/A converter output.
I
RXD3 — Receiver input for UART3.
I/O
P0[27] — General purpose digital input/output pin.
I/O
SDA0 — I2C0 data input/output. Open-drain output (for I2C-bus compliance).
I/O
P0[28] — General purpose digital input/output pin.
I/O
SCL0 — I2C0 clock input/output. Open-drain output (for I2C-bus compliance).
I/O
P0[29] — General purpose digital input/output pin.
I/O
USB_D+ — USB bidirectional D+ line.
I/O
P0[30] — General purpose digital input/output pin.
I/O
USB_D− — USB bidirectional D− line.
I/O
Port 1: Port 1 is a 32-bit I/O port with individual direction controls for each bit. The
operation of port 1 pins depends upon the pin function selected via the Pin Connect
block. Pins 2, 3, 5, 6, 7, 11, 12, and 13 of this port are not available.
I/O
P1[0] — General purpose digital input/output pin.
O
ENET_TXD0 — Ethernet transmit data 0.
I/O
P1[1] — General purpose digital input/output pin.
O
ENET_TXD1 — Ethernet transmit data 1.
I/O
P1[4] — General purpose digital input/output pin.
O
ENET_TX_EN — Ethernet transmit data enable.
I/O
P1[8] — General purpose digital input/output pin.
I
ENET_CRS — Ethernet carrier sense.
I/O
P1[9] — General purpose digital input/output pin.
I
ENET_RXD0 — Ethernet receive data.
I/O
P1[10] — General purpose digital input/output pin.
I
ENET_RXD1 — Ethernet receive data.
I/O
P1[14] — General purpose digital input/output pin.
I
ENET_RX_ER — Ethernet receive error.
I/O
P1[15] — General purpose digital input/output pin.
I
ENET_REF_CLK/ENET_RX_CLK — Ethernet receiver clock.
I/O
P1[16] — General purpose digital input/output pin.
O
ENET_MDC — Ethernet MIIM clock.
I/O
P1[17] — General purpose digital input/output pin.
I/O
ENET_MDIO — Ethernet MI data input and output.
I/O
P1[18] — General purpose digital input/output pin.
O
USB_UP_LED — USB GoodLink LED indicator. It is LOW when device is
configured (non-control endpoints enabled). It is HIGH when the device is not
configured or during global suspend.
O
PWM1[1] — Pulse Width Modulator 1, channel 1 output.
I
CAP1[0] — Capture input for Timer 1, channel 0.
F
FT
FT
Symbol
A
A
A
R
R
D
D
D
Pin description …continued
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
R
P0[28]/SCL0
24[4]
P0[29]/USB_D+
29[5]
P0[30]/USB_D−
30[5]
P1[0] to P1[31]
P1[0]/
ENET_TXD0
95[1]
P1[1]/
ENET_TXD1
94[1]
P1[4]/
ENET_TX_EN
93[1]
P1[8]/
ENET_CRS
92[1]
P1[9]/
ENET_RXD0
91[1]
P1[10]/
ENET_RXD1
90[1]
P1[14]/
ENET_RX_ER
89[1]
P1[15]/
ENET_REF_CLK
88[1]
P1[16]/
ENET_MDC
87[1]
P1[17]/
ENET_MDIO
86[1]
P1[18]/
USB_UP_LED/
PWM1[1]/
CAP1[0]
32[1]
LPC2387_1
Product data sheet
A
P0[27]/SDA0
25[4]
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
8 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
MISO0 — Master In Slave Out for SSP0.
I/O
P1[24] — General purpose digital input/output pin.
O
PWM1[5] — Pulse Width Modulator 1, channel 5 output.
I/O
MOSI0 — Master Out Slave in for SSP0.
I/O
P1[25] — General purpose digital input/output pin.
O
MAT1[1] — Match output for Timer 1, channel 1.
I/O
P1[26] — General purpose digital input/output pin.
O
PWM1[6] — Pulse Width Modulator 1, channel 6 output.
I
CAP0[0] — Capture input for Timer 0, channel 0.
I/O
P1[27] — General purpose digital input/output pin.
I
CAP0[1] — Capture input for Timer 0, channel 1.
I/O
P1[28] — General purpose digital input/output pin.
I
PCAP1[0] — Capture input for PWM1, channel 0.
O
MAT0[0] — Match output for Timer 0, channel 0.
I/O
P1[29] — General purpose digital input/output pin.
I
PCAP1[1] — Capture input for PWM1, channel 1.
O
MAT0[1] — Match output for Timer 0, channel 0.
I/O
P1[30] — General purpose digital input/output pin.
I
VBUS — Monitors the presence of USB bus power.
R
I/O
D
PWM1[4] — Pulse Width Modulator 1, channel 4 output.
D
P1[23] — General purpose digital input/output pin.
O
F
I/O
A
MAT1[0] — Match output for Timer 1, channel 0.
R
O
FT
P1[22] — General purpose digital input/output pin.
FT
I/O
R
SSEL0 — Slave Select for SSP0.
A
PWM1[3] — Pulse Width Modulator 1, channel 3 output.
I/O
A
O
D
P1[21] — General purpose digital input/output pin.
R
I/O
R
P1[21]/PWM1[3]/
SSEL0
D
SCK0 — Serial clock for SSP0.
D
I/O
35[1]
FT
PWM1[2] — Pulse Width Modulator 1, channel 2 output.
FT
P1[20] — General purpose digital input/output pin.
O
A
I/O
A
P1[20]/PWM1[2]/
SCK0
R
CAP1[1] — Capture input for Timer 1, channel 1.
D
I
34[1]
FT
P1[19] — General purpose digital input/output pin.
A
I/O
FT
R
R
P1[19]/CAP1[1]
A
D
D
Description
D
R
FT
FT
A
A
R
R
D
D
D
Type
33[1]
FT
FT
FT
FT
Pin
A
A
A
A
R
R
D
D
D
Pin description …continued
Symbol
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
P1[23]/PWM1[4]/
MISO0
37[1]
P1[24]/PWM1[5]/
MOSI0
38[1]
P1[25]/MAT1[1]
39[1]
P1[26]/PWM1[6]/
CAP0[0]
40[1]
P1[27]/CAP0[1]
43[1]
P1[28]/
PCAP1[0]/
MAT0[0]
44[1]
P1[29]/
PCAP1[1]/
MAT0[1]
45[1]
P1[30]/VBUS/
AD0[4]
21[2]
A
P1[22]/MAT1[0]
36[1]
Note: This signal must be HIGH for USB reset to occur.
P1[31]/SCK1/
AD0[5]
P2[0] to P2[31]
20[2]
I
AD0[4] — A/D converter 0, input 4.
I/O
P1[31] — General purpose digital input/output pin.
I/O
SCK1 — Serial Clock for SSP1.
I
AD0[5] — A/D converter 0, input 5.
I/O
Port 2: Port 2 is a 32-bit I/O port with individual direction controls for each bit. The
operation of port 2 pins depends upon the pin function selected via the Pin Connect
block. Pins 14 through 31 of this port are not available.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
9 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
Description
P2[0]/PWM1[1]/
TXD1/
TRACECLK
I/O
P2[0] — General purpose digital input/output pin.
O
PWM1[1] — Pulse Width Modulator 1, channel 1 output.
O
TXD1 — Transmitter output for UART1.
O
TRACECLK — Trace Clock.
I/O
P2[1] — General purpose digital input/output pin.
O
PWM1[2] — Pulse Width Modulator 1, channel 2 output.
I
RXD1 — Receiver input for UART1.
O
PIPESTAT0 — Pipeline Status, bit 0.
I/O
P2[2] — General purpose digital input/output pin.
O
PWM1[3] — Pulse Width Modulator 1, channel 3 output.
I
CTS1 — Clear to Send input for UART1.
O
PIPESTAT1 — Pipeline Status, bit 1.
I/O
P2[3] — General purpose digital input/output pin.
O
PWM1[4] — Pulse Width Modulator 1, channel 4 output.
I
DCD1 — Data Carrier Detect input for UART1.
O
PIPESTAT2 — Pipeline Status, bit 2.
I/O
P2[4] — General purpose digital input/output pin.
O
PWM1[5] — Pulse Width Modulator 1, channel 5 output.
I
DSR1 — Data Set Ready input for UART1.
O
TRACESYNC — Trace Synchronization.
I/O
P2[5] — General purpose digital input/output pin.
O
PWM1[6] — Pulse Width Modulator 1, channel 6 output.
O
DTR1 — Data Terminal Ready output for UART1.
O
TRACEPKT0 — Trace Packet, bit 0.
I/O
P2[6] — General purpose digital input/output pin.
I
PCAP1[0] — Capture input for PWM1, channel 0.
I
RI1 — Ring Indicator input for UART1.
O
TRACEPKT1 — Trace Packet, bit 1.
I/O
P2[7] — General purpose digital input/output pin.
I
RD2 — CAN2 receiver input.
O
RTS1 — Request to Send output for UART1.
O
TRACEPKT2 — Trace Packet, bit 2.
I/O
P2[8] — General purpose digital input/output pin.
O
TD2 — CAN2 transmitter output.
O
TXD2 — Transmitter output for UART2.
O
TRACEPKT3 — Trace Packet, bit 3.
I/O
P2[9] — General purpose digital input/output pin.
O
USB_CONNECT — Signal used to switch an external 1.5 kΩ resistor under
software control. Used with the SoftConnect USB feature.
I
RXD2 — Receiver input for UART2.
I
EXTIN0 — External Trigger Input.
F
Type
75[1]
A
Pin
FT
Symbol
FT
A
A
R
R
D
D
D
Pin description …continued
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
R
P2[2]/PWM1[3]/
CTS1/
PIPESTAT1
P2[3]/PWM1[4]/
DCD1/
PIPESTAT2
P2[4]/PWM1[5]/
DSR1/
TRACESYNC
P2[5]/PWM1[6]/
DTR1/
TRACEPKT0
P2[6]/PCAP1[0]/
RI1/
TRACEPKT1
P2[7]/RD2/
RTS1/
TRACEPKT2
P2[8]/TD2/
TXD2/
TRACEPKT3
P2[9]/
USB_CONNECT/
RXD2/
EXTIN0
73[1]
70[1]
69[1]
68[1]
67[1]
66[1]
65[1]
64[1]
LPC2387_1
Product data sheet
A
P2[1]/PWM1[2]/
RXD1/
PIPESTAT0
74[1]
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
10 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
R
D
R
F
FT
A
A
FT
D
FT
FT
A
A
R
R
D
P2[10] — General purpose digital input/output pin.
A
I/O
FT
R
R
P2[10]/EINT0
A
D
D
Description
D
R
FT
FT
A
A
R
R
D
D
D
Type
53[6]
FT
FT
FT
FT
Pin
A
A
A
A
R
R
D
D
D
Pin description …continued
Symbol
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
D
D
Note: LOW on this pin while RESET is LOW forces on-chip bootloader to take over
control of the part after a reset.
R
A
FT
I
EINT0 — External interrupt 0 input.
I/O
P2[11] — General purpose digital input/output pin.
I
EINT1 — External interrupt 1 input.
O
MCIDAT1 — Data line for SD/MMC interface.
I/O
I2STX_CLK — Transmit Clock. It is driven by the master and received by the slave.
Corresponds to the signal SCK in the I2S-bus specification.
I/O
P2[12] — General purpose digital input/output pin.
I
EINT2 — External interrupt 2 input.
O
MCIDAT2 — Data line for SD/MMC interface.
I/O
I2STX_WS — Transmit Word Select. It is driven by the master and received by the
slave. Corresponds to the signal WS in the I2S-bus specification.
I/O
P2[13] — General purpose digital input/output pin.
I
EINT3 — External interrupt 3 input.
O
MCIDAT3 — Data line for SD/MMC interface.
I/O
I2STX_SDA — Transmit data. It is driven by the transmitter and read by the
receiver. Corresponds to the signal SD in the I2S-bus specification.
I/O
Port 3: Port 3 is a 32-bit I/O port with individual direction controls for each bit. The
operation of port 3 pins depends upon the pin function selected via the Pin Connect
block. Pins 0 through 24, and 27 through 31 of this port are not available.
I/O
P3[25] — General purpose digital input/output pin.
O
MAT0[0] — Match output for Timer 0, channel 0.
O
PWM1[2] — Pulse Width Modulator 1, output 2.
I/O
P3[26] — General purpose digital input/output pin.
O
MAT0[1] — Match output for Timer 0, channel 1.
O
PWM1[3] — Pulse Width Modulator 1, output 3.
I/O
Port 4: Port 4 is a 32-bit I/O port with individual direction controls for each bit. The
operation of port 4 pins depends upon the pin function selected via the Pin Connect
block. Pins 0 through 27, 30, and 31 of this port are not available.
I/O
P4[28] — General purpose digital input/output pin.
O
MAT2[0] — Match output for Timer 2, channel 0.
O
TXD3 — Transmitter output for UART3.
I/O
P4[29] — General purpose digital input/output pin.
O
MAT2[1] — Match output for Timer 2, channel 1.
D
P2[13]/EINT3/
MCIDAT3/
I2STX_SDA
51[6]
50[6]
P3[0] to P3[31]
P3[25]/MAT0[0]/
PWM1[2]
27[1]
P3[26]/MAT0[1]/
PWM1[3]
26[1]
P4[0] to P4[31]
A
P2[12]/EINT2/
MCIDAT2/
I2STX_WS
R
P2[11]/EINT1/
MCIDAT1/
I2STX_CLK
52[6]
P4[28]/MAT2[0]/
TXD3
82[1]
P4[29]/MAT2[1]/
RXD3
85[1]
I
RXD3 — Receiver input for UART3.
TDO
1[1]
O
TDO — Test Data out for JTAG interface.
TDI
2[1]
I
TDI — Test Data in for JTAG interface.
TMS
3[1]
I
TMS — Test Mode Select for JTAG interface.
TRST
4[1]
I
TRST — Test Reset for JTAG interface.
TCK
5[1]
I
TCK — Test Clock for JTAG interface. This clock must be slower than 1⁄6 of the CPU
clock (CCLK) for the JTAG interface to operate.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
11 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
R
D
R
F
FT
A
A
FT
D
FT
FT
A
A
R
R
D
RTCK — JTAG interface control signal.
A
I/O
FT
R
R
RTCK
A
D
D
Description
D
R
FT
FT
A
A
R
R
D
D
D
Type
100[1]
FT
FT
FT
FT
Pin
A
A
A
A
R
R
D
D
D
Pin description …continued
Symbol
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Table 3.
A
A
A
A
A
NXP Semiconductors
D
D
Note: LOW on this pin while RESET is LOW enables ETM pins (P2[9:0]) to operate
as Trace port after reset.
R
O
External reset input: A LOW on this pin resets the device, causing I/O ports and
peripherals to take on their default states, and processor execution to begin at
address 0. TTL with hysteresis, 5 V tolerant.
XTAL1
22[8]
I
Input to the oscillator circuit and internal clock generator circuits.
XTAL2
23[8]
O
Output from the oscillator amplifier.
RTCX1
16[8]
I
Input to the RTC oscillator circuit.
RTCX2
18[8]
O
Output from the RTC oscillator circuit.
VSS
15, 31,
41, 55,
72, 97,
83[9]
I
ground: 0 V reference.
VSSA
11[10]
I
analog ground: 0 V reference. This should nominally be the same voltage as VSS,
but should be isolated to minimize noise and error.
VDD(3V3)
28, 54,
71, 96[11]
I
3.3 V supply voltage: This is the power supply voltage for the I/O ports.
VDD(DCDC)(3V3)
13, 42,
84[12]
I
3.3 V DC-to-DC converter supply voltage: This is the supply voltage for the
on-chip DC-to-DC converter only.
VDDA
10[13]
I
analog 3.3 V pad supply voltage: This should be nominally the same voltage as
VDD(3V3) but should be isolated to minimize noise and error. This voltage is used to
power the ADC and DAC.
VREF
12[13]
I
ADC reference: This should be nominally the same voltage as VDD(3V3) but should
be isolated to minimize noise and error. Level on this pin is used as a reference for
ADC and DAC.
VBAT
19[13]
I
RTC pin power supply: 3.3 V on this pin supplies the power to the RTC peripheral.
[1]
5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis.
[2]
5 V tolerant pad providing digital I/O functions (with TTL levels and hysteresis) and analog input. When configured as a DAC input,
digital section of the pad is disabled.
[3]
5 V tolerant pad providing digital I/O with TTL levels and hysteresis and analog output function. When configured as the DAC output,
digital section of the pad is disabled.
[4]
Open-drain 5 V tolerant digital I/O I2C-bus 400 kHz specification compatible pad. It requires an external pull-up to provide output
functionality. When power is switched off, this pin connected to the I2C-bus is floating and does not disturb the I2C lines.
[5]
Pad provides digital I/O and USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and
Low-speed mode only).
[6]
5 V tolerant pad with 5 ns glitch filter providing digital I/O functions with TTL levels and hysteresis
[7]
5 V tolerant pad with 20 ns glitch filter providing digital I/O function with TTL levels and hysteresis
[8]
Pad provides special analog functionality.
[9]
Pad provides special analog functionality.
[10] Pad provides special analog functionality.
[11] Pad provides special analog functionality.
[12] Pad provides special analog functionality.
[13] Pad provides special analog functionality.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
12 of 47
A
I
Note: This pin is available in LPC2387FBD100 devices only (LQFP package).
R
RESET
17[7]
D
RSTOUT — This is a 1.8 V pin. LOW on this pin indicates LPC2387 being in Reset
state.
FT
14
A
RSTOUT
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
7.1 Architectural overview
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
7. Functional description
A
A
A
A
A
NXP Semiconductors
D
D
R
The LPC2387 microcontroller consists of an ARM7TDMI-S CPU with emulation support,
the ARM7 local bus for closely coupled, high-speed access to the majority of on-chip
memory, the AMBA AHB interfacing to high-speed on-chip peripherals, and the AMBA
APB for connection to other on-chip peripheral functions. The microcontroller permanently
configures the ARM7TDMI-S processor for little-endian byte order.
A
The ARM7TDMI-S processor is a general purpose 32-bit microprocessor, which offers
high performance and very low power consumption. The ARM architecture is based on
Reduced Instruction Set Computer (RISC) principles, and the instruction set and related
decode mechanism are much simpler than those of microprogrammed complex
instruction set computers. This simplicity results in a high instruction throughput and
impressive real-time interrupt response from a small and cost-effective processor core.
Pipeline techniques are employed so that all parts of the processing and memory systems
can operate continuously. Typically, while one instruction is being executed, its successor
is being decoded, and a third instruction is being fetched from memory.
The ARM7TDMI-S processor also employs a unique architectural strategy known as
Thumb, which makes it ideally suited to high-volume applications with memory
restrictions, or applications where code density is an issue.
The key idea behind Thumb is that of a super-reduced instruction set. Essentially, the
ARM7TDMI-S processor has two instruction sets:
• The standard 32-bit ARM set
• A 16-bit Thumb set
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
13 of 47
A
AHB peripherals are allocated a 2 MB range of addresses at the very top of the 4 GB
ARM memory space. Each AHB peripheral is allocated a 16 kB address space within the
AHB address space. Lower speed peripheral functions are connected to the APB bus.
The AHB to APB bridge interfaces the APB to the AHB. APB peripherals are also
allocated a 2 MB range of addresses, beginning at the 3.5 GB address point. Each APB
peripheral is allocated a 16 kB address space within the APB address space.
R
In summary, bus masters with access to AHB1 are the ARM7 itself, the GPDMA function,
and the Ethernet block (via the bus bridge from AHB2). Bus masters with access to AHB2
are the ARM7 and the Ethernet block.
D
The second AHB, referred to as AHB2, includes only the Ethernet block and an
associated 16 kB SRAM. In addition, a bus bridge is provided that allows the secondary
AHB to be a bus master on AHB1, allowing expansion of Ethernet buffer space into
off-chip memory or unused space in memory residing on AHB1.
FT
The LPC2387 implements two AHB in order to allow the Ethernet block to operate without
interference caused by other system activity. The primary AHB, referred to as AHB1,
includes the VIC and GPDMA controller.
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
The Thumb set’s 16-bit instruction length allows it to approach twice the density of
standard ARM code while retaining most of the ARM’s performance advantage over a
traditional 16-bit processor using 16-bit registers. This is possible because Thumb code
operates on the same 32-bit register set as ARM code.
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
Thumb code is able to provide up to 65 % of the code size of ARM, and 160 % of the
performance of an equivalent ARM processor connected to a 16-bit memory system.
R
A
7.2 On-chip flash programming memory
The LPC2387 incorporates a 512 kB flash memory system respectively. This memory
may be used for both code and data storage. Programming of the flash memory may be
accomplished in several ways. It may be programmed In System via the serial port
(UART0). The application program may also erase and/or program the flash while the
application is running, allowing a great degree of flexibility for data storage field and
firmware upgrades.
The flash memory is 128 bits wide and includes pre-fetching and buffering techniques to
allow it to operate at SRAM speeds of 72 MHz.
The LPC2387 provides a minimum of 100 000 write/erase cycles and 20 years of data
retention.
7.3 On-chip SRAM
The LPC2387 includes a SRAM memory of 64 kB reserved for the ARM processor
exclusive use. This RAM may be used for code and/or data storage and may be accessed
as 8 bits, 16 bits, and 32 bits.
A 16 kB SRAM block serving as a buffer for the Ethernet controller and an 16 kB SRAM
associated with the USB device can be used both for data and code storage, too. The
2 kB RTC SRAM can be used for data storage only. The RTC SRAM is battery powered
and retains the content in the absence of the main power supply.
7.4 Memory map
The LPC2387 memory map incorporates several distinct regions as shown in Figure 3.
In addition, the CPU interrupt vectors may be remapped to allow them to reside in either
flash memory (default), boot ROM, or SRAM (see Section 7.25.6).
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
14 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
0xF000 0000
3.75 GB
FT
FT
FT
FT
0xFFFF FFFF
AHB PERIPHERALS
A
A
A
A
R
R
D
D
D
Fast communication chip
4.0 GB
FT
LPC2387
FT
FT
NXP Semiconductors
D
D
R
APB PERIPHERALS
0xC000 0000
D
3.0 GB
FT
0xE000 0000
A
3.5 GB
R
A
RESERVED ADDRESS SPACE
2.0 GB
0x8000 0000
BOOT ROM AND BOOT FLASH
(BOOT FLASH REMAPPED FROM ON-CHIP FLASH)
RESERVED ADDRESS SPACE
0x7FE0 3FFF
0x7FE0 0000
ETHERNET RAM (16 kB)
0x7FD0 3FFF
USB RAM (16 kB)
0x7FD0 0000
RESERVED ADDRESS SPACE
0x4001 0000
0x4000 FFFF
64 kB LOCAL ON-CHIP STATIC RAM
1.0 GB
0x4000 0000
RESERVED FOR ON-CHIP MEMORY
0x0008 0000
0x0007 FFFF
TOTAL OF 512 kB ON-CHIP NON-VOLATILE MEMORY
0.0 GB
0x0000 0000
002aad331
Fig 3. LPC2387 memory map
7.5 Interrupt controller
The ARM processor core has two interrupt inputs called Interrupt Request (IRQ) and Fast
Interrupt Request (FIQ). The VIC takes 32 interrupt request inputs which can be
programmed as FIQ or vectored IRQ types. The programmable assignment scheme
means that priorities of interrupts from the various peripherals can be dynamically
assigned and adjusted.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
15 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
FIQs have the highest priority. If more than one request is assigned to FIQ, the VIC ORs
the requests to produce the FIQ signal to the ARM processor. The fastest possible FIQ
latency is achieved when only one request is classified as FIQ, because then the FIQ
service routine can simply start dealing with that device. But if more than one request is
assigned to the FIQ class, the FIQ service routine can read a word from the VIC that
identifies which FIQ source(s) is (are) requesting an interrupt.
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
7.5.1 Interrupt sources
Each peripheral device has one interrupt line connected to the VIC but may have several
interrupt flags. Individual interrupt flags may also represent more than one interrupt
source.
Any pin on PORT0 and PORT2 (total of 42 pins) regardless of the selected function, can
be programmed to generate an interrupt on a rising edge, a falling edge, or both. Such
interrupt request coming from PORT0 and/or PORT2 will be combined with the EINT3
interrupt requests.
7.6 Pin connect block
The pin connect block allows selected pins of the microcontroller to have more than one
function. Configuration registers control the multiplexers to allow connection between the
pin and the on chip peripherals.
Peripherals should be connected to the appropriate pins prior to being activated and prior
to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is
not mapped to a related pin should be considered undefined.
7.7 General purpose DMA controller
The GPDMA is an AMBA AHB compliant peripheral allowing selected LPC2387
peripherals to have DMA support.
The GPDMA enables peripheral-to-memory, memory-to-peripheral,
peripheral-to-peripheral, and memory-to-memory transactions. Each DMA stream
provides unidirectional serial DMA transfers for a single source and destination. For
example, a bidirectional port requires one stream for transmit and one for receive. The
source and destination areas can each be either a memory region or a peripheral, and
can be accessed through the AHB master.
7.7.1 Features
• Two DMA channels. Each channel can support a unidirectional transfer.
• The GPDMA can transfer data between the 16 kB SRAM and peripherals such as the
SD/MMC, two SSP, and I2S interfaces.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
16 of 47
A
The VIC ORs the requests from all of the vectored IRQs to produce the IRQ signal to the
ARM processor. The IRQ service routine can start by reading a register from the VIC and
jumping to the address supplied by that register.
R
Vectored IRQs, which include all interrupt requests that are not classified as FIQs, have a
programmable interrupt priority. When more than one interrupt is assigned the same
priority and occur simultaneously, the one connected to the lowest numbered VIC channel
will be serviced first.
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
F
FT
FT
A
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
• Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and
FT
FT
FT
FT
GPDMA can assert either a burst DMA request or a single DMA request. The DMA
burst size is set by programming the GPDMA.
D
D
R
peripheral-to-peripheral transfers.
A
• AHB slave DMA programming interface. The GPDMA is programmed by writing to the
DMA control registers over the AHB slave interface.
• One AHB master for transferring data. This interface transfers data when a DMA
request goes active.
• 32-bit AHB master bus width.
• Incrementing or non-incrementing addressing for source and destination.
• Programmable DMA burst size. The DMA burst size can be programmed to more
efficiently transfer data. Usually the burst size is set to half the size of the FIFO in the
peripheral.
• Internal four-word FIFO per channel.
• Supports 8-bit, 16-bit, and 32-bit wide transactions.
• An interrupt to the processor can be generated on a DMA completion or when a DMA
error has occurred.
• Interrupt masking. The DMA error and DMA terminal count interrupt requests can be
masked.
• Raw interrupt status. The DMA error and DMA count raw interrupt status can be read
prior to masking.
7.8 Fast general purpose parallel I/O
Device pins that are not connected to a specific peripheral function are controlled by the
GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate
registers allow setting or clearing any number of outputs simultaneously. The value of the
output register may be read back as well as the current state of the port pins.
LPC2387 uses accelerated GPIO functions:
• GPIO registers are relocated to the ARM local bus so that the fastest possible I/O
timing can be achieved.
• Mask registers allow treating sets of port bits as a group, leaving other bits
unchanged.
• All GPIO registers are byte and half-word addressable.
• Entire port value can be written in one instruction.
© NXP B.V. 2007. All rights reserved.
17 of 47
A
DMA channel 0 has the highest priority and channel 1 has the lowest priority. If
requests from two channels become active at the same time the channel with the
highest priority is serviced first.
R
• Hardware DMA channel priority. Each DMA channel has a specific hardware priority.
D
the source and destination areas do not have to occupy contiguous areas of memory.
FT
• Scatter or gather DMA is supported through the use of linked lists. This means that
Rev. 01.00 — 6 November 2007
A
A
A
A
R
R
D
D
D
• Single DMA and burst DMA request signals. Each peripheral connected to the
Product data sheet
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
LPC2387_1
A
A
A
A
A
NXP Semiconductors
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
Additionally, any pin on PORT0 and PORT2 (total of 42 pins) providing a digital function
can be programmed to generate an interrupt on a rising edge, a falling edge, or both. The
edge detection is asynchronous, so it may operate when clocks are not present such as
during Power-down mode. Each enabled interrupt can be used to wake up the chip from
Power-down mode.
D
FT
FT
A
A
R
R
D
D
D
R
A
FT
D
7.8.1 Features
R
A
• Bit level set and clear registers allow a single instruction to set or clear any number of
bits in one port.
• Direction control of individual bits.
• All I/O default to inputs after reset.
• Backward compatibility with other earlier devices is maintained with legacy PORT0
and PORT1 registers appearing at the original addresses on the APB bus.
7.9 Ethernet
The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC
designed to provide optimized performance through the use of DMA hardware
acceleration. Features include a generous suite of control registers, half or full duplex
operation, flow control, control frames, hardware acceleration for transmit retry, receive
packet filtering and wake-up on LAN activity. Automatic frame transmission and reception
with scatter-gather DMA off-loads many operations from the CPU.
The Ethernet block and the CPU share a dedicated AHB subsystem that is used to access
the Ethernet SRAM for Ethernet data, control, and status information. All other AHB traffic
in the LPC2387 takes place on a different AHB subsystem, effectively separating Ethernet
activity from the rest of the system. The Ethernet DMA can also access the USB SRAM if
it is not being used by the USB block.
The Ethernet block interfaces between an off-chip Ethernet PHY using the Reduced MII
(RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial
bus.
7.9.1 Features
• Ethernet standards support:
– Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX,
100 Base-FX, and 100 Base-T4.
– Fully compliant with IEEE standard 802.3.
– Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back
pressure.
– Flexible transmit and receive frame options.
– Virtual Local Area Network (VLAN) frame support.
• Memory management:
– Independent transmit and receive buffers memory mapped to shared SRAM.
– DMA managers with scatter/gather DMA and arrays of frame descriptors.
– Memory traffic optimized by buffering and pre-fetching.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
18 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
R
FT
FT
A
A
R
D
D
R
A
FT
– Optional automatic Frame Check Sequence (FCS) insertion with Circular
Redundancy Check (CRC) for transmit.
F
D
D
– Multicast and broadcast frame support for both transmit and receive.
A
FT
FT
A
A
R
R
D
D
D
– Receive filtering.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
• Enhanced Ethernet features:
A
A
A
A
A
NXP Semiconductors
D
– Selectable automatic transmit frame padding.
R
A
– Over-length frame support for both transmit and receive allows any length frames.
– Promiscuous receive mode.
– Automatic collision back-off and frame retransmission.
– Includes power management by clock switching.
– Wake-on-LAN power management support allows system wake-up: using the
receive filters or a magic frame detection filter.
• Physical interface:
– Attachment of external PHY chip through standard RMII interface.
– PHY register access is available via the MIIM interface.
7.10 USB interface
The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a
host and a number (127 maximum) of peripherals. The host controller allocates the USB
bandwidth to attached devices through a token based protocol. The bus supports hot
plugging, unplugging, and dynamic configuration of the devices. All transactions are
initiated by the host controller.
7.10.1 USB device controller
The device controller enables 12 Mbit/s data exchange with a USB host controller. It
consists of register interface, serial interface engine, endpoint buffer memory, and the
DMA controller. The serial interface engine decodes the USB data stream and writes data
to the appropriate end point buffer memory. The status of a completed USB transfer or
error condition is indicated via status registers. An interrupt is also generated if enabled.
The DMA controller when enabled transfers data between the endpoint buffer and the
USB RAM.
7.10.2 Features
•
•
•
•
•
Fully compliant with USB 2.0 specification (full speed).
Supports 32 physical (16 logical) endpoints with a 4 kB endpoint buffer RAM.
Supports Control, Bulk, Interrupt and Isochronous endpoints.
Scalable realization of endpoints at run time.
Endpoint Maximum packet size selection (up to USB maximum specification) by
software at run time.
• Supports SoftConnect and GoodLink features.
• While USB is in the Suspend mode, the LPC2387 can enter one of the Power-down
modes and wake up on USB activity.
• Supports DMA transfers with the DMA RAM of 8 kB on all non-control endpoints.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
19 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
• Allows dynamic switching between CPU-controlled and DMA modes.
• Double buffer implementation for Bulk and Isochronous endpoints.
FT
LPC2387
FT
FT
NXP Semiconductors
D
FT
FT
A
A
R
R
D
D
D
7.11 CAN controller and acceptance filters
R
A
•
•
•
•
•
Two CAN controllers and buses.
Data rates to 1 Mbit/s on each bus.
32-bit register and RAM access.
Compatible with CAN specification 2.0B, ISO 11898-1.
Global Acceptance Filter recognizes 11-bit and 29-bit receive identifiers for all CAN
buses.
• Acceptance Filter can provide FullCAN-style automatic reception for selected
Standard Identifiers.
• Full CAN messages can generate interrupts.
7.12 10-bit ADC
The LPC2387 contains one ADC. It is a single 10-bit successive approximation ADC with
six channels.
7.12.1 Features
•
•
•
•
•
•
•
•
10-bit successive approximation ADC.
Input multiplexing among 6 pins.
Power-down mode.
Measurement range 0 V to Vi(VREF).
10-bit conversion time ≥ 2.44 μs.
Burst conversion mode for single or multiple inputs.
Optional conversion on transition of input pin or Timer Match signal.
Individual result registers for each ADC channel to reduce interrupt overhead.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
20 of 47
A
7.11.1 Features
R
Each CAN controller has a register structure similar to the NXP SJA1000 and the PeliCAN
Library block, but the 8-bit registers of those devices have been combined in 32-bit words
to allow simultaneous access in the ARM environment. The main operational difference is
that the recognition of received Identifiers, known in CAN terminology as Acceptance
Filtering, has been removed from the CAN controllers and centralized in a global
Acceptance Filter.
D
The CAN block is intended to support multiple CAN buses simultaneously, allowing the
device to be used as a gateway, switch, or router among a number of CAN buses in
industrial or automotive applications.
FT
The Controller Area Network (CAN) is a serial communications protocol which efficiently
supports distributed real-time control with a very high level of security. Its domain of
application ranges from high-speed networks to low cost multiplex wiring.
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
FT
FT
A
A
R
R
D
D
The DAC allows the LPC2387 to generate a variable analog output. The maximum output
value of the DAC is Vi(VREF).
F
FT
FT
A
A
R
R
D
D
D
7.13 10-bit DAC
FT
LPC2387
FT
FT
NXP Semiconductors
R
A
FT
10-bit DAC
D
R
A
•
•
•
•
•
D
D
7.13.1 Features
Resistor string architecture
Buffered output
Power-down mode
Selectable output drive
7.14 UARTs
The LPC2387 contains four UARTs. In addition to standard transmit and receive data
lines, UART1 also provides a full modem control handshake interface.
The UARTs include a fractional baud rate generator. Standard baud rates such as 115 200
can be achieved with any crystal frequency above 2 MHz.
7.14.1 Features
•
•
•
•
16 B Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
• Fractional divider for baud rate control, auto baud capabilities and FIFO control
mechanism that enables software flow control implementation.
• UART1 equipped with standard modem interface signals. This module also provides
full support for hardware flow control (auto-CTS/RTS).
• UART3 includes an IrDA mode to support infrared communication.
7.15 SPI serial I/O controller
The LPC2387 contains one SPI controller. SPI is a full duplex serial interface designed to
handle multiple masters and slaves connected to a given bus. Only a single master and a
single slave can communicate on the interface during a given data transfer. During a data
transfer the master always sends 8 bits to 16 bits of data to the slave, and the slave
always sends 8 bits to 16 bits of data to the master.
7.15.1 Features
•
•
•
•
•
Compliant with SPI specification
Synchronous, serial, full duplex communication
Combined SPI master and slave
Maximum data bit rate of one eighth of the input clock rate
8 bits to 16 bits per transfer
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
21 of 47
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
FT
FT
A
A
R
R
D
D
The LPC2387 contains two SSP controllers. The SSP controller is capable of operation on
a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the
bus. Only a single master and a single slave can communicate on the bus during a given
data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of
data flowing from the master to the slave and from the slave to the master. In practice,
often only one of these data flows carries meaningful data.
F
FT
FT
A
A
R
R
D
D
D
7.16 SSP serial I/O controller
A
A
A
A
A
NXP Semiconductors
D
D
R
A
Synchronous serial communication
Master or slave operation
8-frame FIFOs for both transmit and receive
4-bit to 16-bit frame
DMA transfers supported by GPDMA
7.17 SD/MMC card interface
The Secure Digital and Multimedia Card Interface (MCI) allows access to external SD
memory cards. The SD card interface conforms to the SD Multimedia Card Specification
Version 2.11.
7.17.1 Features
• The MCI provides all functions specific to the SD/MMC memory card. These include
the clock generation unit, power management control, and command and data
transfer.
• Conforms to Multimedia Card Specification v2.11.
• Conforms to Secure Digital Memory Card Physical Layer Specification, v0.96.
• Can be used as a multimedia card bus or a secure digital memory card bus host. The
SD/MMC can be connected to several multimedia cards or a single secure digital
memory card.
• DMA supported through the GPDMA controller.
7.18 I2C-bus serial I/O controllers
The LPC2387 contains three I2C-bus controllers.
The I2C-bus is bidirectional, for inter-IC control using only two wires: a serial clock line
(SCL), and a serial data line (SDA). Each device is recognized by a unique address and
can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the
capability to both receive and send information (such as memory). Transmitters and/or
receivers can operate in either master or slave mode, depending on whether the chip has
to initiate a data transfer or is only addressed. The I2C is a multi-master bus, it can be
controlled by more than one bus master connected to it.
The I2C-bus implemented in LPC2387 supports bit rates up to 400 kbit/s (Fast I2C-bus).
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
22 of 47
A
•
•
•
•
•
R
Semiconductor Microwire buses
D
• Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National
FT
7.16.1 Features
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
D
FT
FT
A
A
R
R
D
• I2C0 is a standard I2C compliant bus interface with open-drain pins.
• I2C1 and I2C2 use standard I/O pins and do not support powering off of individual
FT
A
A
R
R
D
D
D
7.18.1 Features
A
A
A
A
A
NXP Semiconductors
D
R
A
Easy to configure as master, slave, or master/slave.
FT
D
R
Programmable clocks allow versatile rate control.
A
•
•
•
•
•
D
devices connected to the same bus lines.
Bidirectional data transfer between masters and slaves.
Multi-master bus (no central master).
Arbitration between simultaneously transmitting masters without corruption of serial
data on the bus.
• Serial clock synchronization allows devices with different bit rates to communicate via
one serial bus.
• Serial clock synchronization can be used as a handshake mechanism to suspend and
resume serial transfer.
• The I2C-bus can be used for test and diagnostic purposes.
7.19 I2S-bus serial I/O controllers
The I2S-bus provides a standard communication interface for digital audio applications.
The I2S-bus specification defines a 3-wire serial bus using one data line, one clock line,
and one word select signal. The basic I2S connection has one master, which is always the
master, and one slave. The I2S interface on the LPC2387 provides a separate transmit
and receive channel, each of which can operate as either a master or a slave.
7.19.1 Features
• The interface has separate input/output channels each of which can operate in master
or slave mode.
• Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
• Mono and stereo audio data supported.
• The sampling frequency can range from 16 kHz to 48 kHz (16, 22.05, 32, 44.1,
48) kHz.
•
•
•
•
Configurable word select period in master mode (separately for I2S input and output).
Two 8-word FIFO data buffers are provided, one for transmit and one for receive.
Generates interrupt requests when buffer levels cross a programmable boundary.
Two DMA requests, controlled by programmable buffer levels. These are connected
to the GPDMA block.
• Controls include reset, stop and mute options separately for I2S input and I2S output.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
23 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
D
FT
FT
A
A
R
R
D
The LPC2387 includes four 32-bit Timer/Counters. The Timer/Counter is designed to
count cycles of the system derived clock or an externally-supplied clock. It can optionally
generate interrupts or perform other actions at specified timer values, based on four
match registers. The Timer/Counter also includes two capture inputs to trap the timer
value when an input signal transitions, optionally generating an interrupt.
F
FT
FT
A
A
R
R
D
D
D
7.20 General purpose 32-bit timers/external event counters
FT
LPC2387
FT
FT
NXP Semiconductors
D
D
R
A
FT
D
R
A
7.20.1 Features
• A 32-bit Timer/Counter with a programmable 32-bit prescaler.
• Counter or Timer operation.
• Two 32-bit capture channels per timer, that can take a snapshot of the timer value
when an input signal transitions. A capture event may also generate an interrupt.
• Four 32-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
• Up to four external outputs corresponding to match registers, with the following
capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
7.21 Pulse width modulator
The PWM is based on the standard Timer block and inherits all of its features, although
only the PWM function is pinned out on the LPC2387. The Timer is designed to count
cycles of the system derived clock and optionally switch pins, generate interrupts or
perform other actions when specified timer values occur, based on seven match registers.
The PWM function is in addition to these features, and is based on match register events.
The ability to separately control rising and falling edge locations allows the PWM to be
used for more applications. For instance, multi-phase motor control typically requires
three non-overlapping PWM outputs with individual control of all three pulse widths and
positions.
Two match registers can be used to provide a single edge controlled PWM output. One
match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon
match. The other match register controls the PWM edge position. Additional single edge
controlled PWM outputs require only one match register each, since the repetition rate is
the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a
rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs.
Three match registers can be used to provide a PWM output with both edges controlled.
Again, the PWMMR0 match register controls the PWM cycle rate. The other match
registers control the two PWM edge positions. Additional double edge controlled PWM
outputs require only two match registers each, since the repetition rate is the same for all
PWM outputs.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
24 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
With double edge controlled PWM outputs, specific match registers control the rising and
falling edge of the output. This allows both positive going PWM pulses (when the rising
edge occurs prior to the falling edge), and negative going PWM pulses (when the falling
edge occurs prior to the rising edge).
D
FT
FT
A
A
R
R
D
D
D
R
A
7.21.1 Features
FT
D
R
• LPC2387 has one PWM block with Counter or Timer operation (may use the
A
peripheral clock or one of the capture inputs as the clock source).
• Seven match registers allow up to 6 single edge controlled or 3 double edge
controlled PWM outputs, or a mix of both types. The match registers also allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
• Supports single edge controlled and/or double edge controlled PWM outputs. Single
edge controlled PWM outputs all go high at the beginning of each cycle unless the
output is a constant low. Double edge controlled PWM outputs can have either edge
occur at any position within a cycle. This allows for both positive going and negative
going pulses.
• Pulse period and width can be any number of timer counts. This allows complete
flexibility in the trade-off between resolution and repetition rate. All PWM outputs will
occur at the same repetition rate.
• Double edge controlled PWM outputs can be programmed to be either positive going
or negative going pulses.
• Match register updates are synchronized with pulse outputs to prevent generation of
erroneous pulses. Software must ‘release’ new match values before they can become
effective.
• May be used as a standard timer if the PWM mode is not enabled.
• A 32-bit Timer/Counter with a programmable 32-bit Prescaler.
7.22 Watchdog timer
The purpose of the watchdog is to reset the microcontroller within a reasonable amount of
time if it enters an erroneous state. When enabled, the watchdog will generate a system
reset if the user program fails to ‘feed’ (or reload) the watchdog within a predetermined
amount of time.
7.22.1 Features
• Internally resets chip if not periodically reloaded.
• Debug mode.
• Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be
disabled.
• Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
• Flag to indicate watchdog reset.
• Programmable 32-bit timer with internal prescaler.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
25 of 47
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
• Selectable time period from (Tcy(WDCLK) × 256 × 4) to (Tcy(WDCLK) × 232 × 4) in
multiples of Tcy(WDCLK) × 4.
A
A
A
A
A
NXP Semiconductors
D
D
FT
Internal RC oscillator (IRC), or the APB peripheral clock. This gives a wide range of
potential timing choices of Watchdog operation under different power reduction
conditions. It also provides the ability to run the WDT from an entirely internal source
that is not dependent on an external crystal and its associated components and
wiring, for increased reliability.
FT
A
A
R
R
• The Watchdog Clock (WDCLK) source can be selected from the RTC clock, the
D
D
R
A
• Measures the passage of time to maintain a calendar and clock.
• Ultra low power design to support battery powered systems.
• Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and
Day of Year.
• Dedicated 32 kHz oscillator or programmable prescaler from APB clock.
• Dedicated power supply pin can be connected to a battery or to the main 3.3 V.
• Periodic interrupts can be generated from increments of any field of the time registers,
and selected fractional second values.
• 2 kB data SRAM powered by VBAT.
• RTC and Battery RAM power supply is isolated from the rest of the chip.
7.24 Clocking and power control
7.24.1 Crystal oscillators
The LPC2387 includes three independent oscillators. These are the Main Oscillator, the
Internal RC oscillator, and the RTC oscillator. Each oscillator can be used for more than
one purpose as required in a particular application. Any of the three clock sources can be
chosen by software to drive the PLL and ultimately the CPU.
Following reset, the LPC2387 will operate from the Internal RC oscillator until switched by
software. This allows systems to operate without any external crystal and the bootloader
code to operate at a known frequency.
7.24.1.1
Internal RC oscillator
The IRC may be used as the clock source for the WDT, and/or as the clock that drives the
PLL and subsequently the CPU. The nominal IRC frequency is 4 MHz. The IRC is
trimmed to 1 % accuracy.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
26 of 47
A
7.23.1 Features
R
The VBAT pin supplies power only to the RTC and the Battery RAM. These two functions
require a minimum of power to operate, which can be supplied by an external battery.
D
The RTC is a set of counters for measuring time when system power is on, and optionally
when it is off. It uses little power in Power-down mode. On the LPC2387, the RTC can be
clocked by a separate 32.768 kHz oscillator, or by a programmable prescale divider based
on the APB clock. Also, the RTC is powered by its own power supply pin, VBAT, which can
be connected to a battery or to the same 3.3 V supply used by the rest of the device.
FT
7.23 RTC and battery RAM
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
Upon power-up or any chip reset, the LPC2387 uses the IRC as the clock source.
Software may later switch to one of the other available clock sources.
D
FT
FT
A
A
R
R
D
Main oscillator
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
7.24.1.2
A
A
A
A
A
NXP Semiconductors
D
D
The main oscillator can be used as the clock source for the CPU, with or without using the
PLL. The main oscillator operates at frequencies of 1 MHz to 24 MHz. This frequency can
be boosted to a higher frequency, up to the maximum CPU operating frequency, by the
PLL. The clock selected as the PLL input is PLLCLKIN. The ARM processor clock
frequency is referred to as CCLK elsewhere in this document. The frequencies of
PLLCLKIN and CCLK are the same value unless the PLL is active and connected. The
clock frequency for each peripheral can be selected individually and is referred to as
PCLK. Refer to Section 7.24.2 for additional information.
R
A
The PLL accepts an input clock frequency in the range of 32 kHz to 50 MHz. The input
frequency is multiplied up to a high frequency, then divided down to provide the actual
clock used by the CPU and the USB block.
The PLL input, in the range of 32 kHz to 50 MHz, may initially be divided down by a value
‘N’, which may be in the range of 1 to 256. This input division provides a wide range of
output frequencies from the same input frequency.
Following the PLL input divider is the PLL multiplier. This can multiply the input divider
output through the use of a Current Controlled Oscillator (CCO) by a value ‘M’, in the
range of 1 through 32768. The resulting frequency must be in the range of 275 MHz to
550 MHz. The multiplier works by dividing the CCO output by the value of M, then using a
phase-frequency detector to compare the divided CCO output to the multiplier input. The
error value is used to adjust the CCO frequency.
The PLL is turned off and bypassed following a chip Reset and by entering Power-down
mode. PLL is enabled by software only. The program must configure and activate the PLL,
wait for the PLL to Lock, then connect to the PLL as a clock source.
7.24.3 Wake-up timer
The LPC2387 begins operation at power-up and when awakened from Power-down mode
by using the 4 MHz IRC oscillator as the clock source. This allows chip operation to
resume quickly. If the main oscillator or the PLL is needed by the application, software will
need to enable these features and wait for them to stabilize before they are used as a
clock source.
When the main oscillator is initially activated, the wake-up timer allows software to ensure
that the main oscillator is fully functional before the processor uses it as a clock source
and starts to execute instructions. This is important at power on, all types of Reset, and
whenever any of the aforementioned functions are turned off for any reason. Since the
oscillator and other functions are turned off during Power-down mode, any wake-up of the
processor from Power-down mode makes use of the wake-up Timer.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
27 of 47
A
7.24.2 PLL
R
The RTC oscillator can be used as the clock source for the RTC and/or the WDT. Also, the
RTC oscillator can be used to drive the PLL and the CPU.
D
RTC oscillator
FT
7.24.1.3
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
The Wake-up Timer monitors the crystal oscillator to check whether it is safe to begin
code execution. When power is applied to the chip, or when some event caused the chip
to exit Power-down mode, some time is required for the oscillator to produce a signal of
sufficient amplitude to drive the clock logic. The amount of time depends on many factors,
including the rate of VDD(3V3) ramp (in the case of power on), the type of crystal and its
electrical characteristics (if a quartz crystal is used), as well as any other external circuitry
(e.g., capacitors), and the characteristics of the oscillator itself under the existing ambient
conditions.
D
FT
FT
A
A
R
R
D
D
D
R
A
Idle mode
In Idle mode, execution of instructions is suspended until either a Reset or interrupt
occurs. Peripheral functions continue operation during Idle mode and may generate
interrupts to cause the processor to resume execution. Idle mode eliminates dynamic
power used by the processor itself, memory systems and related controllers, and internal
buses.
7.24.4.2
Sleep mode
In Sleep mode, the oscillator is shut down and the chip receives no internal clocks. The
processor state and registers, peripheral registers, and internal SRAM values are
preserved throughout Sleep mode and the logic levels of chip pins remain static. The
output of the IRC is disabled but the IRC is not powered down for a fast wake-up later. The
32 kHz RTC oscillator is not stopped because the RTC interrupts may be used as the
wake-up source. The PLL is automatically turned off and disconnected. The CCLK and
USB clock dividers automatically get reset to zero.
The Sleep mode can be terminated and normal operation resumed by either a Reset or
certain specific interrupts that are able to function without clocks. Since all dynamic
operation of the chip is suspended, Sleep mode reduces chip power consumption to a
very low value. The flash memory is left on in Sleep mode, allowing a very quick wake-up.
On the wake-up of Sleep mode, if the IRC was used before entering Sleep mode, the
code execution and peripherals activities will resume after 4 cycles expire. If the main
external oscillator was used, the code execution will resume when 4096 cycles expire.
The customers need to reconfigure the PLL and clock dividers accordingly.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
28 of 47
A
7.24.4.1
R
The LPC2387 also implements a separate power domain in order to allow turning off
power to the bulk of the device while maintaining operation of the RTC and a small SRAM,
referred to as the Battery RAM.
D
The LPC2387 supports a variety of power control features. There are four special modes
of processor power reduction: Idle mode, Sleep mode, and Power-down mode. The CPU
clock rate may also be controlled as needed by changing clock sources, reconfiguring
PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power
versus processing speed based on application requirements. In addition, Peripheral
Power Control allows shutting down the clocks to individual on-chip peripherals, allowing
fine tuning of power consumption by eliminating all dynamic power use in any peripherals
that are not required for the application. Each of the peripherals has its own clock divider
which provides even better power control.
FT
7.24.4 Power control
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
FT
FT
A
A
R
R
D
D
Power-down mode does everything that Sleep mode does, but also turns off the IRC
oscillator and the flash memory. This saves more power, but requires waiting for
resumption of flash operation before execution of code or data access in the flash memory
can be accomplished.
F
FT
FT
A
A
R
R
D
D
D
Power-down mode
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
7.24.4.3
A
A
A
A
A
NXP Semiconductors
D
D
R
A
The 3.3 V (VDD(3V3)) pins power both the on-chip DC-to-DC converter and the I/O pads.
These pins provide the power for the CPU and most of the peripherals. If power is
removed from the VDD(3V3) pins, the CPU and related peripherals stop.
The VBAT pin supplies power only to the RTC and the Battery RAM. These two functions
require a minimum of power to operate, which can be supplied by an external battery.
7.25 System control
7.25.1 Reset
Reset has four sources on the LPC2387: the RESET pin, the Watchdog reset, power-on
reset, and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input
pin. Assertion of chip Reset by any source, once the operating voltage attains a usable
level, starts the Wake-up timer (see description in Section 7.24.3 “Wake-up timer”),
causing reset to remain asserted until the external Reset is de-asserted, the oscillator is
running, a fixed number of clocks have passed, and the flash controller has completed its
initialization.
When the internal Reset is removed, the processor begins executing at address 0, which
is initially the Reset vector mapped from the Boot Block. At that point, all of the processor
and peripheral registers have been initialized to predetermined values.
7.25.2 Brownout detection
The LPC2387 includes 2-stage monitoring of the voltage on the VDD(3V3) pins. If this
voltage falls below 2.95 V, the BOD asserts an interrupt signal to the Vectored Interrupt
Controller. This signal can be enabled for interrupt in the Interrupt Enable Register in the
VIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a
dedicated status register.
The second stage of low-voltage detection asserts Reset to inactivate the LPC2387 when
the voltage on the VDD(3V3) pins falls below 2.65 V. This Reset prevents alteration of the
flash as operation of the various elements of the chip would otherwise become unreliable
due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point
the power-on reset circuitry maintains the overall Reset.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
29 of 47
A
The LPC2387 provides two independent power domains that allow the bulk of the device
to have power removed while maintaining operation of the RTC and the Battery RAM.
R
Power domains
D
7.24.4.4
FT
On the wake-up of Power-down mode, if the IRC was used before entering Power-down
mode, it will take IRC 60 μs to start-up. After this 4 IRC cycles will expire before the code
execution can then be resumed if the code was running from SRAM. In the meantime, the
flash wake-up timer then counts 4 MHz IRC clock cycles to make the 100 μs flash start-up
time. When it times out, access to the flash will be allowed. The customers need to
reconfigure the PLL and clock dividers accordingly.
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
Both the 2.95 V and 2.65 V thresholds include some hysteresis. In normal operation, this
hysteresis allows the 2.95 V detection to reliably interrupt, or a regularly executed event
loop to sense the condition.
D
FT
FT
A
A
R
R
D
D
D
7.25.3 Code security (Code Read Protection - CRP)
R
A
Running an application with level CRP3 selected fully disables any access to chip via the
JTAG pins and the ISP. This mode effectively disables ISP override using P2[10] pin, too.
It is up to the user’s application to provide (if needed) flash update mechanism using IAP
calls or call reinvoke ISP command to enable flash update via UART0.
CAUTION
If level three Code Read Protection (CRP3) is selected, no future factory testing can be
performed on the device.
7.25.4 AHB
The LPC2387 implements two AHB in order to allow the Ethernet block to operate without
interference caused by other system activity. The primary AHB, referred to as AHB1,
includes the Vectored Interrupt Controller, GPDMA controller, USB interface, and 16 kB
SRAM primarily intended for use by the USB.
The second AHB, referred to as AHB2, includes only the Ethernet block and an
associated 16 kB SRAM. In addition, a bus bridge is provided that allows the secondary
AHB to be a bus master on AHB1, allowing expansion of Ethernet buffer space into
unused space in memory residing on AHB1.
In summary, bus masters with access to AHB1 are the ARM7 itself, the USB block, the
GPDMA function, and the Ethernet block (via the bus bridge from AHB2). Bus masters
with access to AHB2 are the ARM7 and the Ethernet block.
7.25.5 External interrupt inputs
The LPC2387 include up to 46 edge sensitive interrupt inputs combined with up to to four
level sensitive external interrupt inputs as selectable pin functions. The external interrupt
inputs can optionally be used to wake up the processor from Power-down mode.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
30 of 47
A
CRP2 disables access to chip via the JTAG and only allows full flash erase and update
using a reduced set of the ISP commands.
R
CRP1 disables access to chip via the JTAG and allows partial flash update (excluding
flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is
required and flash field updates are needed but all sectors can not be erased.
D
There are three levels of the Code Read Protection.
FT
This feature of the LPC2387 allows user to enable different levels of security in the system
so that access to the on-chip flash and use of the JTAG and ISP can be restricted. When
needed, CRP is invoked by programming a specific pattern into a dedicated flash location.
IAP commands are not affected by the CRP.
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
FT
FT
A
A
R
R
D
D
The memory mapping control alters the mapping of the interrupt vectors that appear at the
beginning at address 0x0000 0000. Vectors may be mapped to the bottom of the Boot
ROM or the SRAM. This allows code running in different memory spaces to have control
of the interrupts.
F
FT
FT
A
A
R
R
D
D
D
7.25.6 Memory mapping control
A
A
A
A
A
NXP Semiconductors
D
D
R
A
FT
D
R
7.26 Emulation and debugging
A
The LPC2387 supports emulation and debugging via a JTAG serial port. A trace port
allows tracing program execution. Debugging and trace functions are multiplexed only
with GPIOs on P2[0] to P2[9]. This means that all communication, timer, and interface
peripherals residing on other pins are available during the development and debugging
phase as they are when the application is run in the embedded system itself.
7.26.1 EmbeddedICE
The EmbeddedICE logic provides on-chip debug support. The debugging of the target
system requires a host computer running the debugger software and an EmbeddedICE
protocol convertor. The EmbeddedICE protocol convertor converts the Remote Debug
Protocol commands to the JTAG data needed to access the ARM7TDMI-S core present
on the target system.
The ARM core has a Debug Communication Channel (DCC) function built-in. The DCC
allows a program running on the target to communicate with the host debugger or another
separate host without stopping the program flow or even entering the debug state. The
DCC is accessed as a co-processor 14 by the program running on the ARM7TDMI-S
core. The DCC allows the JTAG port to be used for sending and receiving data without
affecting the normal program flow. The DCC data and control registers are mapped in to
addresses in the EmbeddedICE logic.
The JTAG clock (TCK) must be slower than 1⁄6 of the CPU clock (CCLK) for the JTAG
interface to operate.
7.26.2 Embedded trace
Since the LPC2387 has significant amounts of on-chip memories, it is not possible to
determine how the processor core is operating simply by observing the external pins. The
ETM provides real-time trace capability for deeply embedded processor cores. It outputs
information about processor execution to a trace port. A software debugger allows
configuration of the ETM using a JTAG interface and displays the trace information that
has been captured.
The ETM is connected directly to the ARM core and not to the main AMBA system bus. It
compresses the trace information and exports it through a narrow trace port. An external
Trace Port Analyzer captures the trace information under software debugger control. The
trace port can broadcast the Instruction trace information. Instruction trace (or PC trace)
shows the flow of execution of the processor and provides a list of all the instructions that
were executed. Instruction trace is significantly compressed by only broadcasting branch
addresses as well as a set of status signals that indicate the pipeline status on a cycle by
cycle basis. Trace information generation can be controlled by selecting the trigger
resource. Trigger resources include address comparators, counters and sequencers.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
31 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
FT
LPC2387
FT
FT
D
R
R
FT
FT
FT
FT
Fast communication chip
A
A
A
A
R
R
D
D
D
NXP Semiconductors
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
Since trace information is compressed the software debugger requires a static image of
the code being executed. Self-modifying code can not be traced because of this
restriction.
D
FT
FT
A
A
R
R
D
D
D
7.26.3 RealMonitor
R
A
32 of 47
A
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
R
Product data sheet
D
LPC2387_1
FT
RealMonitor is a configurable software module, developed by ARM Inc., which enables
real-time debug. It is a lightweight debug monitor that runs in the background while users
debug their foreground application. It communicates with the host using the DCC, which is
present in the EmbeddedICE logic. The LPC2387 contains a specific configuration of
RealMonitor software programmed into the on-chip ROM memory.
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
V
+4.6
V
−0.5
+4.6
V
−0.5
+5.1
V
[2]
−0.5
+6.0
V
other I/O pins
[2][3]
−0.5
VDD(3V3) +
0.5
V
R
+4.6
−0.5
A
for the RTC
IDD
supply current
per supply pin
[4]
-
100
mA
ISS
ground current
per ground pin
[4]
-
100
mA
[5]
−40
+125
°C
-
1.5
W
−2 000
+2 000
V
storage temperature
Ptot(pack)
total power dissipation (per package)
based on package
heat transfer, not
device power
consumption
Vesd
electrostatic discharge voltage
human body
model; all pins
[1]
D
−0.5
D
V
VDD(DCDC)(3V3) DC-to-DC converter supply voltage
(3.3 V)
Tstg
[6]
The following applies to the Limiting values:
a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive
static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated
maximum.
b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to VSS unless
otherwise noted.
[2]
Including voltage on outputs in 3-state mode.
[3]
Not to exceed 4.6 V.
[4]
The peak current is limited to 25 times the corresponding maximum current.
[5]
Dependent on package type.
[6]
Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 kΩ series resistor.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
F
3.6
FT
3.0
A
V
R
3.6
D
3.0
5 V tolerant I/O
pins; only valid
when the VDD(3V3)
supply voltage is
present
FT
FT
core and external
rail
input voltage
A
A
supply voltage (3.3 V)
VI
R
R
VDD(3V3)
on ADC related
pins
D
D
Unit
analog input voltage
A
FT
FT
Max
VIA
R
A
A
Min
input voltage on pin VREF
D
R
R
Conditions
Vi(VREF)
R
A
D
D
Parameter
input voltage on pin VBAT
D
R
FT
FT
A
A
R
R
D
D
D
Symbol
analog 3.3 V pad supply voltage
FT
FT
FT
FT
Table 4.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134).[1]
Vi(VBAT)
A
A
A
A
R
R
D
D
D
8. Limiting values
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
VDDA
A
A
A
A
A
NXP Semiconductors
33 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
R
FT
FT
A
A
R
D
D
Min
Typ[1]
Max
Unit
VDD(3V3)
supply voltage (3.3 V)
core and external rail
3.0
3.3
3.6
V
VDD(DCDC)(3V3)
DC-to-DC converter
supply voltage (3.3 V)
3.0
3.3
3.6
V
VDDA
analog 3.3 V pad supply
voltage
3.0
3.3
3.6
V
Vi(VBAT)
input voltage on pin
VBAT
2.0
3.3
3.6
V
Vi(VREF)
input voltage on pin
VREF
2.5
3.3
VDDA
V
R
Conditions
A
-
3
μA
IIH
HIGH-level input
current
VI = VDD(3V3); no
pull-down
-
-
3
μA
IOZ
OFF-state output
current
VO = 0 V; VO = VDD(3V3);
no pull-up/down
-
-
3
μA
Ilatch
I/O latch-up current
−(0.5VDD(3V3)) < VI <
(1.5VDD(3V3));
-
-
100
mA
0
-
5.5
V
0
-
VDD(3V3)
V
Tj < 125 °C
VI
input voltage
pin configured to provide
a digital function
VO
output voltage
output active
VIH
HIGH-level input
voltage
2.0
-
-
V
VIL
LOW-level input voltage
-
-
0.8
V
Vhys
hysteresis voltage
-
0.4
-
V
VDD(3V3) −
0.4
-
-
V
VOH
HIGH-level output
voltage
IOH = −4 mA
[6]
VOL
LOW-level output
voltage
IOL = −4 mA
[6]
-
-
0.4
V
IOH
HIGH-level output
current
VOH = VDD(3V3) − 0.4 V
[6]
−4
-
-
mA
IOL
LOW-level output
current
VOL = 0.4 V
[6]
4
-
-
mA
IOHS
HIGH-level short-circuit VOH = 0 V
output current
[7]
-
-
−45
mA
IOLS
LOW-level short-circuit
output current
VOL = VDDA
[7]
-
-
50
mA
Ipd
pull-down current
VI = 5 V
[8]
10
50
150
μA
Ipu
pull-up current
VI = 0 V
−15
−50
−85
μA
0
0
0
μA
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
34 of 47
A
-
R
LOW-level input current VI = 0 V; no pull-up
D
IIL
FT
Standard port pins, RESET, RTCK
LPC2387_1
F
D
D
Parameter
VDD(3V3) < VI < 5 V
A
FT
FT
A
A
R
R
D
D
D
Symbol
[8]
FT
FT
FT
FT
Table 5.
Static characteristics
Tamb = −40 °C to +85 °C for commercial applications, unless otherwise specified.
[3][4][5]
A
A
A
A
R
R
D
D
D
9. Static characteristics
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
[2]
A
A
A
A
A
NXP Semiconductors
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
15
-
mA
CCLK = 72 MHz
-
63
-
mA
CCLK = 10 MHz
-
21
-
mA
CCLK = 72 MHz
-
92
-
mA
CCLK = 10 MHz
-
27
-
mA
CCLK = 72 MHz
-
125
-
mA
-
150
-
μA
F
-
FT
VDD(DCDC)(3V3) = 3.3 V;
Tamb = 25 °C; code
FT
A
A
R
R
CCLK = 10 MHz
Unit
D
Max
D
Typ[1]
D
D
R
A
FT
while(1){}
D
R
executed from flash; no
peripherals enabled;
PCLK = CCLK
A
all peripherals enabled;
PCLK = CCLK / 8
all peripherals enabled;
PCLK = CCLK
IDD(DCDC)pd(3V3)
power-down mode
DC-to-DC converter
supply current (3.3 V)
VDD(DCDC)(3V3) = 3.3 V;
Tamb = 25 °C
IBATact
active mode battery
supply current
DC-to-DC converter on
[9]
-
20
-
μA
DC-to-DC converter off
[9]
-
28
-
μA
V
I2C-bus pins (P0[27] and P0[28])
VIH
HIGH-level input
voltage
0.7VDD(3V3) -
-
VIL
LOW-level input voltage
-
-
0.3VDD(3V3) V
Vhys
hysteresis voltage
-
0.5VDD(3V3) -
V
-
-
0.4
V
-
2
4
μA
-
10
22
μA
VOL
LOW-level output
voltage
IOLS = 3 mA
[6]
ILI
input leakage current
VI = VDD(3V3)
[10]
VI = 5 V
Oscillator pins
Vi(XTAL1)
input voltage on pin
XTAL1
0
-
1.8
V
Vo(XTAL2)
output voltage on pin
XTAL2
0
-
1.8
V
Vi(RTCX1)
input voltage on pin
RTCX1
0
-
1.8
V
Vo(RTCX2)
output voltage on pin
RTCX2
0
-
1.8
V
LPC2387_1
Product data sheet
A
FT
FT
A
A
R
R
D
D
D
IDD(DCDC)act(3V3) active mode DC-to-DC
converter supply
current (3.3 V)
Min
Conditions
FT
FT
FT
FT
Parameter
A
A
A
A
R
R
D
D
D
Table 5.
Static characteristics …continued
Tamb = −40 °C to +85 °C for commercial applications, unless otherwise specified.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Symbol
A
A
A
A
A
NXP Semiconductors
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
35 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
OFF-state output
current
0 V < VI < 3.3 V
-
-
±10
μA
VBUS
bus supply voltage
-
-
5.25
V
VDI
differential input
sensitivity voltage
|(D+) − (D−)|
0.2
-
-
V
VCM
differential common
mode voltage range
includes VDI range
0.8
-
2.5
V
Vth(rs)se
single-ended receiver
switching threshold
voltage
0.8
-
2.0
V
VOL
LOW-level output
voltage for
low-/full-speed
RL of 1.5 kΩ to 3.6 V
-
-
0.18
V
VOH
HIGH-level output
voltage (driven) for
low-/full-speed
RL of 15 kΩ to GND
2.8
-
3.5
V
Ctrans
transceiver capacitance pin to GND
-
-
20
pF
ZDRV
driver output
with 33 Ω series resistor;
impedance for driver
steady state drive
which is not high-speed
capable
36
-
44.1
Ω
Rpu
pull-up resistance
1.1
-
1.9
kΩ
F
IOZ
FT
USB pins
FT
A
A
R
Unit
R
Max
D
Typ[1]
D
Min
D
D
R
A
FT
The RTC typically fails when Vi(VBAT) drops below 1.6 V.
[3]
Including voltage on outputs in 3-state mode.
[4]
VDD(3V3) supply voltages must be present.
[5]
3-state outputs go into 3-state mode when VDD(3V3) is grounded.
[6]
Accounts for 100 mV voltage drop in all supply lines.
[7]
Only allowed for a short time period.
[8]
Minimum condition for VI = 4.5 V, maximum condition for VI = 5.5 V.
[9]
On pin VBAT.
[10] To VSS.
[11] Includes external resistors of 18 Ω ± 1 % on D+ and D−.
Table 6.
ADC static characteristics
VDDA = 2.5 V to 3.6 V; Tamb = −40 °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz.
Symbol
Parameter
VIA
analog input voltage
Cia
analog input capacitance
ED
differential linearity error
Conditions
Min
Typ
Max
Unit
0
-
VDDA
V
-
-
1
pF
[1][2][3]
-
-
±1
LSB
integral non-linearity
[1][4]
-
-
±2
LSB
offset error
[1][5]
-
-
±3
LSB
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
36 of 47
A
[2]
R
SoftConnect = ON
D
[11]
Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
EO
A
FT
FT
A
A
R
R
D
D
D
Conditions
EL(adj)
FT
FT
FT
FT
Parameter
[1]
A
A
A
A
R
R
D
D
D
Table 5.
Static characteristics …continued
Tamb = −40 °C to +85 °C for commercial applications, unless otherwise specified.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Symbol
A
A
A
A
A
NXP Semiconductors
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
-
±0.5
%
ET
absolute error
-
-
±4
LSB
Rvsi
voltage source interface
resistance
[8]
-
-
40
kΩ
R
FT
FT
A
A
R
D
D
R
A
FT
D
-
[1][7]
F
gain error
D
Unit
D
Max
R
A
Conditions: VSSA = 0 V, VDDA = 3.3 V.
[2]
The ADC is monotonic, there are no missing codes.
[3]
The differential linearity error (ED) is the difference between the actual step width and the ideal step width. See Figure 4.
[4]
The integral non-linearity (EL(adj)) is the peak difference between the center of the steps of the actual and the ideal transfer curve after
appropriate adjustment of gain and offset errors. See Figure 4.
[5]
The offset error (EO) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the
ideal curve. See Figure 4.
[6]
The gain error (EG) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset
error, and the straight line which fits the ideal transfer curve. See Figure 4.
[7]
The absolute error (ET) is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated
ADC and the ideal transfer curve. See Figure 4.
[8]
See Figure 5.
LPC2387_1
Product data sheet
A
FT
FT
A
A
R
R
D
D
D
Typ
[1]
Conditions
FT
FT
FT
FT
Min
[1][6]
EG
Parameter
A
A
A
A
R
R
D
D
D
Table 6.
ADC static characteristics …continued
VDDA = 2.5 V to 3.6 V; Tamb = −40 °C to +85 °C unless otherwise specified; ADC frequency 4.5 MHz.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
Symbol
A
A
A
A
A
NXP Semiconductors
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
37 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
gain
error
EG
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
offset
error
EO
FT
LPC2387
FT
FT
NXP Semiconductors
D
D
R
1023
A
FT
D
R
1022
A
1021
1020
1019
1018
(2)
7
code
out
(1)
6
5
(5)
4
(4)
3
(3)
2
1 LSB
(ideal)
1
0
1
2
3
4
5
6
7
1018
1019
1020
1021
1022
1023
1024
VIA (LSBideal)
offset error
EO
1 LSB =
VDDA − VSSA
1024
002aac046
(1) Example of an actual transfer curve.
(2) The ideal transfer curve.
(3) Differential linearity error (ED).
(4) Integral non-linearity (EL(adj)).
(5) Center of a step of the actual transfer curve.
Fig 4. ADC characteristics
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
38 of 47
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
D
Rvsi
D
ADx[y]
FT
20 kΩ
R
ADx[y]SAMPLE
FT
A
A
R
R
D
LPC2364/66/68
A
A
A
A
A
NXP Semiconductors
A
FT
5 pF
D
3 pF
R
A
VEXT
VSS
002aac575
Fig 5. Suggested ADC interface - LPC2387 AD0[y] pin
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
39 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
R
FT
FT
A
A
R
10 % to 90 %
8.5
-
13.8
ns
fall time
10 % to 90 %
7.7
-
13.7
ns
tFRFM
differential rise and fall time
matching
tr / tf
-
-
109
%
VCRS
output signal crossover voltage
1.3
-
2.0
V
tFEOPT
source SE0 interval of EOP
see Figure 7
160
-
175
ns
tFDEOP
source jitter for differential transition
to SE0 transition
see Figure 7
−2
-
+5
ns
tJR1
receiver jitter to next transition
−18.5
-
+18.5
ns
tJR2
receiver jitter for paired transitions
−9
-
+9
ns
40
-
-
ns
82
-
-
ns
Min
Typ[2]
Max
Unit
tEOPR1
EOP width at receiver
must reject as
EOP; see
Figure 7
[1]
tEOPR2
EOP width at receiver
must accept as
EOP; see
Figure 7
[1]
Characterized but not implemented as production test. Guaranteed by design.
Table 8.
Dynamic characteristics
Tamb = −40 °C to +85 °C for commercial applications; VDD(3V3) over specified ranges.[1]
External clock
fosc
oscillator frequency
1
-
24
MHz
Tcy(clk)
clock cycle time
42
-
1000
ns
tCHCX
clock HIGH time
Tcy(clk) × 0.4
-
-
ns
tCLCX
clock LOW time
Tcy(clk) × 0.4
-
-
ns
tCLCH
clock rise time
-
-
5
ns
tCHCL
clock fall time
-
-
5
ns
pins (P0[27] and P0[28])
tf(o)
output fall time
VIH to VIL
20 + 0.1 × Cb[3]
-
-
ns
SPI_MISO set-up time
Tamb = 25 °C;
measured in
SPI Master
mode; see
Figure 8
-
11
-
ns
SSP interface
tsu(SPI_MISO)
[1]
Parameters are valid over operating temperature range unless otherwise specified.
[2]
Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
[3]
Bus capacitance Cb in pF, from 10 pF to 400 pF.
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
40 of 47
A
rise time
tf
R
tr
D
Unit
FT
Max
A
Typ
R
Min
10 % to 90 %
D
D
Conditions
I2C-bus
F
D
D
Parameter
Conditions
A
FT
FT
A
A
R
R
D
D
D
Symbol
Parameter
FT
FT
FT
FT
Table 7.
Dynamic characteristics of USB pins (full-speed)
CL = 50 pF; Rpu = 1.5 kΩ on D+ to VDD(3V3), unless otherwise specified.
Symbol
A
A
A
A
R
R
D
D
D
10. Dynamic characteristics
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
[1]
A
A
A
A
A
NXP Semiconductors
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
0.2VDD + 0.9 V
D
D
0.2VDD − 0.1 V
R
A
tCHCX
tCLCH
D
tCLCX
FT
tCHCL
R
Tcy(clk)
A
002aaa907
VDD = 1.8 V.
Fig 6. External clock timing
tPERIOD
crossover point
extended
crossover point
differential
data lines
source EOP width: tFEOPT
differential data to
SE0/EOP skew
n × tPERIOD + tFDEOP
receiver EOP width: tEOPR1, tEOPR2
002aab561
Fig 7. Differential data-to-EOP transition skew and EOP width
shifting edges
SCK
sampling edges
MOSI
MISO
tsu(SPI_MISO)
002aad326
Fig 8. MISO line set-up time in SSP Master mode
LPC2387_1
Product data sheet
FT
FT
FT
FT
0.45 V
A
A
A
A
R
R
D
D
D
10.1 Timing
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
VDD − 0.5 V
A
A
A
A
A
NXP Semiconductors
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
41 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
R
D
11.1 Suggested USB interface solutions
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
11. Application information
A
A
A
A
A
NXP Semiconductors
D
D
R
A
FT
D
VDD(3V3)
R
A
USB_UP_LED
USB_CONNECT
LPC23XX
soft-connect switch
R1
1.5 kΩ
VBUS
USB_D+ RS = 33 Ω
USB-B
connector
USB_D− RS = 33 Ω
VSS
002aac578
Fig 9. LPC2387 USB interface on a self-powered device
VDD(3V3)
R2
LPC23XX
USB_UP_LED
R1
1.5 kΩ
VBUS
USB_D+ RS = 33 Ω
USB-B
connector
USB_D− RS = 33 Ω
VSS
002aac579
Fig 10. LPC2387 USB interface on a bus-powered device
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
42 of 47
D
D
D
D
D
R
R
R
R
R
A
A
A
A
A
FT
FT
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
12. Package outline
FT
LPC2387
FT
FT
NXP Semiconductors
D
FT
FT
A
A
R
R
D
LQFP100: plastic low profile quad flat package; 100 leads; body 14 x 14 x 1.4 mm
SOT407-1
D
D
R
A
FT
D
R
A
c
y
X
A
51
75
50
76
ZE
e
E HE
A A2
(A 3)
A1
w M
θ
bp
Lp
pin 1 index
L
100
detail X
26
25
1
ZD
e
v M A
w M
bp
D
B
HD
v M B
0
5
10 mm
scale
DIMENSIONS (mm are the original dimensions)
UNIT
A
max.
A1
A2
A3
bp
c
D (1)
E (1)
e
mm
1.6
0.15
0.05
1.45
1.35
0.25
0.27
0.17
0.20
0.09
14.1
13.9
14.1
13.9
0.5
HD
HE
16.25 16.25
15.75 15.75
L
Lp
v
w
y
1
0.75
0.45
0.2
0.08
0.08
Z D (1) Z E (1)
1.15
0.85
1.15
0.85
θ
7o
o
0
Note
1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
SOT407-1
136E20
MS-026
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
00-02-01
03-02-20
Fig 11. Package outline SOT407-1 (LQFP100)
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
43 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
FT
Embedded Trace Macrocell
GPIO
General Purpose Input/Output
IrDA
Infrared Data Association
JTAG
Joint Test Action Group
MII
Media Independent Interface
PHY
Physical Layer
PLL
Phase-Locked Loop
PWM
Pulse Width Modulator
RMII
Reduced Media Independent Interface
SE0
Single Ended Zero
SPI
Serial Peripheral Interface
SSI
Serial Synchronous Interface
SSP
Synchronous Serial Port
TTL
Transistor-Transistor Logic
UART
Universal Asynchronous Receiver/Transmitter
USB
Universal Serial Bus
LPC2387_1
Product data sheet
A
ETM
R
End Of Packet
D
Digital Signal Processing
EOP
D
DSP
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
F
Direct Memory Access
FT
DMA
FT
Debug Communication Channel
A
DCC
A
Digital-to-Analog Converter
R
Controller Area Network
DAC
R
CAN
D
BrownOut Detection
D
BOD
FT
Advanced Peripheral Bus
A
APB
R
Advanced Microcontroller Bus Architecture
D
Advanced High-performance Bus
AMBA
A
FT
FT
AHB
R
A
A
Analog-to-Digital Converter
D
R
R
ADC
R
A
D
D
Description
D
R
FT
FT
A
A
R
R
D
D
D
Acronym
FT
FT
FT
FT
Abbreviations
A
A
A
A
R
R
D
D
D
Table 9.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
13. Abbreviations
A
A
A
A
A
NXP Semiconductors
44 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
F
D
D
FT
LPC2387_0.01
A
Product data sheet
R
20071106
Supersedes
D
LPC2387_1.00
Change notice
FT
Data sheet status
FT
A
A
R
R
D
Release date
R
-
LPC2387_1
A
Preliminary data sheet
D
Data sheet status updated to Product data sheet.
Product data sheet
A
FT
FT
A
A
R
R
D
D
D
Document ID
20071016
FT
FT
FT
FT
Revision history
LPC2387_0.01
A
A
A
A
R
R
D
D
D
Table 10.
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
14. Revision history
A
A
A
A
A
NXP Semiconductors
-
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
45 of 47
D
D
D
D
D
R
R
R
R
R
FT
FT
FT
FT
FT
LPC2387
D
R
R
FT
FT
FT
FT
A
A
A
A
R
R
D
D
D
Fast communication chip
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
F
D
FT
FT
A
A
R
R
D
15.1 Data sheet status
A
FT
FT
A
A
R
R
D
D
D
15. Legal information
A
A
A
A
A
NXP Semiconductors
D
D
R
Product status[3]
Definition
Objective [short] data sheet
Development
This document contains data from the objective specification for product development.
Preliminary [short] data sheet
Qualification
This document contains data from the preliminary specification.
Product [short] data sheet
Production
This document contains the product specification.
A
Document status[1][2]
FT
D
R
A
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
The term ‘short data sheet’ is explained in section “Definitions”.
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
15.2 Definitions
Draft — The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet — A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
15.3 Disclaimers
General — Information in this document is believed to be accurate and
reliable. However, NXP Semiconductors does not give any representations or
warranties, expressed or implied, as to the accuracy or completeness of such
information and shall have no liability for the consequences of use of such
information.
Right to make changes — NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
Suitability for use — NXP Semiconductors products are not designed,
authorized or warranted to be suitable for use in medical, military, aircraft,
space or life support equipment, nor in applications where failure or
malfunction of a NXP Semiconductors product can reasonably be expected to
result in personal injury, death or severe property or environmental damage.
NXP Semiconductors accepts no liability for inclusion and/or use of NXP
Semiconductors products in such equipment or applications and therefore
such inclusion and/or use is at the customer’s own risk.
Applications — Applications that are described herein for any of these
products are for illustrative purposes only. NXP Semiconductors makes no
representation or warranty that such applications will be suitable for the
specified use without further testing or modification.
Limiting values — Stress above one or more limiting values (as defined in
the Absolute Maximum Ratings System of IEC 60134) may cause permanent
damage to the device. Limiting values are stress ratings only and operation of
the device at these or any other conditions above those given in the
Characteristics sections of this document is not implied. Exposure to limiting
values for extended periods may affect device reliability.
Terms and conditions of sale — NXP Semiconductors products are sold
subject to the general terms and conditions of commercial sale, as published
at http://www.nxp.com/profile/terms, including those pertaining to warranty,
intellectual property rights infringement and limitation of liability, unless
explicitly otherwise agreed to in writing by NXP Semiconductors. In case of
any inconsistency or conflict between information in this document and such
terms and conditions, the latter will prevail.
No offer to sell or license — Nothing in this document may be interpreted or
construed as an offer to sell products that is open for acceptance or the grant,
conveyance or implication of any license under any copyrights, patents or
other industrial or intellectual property rights.
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
I2C-bus — logo is a trademark of NXP B.V.
SoftConnect — is a trademark of NXP B.V.
GoodLink — is a trademark of NXP B.V.
16. Contact information
For additional information, please visit: http://www.nxp.com
For sales office addresses, send an email to: [email protected]
LPC2387_1
Product data sheet
© NXP B.V. 2007. All rights reserved.
Rev. 01.00 — 6 November 2007
46 of 47
D
D
D
D
D
R
R
R
R
R
D
R
R
D
R
R
A
FT
FT
FT
A
A
R
R
D
D
D
R
A
F
FT
FT
A
A
R
R
D
D
D
D
FT
FT
A
A
R
D
D
24
25
25
25
26
26
26
26
26
27
27
27
27
28
28
28
29
29
29
29
29
30
30
30
31
31
31
31
32
33
34
40
41
42
42
43
44
45
46
46
46
46
46
46
47
R
D
R
A
R
A
All rights reserved.
For more information, please visit: http://www.nxp.com
For sales office addresses, please send an email to: [email protected]
Date of release: 6 November 2007
Document identifier: LPC2387_1
D
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section ‘Legal information’.
FT
7.21
Pulse width modulator . . . . . . . . . . . . . . . . . .
7.21.1
Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.22
Watchdog timer . . . . . . . . . . . . . . . . . . . . . . .
7.22.1
Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.23
RTC and battery RAM . . . . . . . . . . . . . . . . . .
7.23.1
Features. . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.24
Clocking and power control . . . . . . . . . . . . . .
7.24.1
Crystal oscillators . . . . . . . . . . . . . . . . . . . . . .
7.24.1.1 Internal RC oscillator . . . . . . . . . . . . . . . . . . .
7.24.1.2 Main oscillator . . . . . . . . . . . . . . . . . . . . . . . .
7.24.1.3 RTC oscillator . . . . . . . . . . . . . . . . . . . . . . . .
7.24.2
PLL. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.24.3
Wake-up timer . . . . . . . . . . . . . . . . . . . . . . . .
7.24.4
Power control . . . . . . . . . . . . . . . . . . . . . . . . .
7.24.4.1 Idle mode . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.24.4.2 Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . .
7.24.4.3 Power-down mode . . . . . . . . . . . . . . . . . . . . .
7.24.4.4 Power domains . . . . . . . . . . . . . . . . . . . . . . .
7.25
System control . . . . . . . . . . . . . . . . . . . . . . . .
7.25.1
Reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.25.2
Brownout detection . . . . . . . . . . . . . . . . . . . .
7.25.3
Code security (Code Read Protection - CRP)
7.25.4
AHB . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
7.25.5
External interrupt inputs . . . . . . . . . . . . . . . . .
7.25.6
Memory mapping control . . . . . . . . . . . . . . . .
7.26
Emulation and debugging . . . . . . . . . . . . . . .
7.26.1
EmbeddedICE . . . . . . . . . . . . . . . . . . . . . . . .
7.26.2
Embedded trace. . . . . . . . . . . . . . . . . . . . . . .
7.26.3
RealMonitor . . . . . . . . . . . . . . . . . . . . . . . . . .
8
Limiting values . . . . . . . . . . . . . . . . . . . . . . . .
9
Static characteristics . . . . . . . . . . . . . . . . . . .
10
Dynamic characteristics. . . . . . . . . . . . . . . . .
10.1
Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
11
Application information . . . . . . . . . . . . . . . . .
11.1
Suggested USB interface solutions . . . . . . . .
12
Package outline. . . . . . . . . . . . . . . . . . . . . . . .
13
Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . .
14
Revision history . . . . . . . . . . . . . . . . . . . . . . .
15
Legal information . . . . . . . . . . . . . . . . . . . . . .
15.1
Data sheet status . . . . . . . . . . . . . . . . . . . . . .
15.2
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . .
15.3
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . .
15.4
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . .
16
Contact information . . . . . . . . . . . . . . . . . . . .
17
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
© NXP B.V. 2007.
FT
FT
FT
FT
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Applications . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Ordering information . . . . . . . . . . . . . . . . . . . . . 3
Ordering options . . . . . . . . . . . . . . . . . . . . . . . . 3
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pinning information . . . . . . . . . . . . . . . . . . . . . . 5
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 5
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 5
Functional description . . . . . . . . . . . . . . . . . . 13
Architectural overview . . . . . . . . . . . . . . . . . . 13
On-chip flash programming memory . . . . . . . 14
On-chip SRAM . . . . . . . . . . . . . . . . . . . . . . . . 14
Memory map. . . . . . . . . . . . . . . . . . . . . . . . . . 14
Interrupt controller . . . . . . . . . . . . . . . . . . . . . 15
Interrupt sources. . . . . . . . . . . . . . . . . . . . . . . 16
Pin connect block . . . . . . . . . . . . . . . . . . . . . . 16
General purpose DMA controller . . . . . . . . . . 16
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Fast general purpose parallel I/O . . . . . . . . . . 17
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Ethernet . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
USB interface . . . . . . . . . . . . . . . . . . . . . . . . . 19
USB device controller . . . . . . . . . . . . . . . . . . . 19
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
CAN controller and acceptance filters . . . . . . 20
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
10-bit ADC . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
10-bit DAC . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
UARTs. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
SPI serial I/O controller. . . . . . . . . . . . . . . . . . 21
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
SSP serial I/O controller . . . . . . . . . . . . . . . . . 22
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
SD/MMC card interface . . . . . . . . . . . . . . . . . 22
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
I2C-bus serial I/O controllers. . . . . . . . . . . . . . 22
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
I2S-bus serial I/O controllers. . . . . . . . . . . . . . 23
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 23
General purpose 32-bit timers/external event
counters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
7.20.1
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
A
A
A
A
R
R
D
D
D
1
2
3
4
4.1
5
6
6.1
6.2
7
7.1
7.2
7.3
7.4
7.5
7.5.1
7.6
7.7
7.7.1
7.8
7.8.1
7.9
7.9.1
7.10
7.10.1
7.10.2
7.11
7.11.1
7.12
7.12.1
7.13
7.13.1
7.14
7.14.1
7.15
7.15.1
7.16
7.16.1
7.17
7.17.1
7.18
7.18.1
7.19
7.19.1
7.20
FT
FT
FT
FT
FT
LPC2387
Fast communication chip
17. Contents
A
A
A
A
A
NXP Semiconductors