Cypress CY7C1363C-133AXC 9-mbit (256 k ã 36/512 k ã 18) flow-through sram Datasheet

CY7C1361C, CY7C1363C
9-Mbit (256 K × 36/512 K × 18)
Flow-Through SRAM
9-Mbit (256 K × 36/512 K × 18) Flow-through SRAM
Features
Functional Description
■
Supports 100 MHz, 133 MHz bus operations
■
Supports 100 MHz bus operations (Automotive)
■
256 K × 36/512 K × 18 common I/O
■
3.3 V – 5% and +10% core power supply (VDD)
■
2.5 V or 3.3 V I/O power supply (VDDQ)
■
Fast clock-to-output times
❐ 6.5 ns (133-MHz version)
■
Provide high performance 2-1-1-1 access rate
■
User-selectable burst counter supporting Intel Pentium
interleaved or linear burst sequences
■
Separate processor and controller address strobes
■
Synchronous self-timed write
■
Asynchronous output enable
■
Available in Pb-free 100-pin TQFP package and non Pb-free
119-ball BGA package
■
TQFP available with 3-chip enable and 2-chip enable
■
IEEE 1149.1 JTAG-compatible boundary scan
■
“ZZ” sleep mode option
The CY7C1361C/CY7C1363C is a 3.3 V, 256 K × 36/512 K × 18
synchronous flow-through SRAMs, respectively designed to
interface with high speed microprocessors with minimum glue
logic. Maximum access delay from clock rise is 6.5 ns (133 MHz
version). A 2-bit on-chip counter captures the first address in a
burst and increments the address automatically for the rest of the
burst access. All synchronous inputs are gated by registers
controlled by a positive-edge-triggered clock input (CLK). The
synchronous inputs include all addresses, all data inputs,
address-pipelining chip enable (CE1), depth-expansion chip
enables (CE2 and CE3[1]), burst control inputs (ADSC, ADSP,
and ADV), write enables (BWx, and BWE), and global write
(GW). Asynchronous inputs include the output enable (OE) and
the ZZ pin.
The CY7C1361C/CY7C1363C enables either interleaved or
linear burst sequences, selected by the MODE input pin. A HIGH
selects an interleaved burst sequence, while a LOW selects a
linear burst sequence. Burst accesses can be initiated with the
processor address strobe (ADSP) or the cache controller
address strobe (ADSC) inputs. Address advancement is
controlled by the address advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
The CY7C1361C/CY7C1363C operates from a +3.3 V core
power supply while all outputs may operate with either a +2.5 or
+3.3 V supply. All inputs and outputs are JEDEC-standard
JESD8-5-compatible.
Selection Guide
Description
Maximum access time
Maximum operating current
Maximum CMOS standby current
133 MHz
100 MHz
Unit
6.5
8.5
ns
250
180
mA
Commercial/Industrial
40
40
mA
Automotive
–
60
mA
Note
1. CE3 is for A version of 100-pin TQFP (3 Chip Enable Option). 119-ball BGA is offered only in 2 Chip Enable.
Cypress Semiconductor Corporation
Document Number: 38-05541 Rev. *M
•
198 Champion Court
•
San Jose, CA 95134-1709
•
408-943-2600
Revised September 24, 2012
CY7C1361C, CY7C1363C
Logic Block Diagram – CY7C1361C
ADDRESS
REGISTER
A 0, A1, A
A [1:0]
MODE
BURST Q1
COUNTER
AND LOGIC
Q0
CLR
ADV
CLK
ADSC
ADSP
DQ D , DQP D
DQ D , DQP D
BW D
BYTE
BYTE
WRITE REGISTER
WRITE REGISTER
DQ C, DQP C
DQ C, DQP C
BW C
BYTE
BYTE
WRITE REGISTER
WRITE REGISTER
DQ B , DQP B
BW B
DQ B , DQP B
BYTE
BYTE
WRITE REGISTER
MEMORY
ARRAY
SENSE
AMPS
OUTPUT
BUFFERS
DQ s
DQP A
DQP B
DQP C
DQP D
WRITE REGISTER
DQ A , DQP A
BW A
BWE
DQ A , DQPA
BYTE
BYTE
WRITE REGISTER
WRITE REGISTER
INPUT
REGISTERS
GW
ENABLE
REGISTER
CE1
CE2
CE3
OE
SLEEP
CONTROL
ZZ
Logic Block Diagram – CY7C1363C
A0,A1,A
ADDRESS
REGISTER
A[1:0]
MODE
BURST Q1
COUNTER AND
LOGIC
CLR
Q0
ADV
CLK
ADSC
ADSP
BW B
DQ B ,DQP B
WRITE REGISTER
BW A
DQ A ,DQP A
WRITE REGISTER
DQ B ,DQP B
WRITE DRIVER
MEMORY
ARRAY
SENSE
AMPS
OUTPUT
BUFFERS
DQs
DQP A
DQP B
DQ A ,DQP A
WRITE DRIVER
BWE
GW
CE 1
CE 2
CE 3
ENABLE
REGISTER
INPUT
REGISTERS
OE
ZZ
SLEEP
CONTROL
Document Number: 38-05541 Rev. *M
Page 2 of 34
CY7C1361C, CY7C1363C
Contents
Pin Configurations ........................................................... 4
Pin Definitions .................................................................. 7
Functional Overview ........................................................ 8
Single Read Accesses ................................................ 8
Single Write Accesses Initiated by ADSP ................... 8
Single Write Accesses Initiated by ADSC ................... 9
Burst Sequences ......................................................... 9
Interleaved Burst Address Table ................................. 9
Linear Burst Address Table ......................................... 9
Sleep Mode ................................................................. 9
ZZ Mode Electrical Characteristics .............................. 9
Truth Table ...................................................................... 10
Partial Truth Table for Read/Write ................................ 11
Partial Truth Table for Read/Write ................................ 11
IEEE 1149.1 Serial Boundary Scan (JTAG) .................. 12
Disabling the JTAG Feature ...................................... 12
Test Access Port (TAP) ............................................. 12
PERFORMING A TAP RESET .................................. 12
TAP REGISTERS ...................................................... 12
TAP Instruction Set ................................................... 12
TAP Controller State Diagram ....................................... 14
TAP Controller Block Diagram ...................................... 15
TAP Timing ...................................................................... 15
TAP AC Switching Characteristics ............................... 16
3.3 V TAP AC Test Conditions ....................................... 16
3.3 V TAP AC Output Load Equivalent ......................... 16
2.5 V TAP AC Test Conditions ....................................... 16
2.5 V TAP AC Output Load Equivalent ......................... 16
Document Number: 38-05541 Rev. *M
TAP DC Electrical Characteristics and
Operating Conditions ..................................................... 17
Identification Register Definitions ................................ 18
Scan Register Sizes ....................................................... 18
Instruction Codes ........................................................... 18
Boundary Scan Order .................................................... 19
Maximum Ratings ........................................................... 20
Operating Range ............................................................. 20
Neutron Soft Error Immunity ......................................... 20
Electrical Characteristics ............................................... 20
Capacitance .................................................................... 21
Thermal Resistance ........................................................ 21
AC Test Loads and Waveforms ..................................... 22
Switching Characteristics .............................................. 23
Timing Diagrams ............................................................ 24
Ordering Information ...................................................... 28
Ordering Code Definitions ......................................... 28
Package Diagrams .......................................................... 29
Acronyms ........................................................................ 31
Document Conventions ................................................. 31
Units of Measure ....................................................... 31
Document History Page ................................................. 32
Sales, Solutions, and Legal Information ...................... 34
Worldwide Sales and Design Support ....................... 34
Products .................................................................... 34
PSoC Solutions ......................................................... 34
Page 3 of 34
CY7C1361C, CY7C1363C
Pin Configurations
NC
NC
NC
CY7C1363C
(512 K × 18)
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
VDDQ
VSSQ
NC
NC
DQB
DQB
VSSQ
VDDQ
DQB
DQB
VSS/DNU
VDD
NC
VSS
DQB
DQB
VDDQ
VSSQ
DQB
DQB
DQPB
NC
VSSQ
VDDQ
NC
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
MODE
A
A
A
A
A1
A0
NC
NC
VSS
VDD
NC
A
A
A
A
A
A
A
A
DQPB
DQB
DQB
VDDQ
VSSQ
DQB
DQB
DQB
DQB
VSSQ
VDDQ
DQB
DQB
VSS
NC
VDD
ZZ
DQA
DQA
VDDQ
VSSQ
DQA
DQA
DQA
DQA
VSSQ
VDDQ
DQA
DQA
DQPA
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
CY7C1361C (A)
(256 K × 36)
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
MODE
A
A
A
A
A1
A0
NC
NC
VSS
VDD
NC
A
A
A
A
A
A
A
A
DQPC
DQC
DQC
VDDQ
VSSQ
DQC
DQC
DQC
DQC
VSSQ
VDDQ
DQC
DQC
VSS/DNU
VDD
NC
VSS
DQD
DQD
VDDQ
VSSQ
DQD
DQD
DQD
DQD
VSSQ
VDDQ
DQD
DQD
DQPD
A
A
CE1
CE2
NC
NC
BWB
BWA
CE3
VDD
VSS
CLK
GW
BWE
OE
ADSC
ADSP
ADV
A
A
A
A
CE1
CE2
BWD
BWC
BWB
BWA
CE3
VDD
VSS
CLK
GW
BWE
OE
ADSC
ADSP
ADV
A
A
Figure 1. 100-pin TQFP (14 × 20 × 1.4 mm) pinout (3 Chip Enables - A version)
Document Number: 38-05541 Rev. *M
A
NC
NC
VDDQ
VSSQ
NC
DQPA
DQA
DQA
VSSQ
VDDQ
DQA
DQA
VSS
NC
VDD
ZZ
DQA
DQA
VDDQ
VSSQ
DQA
DQA
NC
NC
VSSQ
VDDQ
NC
NC
NC
Page 4 of 34
CY7C1361C, CY7C1363C
Pin Configurations (continued)
NC
NC
VSS
VDD
NC
NC
A
A
A
A
A
A
A
MODE
A
A
A
A
A1
A0
Document Number: 38-05541 Rev. *M
NC
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
VDDQ
VSSQ
NC
NC
DQB
DQB
VSSQ
VDDQ
DQB
DQB
VSS/DNU
VDD
NC
VSS
DQB
DQB
VDDQ
VSSQ
DQB
DQB
DQPB
NC
VSSQ
VDDQ
NC
NC
NC
CY7C1363C
(512 K × 18)
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
A
NC
NC
VDDQ
VSSQ
NC
DQPA
DQA
DQA
VSSQ
VDDQ
DQA
DQA
VSS
NC
VDD
ZZ
DQA
DQA
VDDQ
VSSQ
DQA
DQA
NC
NC
VSSQ
VDDQ
NC
NC
NC
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
DQPB
DQB
DQB
VDDQ
VSSQ
DQB
DQB
DQB
DQB
VSSQ
VDDQ
DQB
DQB
VSS
NC
VDD
ZZ
DQA
DQA
VDDQ
VSSQ
DQA
DQA
DQA
DQA
VSSQ
VDDQ
DQA
DQA
DQPA
A
A
A
A
A1
A0
NC
NC
VSS
VDD
NC
NC
A
A
A
A
A
A
A
CY7C1361C
(256 K × 36)
80
79
78
77
76
75
74
73
72
71
70
69
68
67
66
65
64
63
62
61
60
59
58
57
56
55
54
53
52
51
MODE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
DQPC
DQC
DQC
VDDQ
VSSQ
DQC
DQC
DQC
DQC
VSSQ
VDDQ
DQC
DQC
VSS/DNU
VDD
NC
VSS
DQD
DQD
VDDQ
VSSQ
DQD
DQD
DQD
DQD
VSSQ
VDDQ
DQD
DQD
DQPD
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
100
99
98
97
96
95
94
93
92
91
90
89
88
87
86
85
84
83
82
81
A
A
CE1
CE2
NC
NC
BWB
BWA
A
VDD
VSS
CLK
GW
BWE
OE
ADSC
ADSP
ADV
A
A
A
A
CE1
CE2
BWD
BWC
BWB
BWA
A
VDD
VSS
CLK
GW
BWE
OE
ADSC
ADSP
ADV
A
A
Figure 2. 100-pin TQFP (14 × 20 × 1.4 mm) pinout (2 Chip Enables - AJ Version)
Page 5 of 34
CY7C1361C, CY7C1363C
Pin Configurations (continued)
Figure 3. 119-ball BGA (14 × 22 × 2.4 mm) pinout (2 Chip Enables with JTAG)
1
CY7C1361C (256 K × 36)
3
4
5
A
A
ADSP
A
VDDQ
2
A
B
C
NC/288M
NC/144M
CE2
A
A
A
ADSC
VDD
D
E
DQC
DQC
DQPC
DQC
VSS
VSS
NC
F
VDDQ
DQC
VSS
G
H
J
K
DQC
DQC
VDDQ
DQD
DQC
DQC
VDD
DQD
BWC
VSS
NC
VSS
ADV
NC
L
DQD
DQD
M
VDDQ
DQD
BWD
VSS
N
DQD
DQD
VSS
6
A
7
VDDQ
A
A
A
A
NC/512M
NC/1G
CE1
VSS
VSS
DQPB
DQB
DQB
DQB
OE
VSS
DQB
VDDQ
BWB
VSS
NC
VSS
DQB
DQB
VDD
DQA
DQB
DQB
VDDQ
DQA
BWA
VSS
DQA
DQA
DQA
VDDQ
VSS
DQA
DQA
GW
VDD
CLK
BWE
A1
P
DQD
DQPD
VSS
A0
VSS
DQPA
DQA
R
NC
A
MODE
VDD
NC
A
NC
T
U
NC
VDDQ
NC/72M
TMS
A
TDI
A
TCK
A
TDO
NC/36M
NC
ZZ
VDDQ
Document Number: 38-05541 Rev. *M
Page 6 of 34
CY7C1361C, CY7C1363C
Pin Definitions
Name
I/O
Description
A0, A1, A
InputAddress inputs used to select one of the address locations. Sampled at the rising edge of the CLK
synchronous if ADSP or ADSC is active LOW, and CE1, CE2, and CE3[2] are sampled active. A[1:0] feed the 2-bit
counter.
BWA,BWB,
BWC,BWD
InputByte write select inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled
synchronous on the rising edge of CLK.
GW
InputGlobal write enable input, active LOW. When asserted LOW on the rising edge of CLK, a global write is
synchronous conducted (all bytes are written, regardless of the values on BWX and BWE).
CLK
Inputclock
Clock input. Used to capture all synchronous inputs to the device. Also used to increment the burst
counter when ADV is asserted LOW, during a burst operation.
CE1
InputChip enable 1 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE2
synchronous and CE3[2] to select/deselect the device. ADSP is ignored if CE1 is HIGH. CE1 is sampled only when a
new external address is loaded.
CE2
InputChip enable 2 input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with CE1
synchronous and CE3[2] to select/deselect the device. CE2 is sampled only when a new external address is loaded.
CE3[2]
InputChip enable 3 input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with CE1
synchronous and CE2 to select/deselect the device. CE3 is sampled only when a new external address is loaded.
OE
InputOutput enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW,
asynchronous the I/O pins behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins.
OE is masked during the first clock of a read cycle when emerging from a deselected state.
ADV
InputAdvance input signal, sampled on the rising edge of CLK. When asserted, it automatically
synchronous increments the address in a burst cycle.
ADSP
InputAddress strobe from processor, sampled on the rising edge of CLK, active LOW. When asserted
synchronous LOW, addresses presented to the device are captured in the address registers. A[1:0] are also loaded
into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. ASDP is
ignored when CE1 is deasserted HIGH.
ADSC
InputAddress strobe from controller, sampled on the rising edge of CLK, active LOW. When asserted
synchronous LOW, addresses presented to the device are captured in the address registers. A[1:0] are also loaded
into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized.
BWE
InputByte write enable input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted
synchronous LOW to conduct a byte write.
ZZ
InputZZ “sleep” input, active HIGH. When asserted HIGH places the device in a non-time-critical “sleep”
asynchronous condition with data integrity preserved. For normal operation, this pin has to be LOW or left floating. ZZ
pin has an internal pull down.
DQs
I/OBidirectional data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the
synchronous rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the
addresses presented during the previous clock rise of the read cycle. The direction of the pins is
controlled by OE. When OE is asserted LOW, the pins behave as outputs. When HIGH, DQs and DQPX
are placed in a tristate condition.The outputs are automatically tristated during the data portion of a write
sequence, during the first clock when emerging from a deselected state, and when the device is
deselected, regardless of the state of OE.
DQPX
I/OBidirectional data parity I/O lines. Functionally, these signals are identical to DQs. During write
synchronous sequences, DQPX is controlled by BWX correspondingly.
MODE
VDD
Inputstatic
Selects burst order. When tied to GND selects linear burst sequence. When tied to VDD or left floating
selects interleaved burst sequence. This is a strap pin and should remain static during device operation.
Mode Pin has an internal pull-up.
Power supply Power supply inputs to the core of the device.
Note
2. CE3 is for A version of 100-pin TQFP (3 Chip Enable Option). 119-ball BGA is offered only in 2 Chip Enable.
Document Number: 38-05541 Rev. *M
Page 7 of 34
CY7C1361C, CY7C1363C
Pin Definitions (continued)
Name
VDDQ
VSS
VSSQ
I/O
Description
I/O power
supply
Power supply for the I/O circuitry.
Ground
Ground for the core of the device.
I/O ground
Ground for the I/O circuitry.
TDO
JTAG serial Serial data-out to the JTAG circuit. Delivers data on the negative edge of TCK. If the JTAG feature is
output
not being used, this pin should be left unconnected. This pin is not available on TQFP packages.
synchronous
TDI
JTAG serial Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not being
used, this pin can be left floating or connected to VDD through a pull up resistor. This pin is not available
input
synchronous on TQFP packages.
TMS
JTAG serial Serial data-in to the JTAG circuit. Sampled on the rising edge of TCK. If the JTAG feature is not being
input
used, this pin can be disconnected or connected to VDD. This pin is not available on TQFP packages.
synchronous
TCK
JTAGclock
Clock input to the JTAG circuitry. If the JTAG feature is not being used, this pin must be connected
to VSS. This pin is not available on TQFP packages.
NC
–
No connects. Not internally connected to the die. 18M, 36M, 72M, 144M, 288M, 576M, and 1G are
address expansion pins and are not internally connected to the die.
VSS/DNU
Ground/DNU This pin can be connected to ground or should be left floating.
Functional Overview
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. Maximum access delay from the
clock rise (t CDV) is 6.5 ns (133 MHz device).
The CY7C1361C/CY7C1363C supports secondary cache in
systems using either a linear or interleaved burst sequence. The
interleaved burst order supports Pentium and i486™ processors.
The linear burst sequence is suited for processors that use a
linear burst sequence. The burst order is user-selectable, and is
determined by sampling the MODE input. Accesses can be
initiated with either the processor address strobe (ADSP) or the
controller address strobe (ADSC). Address advancement
through the burst sequence is controlled by the ADV input. A
two-bit on-chip wraparound burst counter captures the first
address in a burst sequence and automatically increments the
address for the rest of the burst access.
Byte write operations are qualified with the byte write enable
(BWE) and byte write select (BWX) inputs. A global write enable
(GW) overrides all byte write inputs and writes data to all four
bytes. All writes are simplified with on-chip synchronous
self-timed write circuitry.
Three synchronous chip selects (CE1, CE2, CE3[3]) and an
asynchronous output enable (OE) provide for easy bank
selection and output tristate control. ADSP is ignored if CE1 is
HIGH.
Single Read Accesses
A single read access is initiated when the following conditions
are satisfied at clock rise: (1) CE1, CE2, and CE3[3] are all
asserted active and (2) ADSP or ADSC is asserted LOW (if the
access is initiated by ADSC, the write inputs must be deasserted
during this first cycle). The address presented to the address
inputs is latched into the address register and the burst
counter/control logic and presented to the memory core. If the
OE input is asserted LOW, the requested data will be available
at the data outputs a maximum to tCDV after clock rise. ADSP is
ignored if CE1 is HIGH.
Single Write Accesses Initiated by ADSP
This access is initiated when the following conditions are
satisfied at clock rise: (1) CE1, CE2, CE3[3] are all asserted active
and (2) ADSP is asserted LOW. The addresses presented are
loaded into the address register and the burst inputs (GW, BWE,
and BWX) are ignored during this first clock cycle. If the write
inputs are asserted active (see Partial Truth Table for Read/Write
on page 11 for appropriate states that indicate a write) on the
next clock rise, the appropriate data will be latched and written
into the device.Byte writes are allowed. All I/Os are tristated
during a byte write. Since this is a common I/O device, the
asynchronous OE input signal must be deasserted and the I/Os
must be tristated prior to the presentation of data to DQs. As a
safety precaution, the data lines are tristated once a write cycle
is detected, regardless of the state of OE.
Note
3. CE3 is for A version of 100-pin TQFP (3 Chip Enable Option). 119-ball BGA is offered only in 2 Chip Enable.
Document Number: 38-05541 Rev. *M
Page 8 of 34
CY7C1361C, CY7C1363C
Single Write Accesses Initiated by ADSC
This write access is initiated when the following conditions are
satisfied at clock rise: (1) CE1, CE2, and CE3[4] are all asserted
active, (2) ADSC is asserted LOW, (3) ADSP is deasserted
HIGH, and (4) the write input signals (GW, BWE, and BWX)
indicate a write access. ADSC is ignored if ADSP is active LOW.
Interleaved Burst Address Table
(MODE = Floating or VDD)
First
Address
A1:A0
Second
Address
A1:A0
Third
Address
A1:A0
00
01
10
11
01
00
11
10
The addresses presented are loaded into the address register
and the burst counter/control logic and delivered to the memory
core. The information presented to DQ[A:D] is written into the
specified address location. Byte writes are allowed. All I/Os are
tristated when a write is detected, even a byte write. Since this
is a common I/O device, the asynchronous OE input signal must
be deasserted and the I/Os must be tristated prior to the
presentation of data to DQs. As a safety precaution, the data
lines are tristated once a write cycle is detected, regardless of
the state of OE.
Linear Burst Address Table
Burst Sequences
(MODE = GND)
The CY7C1361C/CY7C1363C provides an on-chip two-bit
wraparound burst counter inside the SRAM. The burst counter is
fed by A[1:0], and can follow either a linear or interleaved burst
order. The burst order is determined by the state of the MODE
input. A LOW on MODE will select a linear burst sequence. A
HIGH on MODE selects an interleaved burst order. Leaving
MODE unconnected causes the device to default to a interleaved
burst sequence.
Fourth
Address
A1:A0
10
11
00
01
11
10
01
00
Fourth
Address
A1:A0
First
Address
A1:A0
Second
Address
A1:A0
Third
Address
A1:A0
00
01
10
11
01
10
11
00
10
11
00
01
11
00
01
10
Sleep Mode
The ZZ input pin is an asynchronous input. Asserting ZZ places
the SRAM in a power conservation ‘sleep’ mode. Two clock
cycles are required to enter into or exit from this ‘sleep’ mode.
While in this mode, data integrity is guaranteed. Accesses
pending when entering the ‘sleep’ mode are not considered valid
nor is the completion of the operation guaranteed. The device
must be deselected prior to entering the ‘sleep’ mode. CE1, CE2,
CE3[4], ADSP, and ADSC must remain inactive for the duration
of tZZREC after the ZZ input returns LOW.
ZZ Mode Electrical Characteristics
Parameter
Description
Test Conditions
IDDZZ
Sleep mode standby current
ZZ > VDD– 0.2 V
tZZS
tZZREC
tZZI
tRZZI
Device operation to ZZ
ZZ recovery time
ZZ active to sleep current
ZZ Inactive to exit sleep current
ZZ > VDD – 0.2 V
ZZ < 0.2 V
This parameter is sampled
This parameter is sampled
Commercial/Industrial
Automotive
Min
Max
Unit
–
–
–
50
60
2tCYC
–
2tCYC
–
mA
mA
ns
ns
ns
ns
2tCYC
–
0
Note
4. CE3 is for A version of 100-pin TQFP (3 Chip Enable Option). 119-ball BGA is offered only in 2 Chip Enable.
Document Number: 38-05541 Rev. *M
Page 9 of 34
CY7C1361C, CY7C1363C
Truth Table
The Truth Table for CY7C1361C and CY7C1363C follows. [5, 6, 7, 8, 9]
Cycle Description
Address Used CE1 CE2 CE3 ZZ ADSP ADSC ADV WRITE OE CLK
DQ
Deselected cycle, power-down
None
H
X
X
L
X
L
X
X
X
L–H Tri-state
Deselected cycle, power-down
None
L
L
X
L
L
X
X
X
X
L–H Tri-state
Deselected cycle, power-down
None
L
X
H
L
L
X
X
X
X
L–H Tri-state
Deselected cycle, power-down
None
L
L
X
L
H
L
X
X
X
L–H Tri-state
Deselected cycle, power-down
None
X
X
X
L
H
L
X
X
X
L–H Tri-state
Sleep mode, power-down
None
X
X
X
H
X
X
X
X
X
X
Tri-state
Q
Read cycle, begin burst
External
L
H
L
L
L
X
X
X
L
L–H
Read cycle, begin burst
External
L
H
L
L
L
X
X
X
H
Write cycle, begin burst
External
L
H
L
L
H
L
X
L
X
L–H Tri-state
D
L–H
Read cycle, begin burst
External
L
H
L
L
H
L
X
H
L
L–H
Read cycle, begin burst
Q
External
L
H
L
L
H
L
X
H
H
Read cycle, continue burst
Next
X
X
X
L
H
H
L
H
L
L–H Tri-state
Q
L–H
Read cycle, continue burst
Next
X
X
X
L
H
H
L
H
H
L–H Tri-state
Read cycle, continue burst
Next
H
X
X
L
X
H
L
H
L
L–H
Read cycle, continue burst
Next
H
X
X
L
X
H
L
H
H
L–H Tri-state
Write cycle, continue burst
Next
X
X
X
L
H
H
L
L
X
L–H
D
Write cycle, continue burst
Next
H
X
X
L
X
H
L
L
X
L–H
D
Read cycle, suspend burst
Current
X
X
X
L
H
H
H
H
L
L–H
Q
Read cycle, suspend burst
Current
X
X
X
L
H
H
H
H
H
L–H Tri-state
Read cycle, suspend burst
Current
H
X
X
L
X
H
H
H
L
L–H
Read cycle, suspend burst
Current
H
X
X
L
X
H
H
H
H
L–H Tri-state
Write cycle, suspend burst
Current
X
X
X
L
H
H
H
L
X
L–H
D
Write cycle, suspend burst
Current
H
X
X
L
X
H
H
L
X
L–H
D
Q
Q
Notes
5. X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
6. WRITE = L when any one or more byte write enable signals and BWE = L or GW = L. WRITE = H when all byte write enable signals, BWE, GW = H.
7. The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
8. The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BWX. Writes may occur only on subsequent clocks after
the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care
for the remainder of the write cycle.
9. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are tri-state when OE is inactive
or when the device is deselected, and all data bits behave as output when OE is active (LOW).
Document Number: 38-05541 Rev. *M
Page 10 of 34
CY7C1361C, CY7C1363C
Partial Truth Table for Read/Write
The Partial Truth Table for Read/Write for CY7C1361C follows. [10, 11]
GW
BWE
BWD
BWC
BWB
BWA
Read
Function (CY7C1361C)
H
H
X
X
X
X
Read
H
L
H
H
H
H
Write byte (A, DQPA)
H
L
H
H
H
L
Write byte (B, DQPB)
H
L
H
H
L
H
Write bytes (B, A, DQPA, DQPB)
H
L
H
H
L
L
Write byte (C, DQPC)
H
L
H
L
H
H
Write bytes (C, A, DQPC, DQPA)
H
L
H
L
H
L
Write bytes (C, B, DQPC, DQPB)
H
L
H
L
L
H
Write bytes (C, B, A, DQPC, DQPB, DQPA)
H
L
H
L
L
L
Write byte (D, DQPD)
H
L
L
H
H
H
Write bytes (D, A, DQPD, DQPA)
H
L
L
H
H
L
Write bytes (D, B, DQPD, DQPA)
H
L
L
H
L
H
Write bytes (D, B, A, DQPD, DQPB, DQPA)
H
L
L
H
L
L
Write bytes (D, B, DQPD, DQPB)
H
L
L
L
H
H
Write bytes (D, B, A, DQPD, DQPC, DQPA)
H
L
L
L
H
L
Write bytes (D, C, A, DQPD, DQPB, DQPA)
H
L
L
L
L
H
Write all bytes
H
L
L
L
L
L
Write all bytes
L
X
X
X
X
X
Partial Truth Table for Read/Write
The Partial Truth Table for Read/Write for CY7C1363C follows. [10, 11]
GW
BWE
Read
H
H
X
X
Read
H
L
H
H
Write byte A – (DQA and DQPA)
H
L
H
L
Write byte B – (DQB and DQPB)
H
L
L
H
Write all bytes
H
L
L
L
Write all bytes
L
X
X
X
Function (CY7C1363C)
BWB
BWA
Notes
10. X = “Don't Care.” H = Logic HIGH, L = Logic LOW.
11. Table only lists a partial listing of the byte write combinations. Any Combination of BWX is valid Appropriate write will be done based on which byte write is active.
Document Number: 38-05541 Rev. *M
Page 11 of 34
CY7C1361C, CY7C1363C
IEEE 1149.1 Serial Boundary Scan (JTAG)
The CY7C1361C incorporates a serial boundary scan test
access port (TAP) in the BGA package only. The TQFP package
does not offer this functionality. This part operates in accordance
with IEEE Standard 1149.1-1900, but does not have the set of
functions required for full 1149.1 compliance. These functions
from the IEEE specification are excluded because their inclusion
places an added delay in the critical speed path of the SRAM.
Note that the TAP controller functions in a manner that does not
conflict with the operation of other devices using 1149.1 fully
compliant TAPs. The TAP operates using JEDEC-standard 3.3
V or 2.5 V I/O logic levels.
The CY7C1361C contains a TAP controller, instruction register,
boundary scan register, bypass register, and ID register.
Disabling the JTAG Feature
It is possible to operate the SRAM without using the JTAG
feature. To disable the TAP controller, TCK must be tied LOW
(VSS) to prevent clocking of the device. TDI and TMS are
internally pulled up and may be unconnected. They may
alternately be connected to VDD through a pull-up resistor. TDO
should be left unconnected. Upon power up, the device comes
up in a reset state which does not interfere with the operation of
the device.
Test Access Port (TAP)
Test Clock (TCK)
The test clock is used only with the TAP controller. All inputs are
captured on the rising edge of TCK. All outputs are driven from
the falling edge of TCK.
Test Mode Select (TMS)
The TMS input is used to give commands to the TAP controller
and is sampled on the rising edge of TCK. It is allowable to leave
this ball unconnected if the TAP is not used. The ball is pulled up
internally, resulting in a logic HIGH level.
Test Data-In (TDI)
The TDI ball is used to serially input information into the registers
and can be connected to the input of any of the registers. The
register between TDI and TDO is chosen by the instruction that
is loaded into the TAP instruction register. For information about
loading the instruction register, see the TAP Controller State
Diagram on page 14. TDI is internally pulled up and can be
unconnected if the TAP is unused in an application. TDI is
connected to the most significant bit (MSB) of any register.
Test Data-Out (TDO)
The TDO output ball is used to serially clock data-out from the
registers. The output is active depending upon the current state
of the TAP state machine (see Instruction Codes on page 18).
The output changes on the falling edge of TCK. TDO is
connected to the least significant bit (LSB) of any register.
Performing a TAP Reset
A RESET is performed by forcing TMS HIGH (VDD) for five rising
edges of TCK. This RESET does not affect the operation of the
SRAM and may be performed while the SRAM is operating.
Document Number: 38-05541 Rev. *M
At power up, the TAP is reset internally to ensure that TDO
comes up in a high Z state.
TAP Registers
Registers are connected between the TDI and TDO balls and
allow data to be scanned into and out of the SRAM test circuitry.
Only one register can be selected at a time through the
instruction register. Data is serially loaded into the TDI ball on the
rising edge of TCK. Data is output on the TDO ball on the falling
edge of TCK.
Instruction Register
Three-bit instructions can be serially loaded into the instruction
register. This register is loaded when it is placed between the TDI
and TDO balls as shown in the TAP Controller Block Diagram on
page 15. Upon power-up, the instruction register is loaded with
the IDCODE instruction. It is also loaded with the IDCODE
instruction if the controller is placed in a reset state as described
in the previous section.
When the TAP controller is in the Capture-IR state, the two least
significant bits are loaded with a binary ‘01’ pattern to enable fault
isolation of the board-level serial test data path.
Bypass Register
To save time when serially shifting data through registers, it is
sometimes advantageous to skip certain chips. The bypass
register is a single-bit register that can be placed between the
TDI and TDO balls. This enables data to be shifted through the
SRAM with minimal delay. The bypass register is set LOW (VSS)
when the BYPASS instruction is executed.
Boundary Scan Register
The boundary scan register is connected to all the input and
bidirectional balls on the SRAM.
The boundary scan register is loaded with the contents of the
RAM I/O ring when the TAP controller is in the Capture-DR state
and is then placed between the TDI and TDO balls when the
controller is moved to the Shift-DR state. The EXTEST,
SAMPLE/PRELOAD, and SAMPLE Z instructions can be used
to capture the contents of the I/O ring.
The Boundary Scan Order on page 19 show the order in which
the bits are connected. Each bit corresponds to one of the bumps
on the SRAM package. The MSB of the register is connected to
TDI and the LSB is connected to TDO.
Identification (ID) Register
The ID register is loaded with a vendor-specific, 32-bit code
during the Capture-DR state when the IDCODE command is
loaded in the instruction register. The IDCODE is hardwired into
the SRAM and can be shifted out when the TAP controller is in
the Shift-DR state. The ID register has a vendor code and other
information described in Identification Register Definitions on
page 18.
TAP Instruction Set
Overview
Eight different instructions are possible with the three-bit
instruction register. All combinations are listed in the Instruction
Codes on page 18. Three of these instructions are listed as
Page 12 of 34
CY7C1361C, CY7C1363C
RESERVED and should not be used. The other five instructions
are described in detail in this section.
The TAP controller used in this SRAM is not fully compliant to the
1149.1 convention because some of the mandatory 1149.1
instructions are not fully implemented.
The TAP controller cannot be used to load address data or
control signals into the SRAM and cannot preload the I/O buffers.
The SRAM does not implement the 1149.1 commands EXTEST
or INTEST or the PRELOAD portion of SAMPLE/PRELOAD;
rather, it performs a capture of the I/O ring when these
instructions are executed.
Instructions are loaded into the TAP controller during the Shift-IR
state when the instruction register is placed between TDI and
TDO. During this state, instructions are shifted through the
instruction register through the TDI and TDO balls. To execute
the instruction once it is shifted in, the TAP controller needs to be
moved into the Update-IR state.
EXTEST
EXTEST is a mandatory 1149.1 instruction which is to be
executed whenever the instruction register is loaded with all 0s.
EXTEST is not implemented in this SRAM TAP controller, and
therefore this device is not compliant to 1149.1. The TAP
controller does recognize an all-0 instruction.
When an EXTEST instruction is loaded into the instruction
register, the SRAM responds as if a SAMPLE/PRELOAD
instruction has been loaded. There is one difference between the
two instructions. Unlike the SAMPLE/PRELOAD instruction,
EXTEST places the SRAM outputs in a high Z state.
IDCODE
The IDCODE instruction causes a vendor-specific, 32-bit code
to be loaded into the instruction register. It also places the
instruction register between the TDI and TDO balls and enables
the IDCODE to be shifted out of the device when the TAP
controller enters the Shift-DR state.
SAMPLE/PRELOAD
SAMPLE/PRELOAD is a 1149.1-mandatory instruction. When
the SAMPLE/PRELOAD instructions are loaded into the
instruction register and the TAP controller is in the Capture-DR
state, a snapshot of data on the inputs and output pins is
captured in the boundary scan register.
The user must be aware that the TAP controller clock can only
operate at a frequency up to 20 MHz, while the SRAM clock
operates more than an order of magnitude faster. Because there
is a large difference in the clock frequencies, it is possible that
during the Capture-DR state, an input or output undergoes a
transition. The TAP may then try to capture a signal while in
transition (metastable state). This does not harm the device, but
there is no guarantee as to the value that will be captured.
Repeatable results may not be possible.
To guarantee that the boundary scan register captures the
correct value of a signal, the SRAM signal must be stabilized
long enough to meet the TAP controller’s capture setup plus hold
times (tCS and tCH). The SRAM clock input might not be captured
correctly if there is no way in a design to stop (or slow) the clock
during a SAMPLE/PRELOAD instruction. If this is an issue, it is
still possible to capture all other signals and simply ignore the
value of the CK and CK# captured in the boundary scan register.
After the data is captured, it is possible to shift out the data by
putting the TAP into the Shift-DR state. This places the boundary
scan register between the TDI and TDO pins.
PRELOAD enables an initial data pattern to be placed at the
latched parallel outputs of the boundary scan register cells prior
to the selection of another boundary scan test operation.
The shifting of data for the SAMPLE and PRELOAD phases can
occur concurrently when required - that is, while data captured
is shifted out, the preloaded data can be shifted in.
BYPASS
The IDCODE instruction is loaded into the instruction register
upon power-up or whenever the TAP controller is given a test
logic reset state.
When the BYPASS instruction is loaded in the instruction register
and the TAP is placed in a Shift-DR state, the bypass register is
placed between the TDI and TDO balls. The advantage of the
BYPASS instruction is that it shortens the boundary scan path
when multiple devices are connected together on a board.
SAMPLE Z
Reserved
The SAMPLE Z instruction causes the boundary scan register to
be connected between the TDI and TDO balls when the TAP
controller is in a Shift-DR state. It also places all SRAM outputs
into a high Z state.
These instructions are not implemented but are reserved for
future use. Do not use these instructions.
Document Number: 38-05541 Rev. *M
Page 13 of 34
CY7C1361C, CY7C1363C
TAP Controller State Diagram
1
TEST-LOGIC
RESET
0
0
RUN-TEST/
IDLE
1
SELECT
DR-SCA N
1
SELECT
IR-SCAN
0
1
0
1
CAPTURE-DR
CAPTURE-IR
0
0
SHIFT-DR
0
SHIFT-IR
1
1
EXIT1-IR
0
1
0
PAUSE-DR
0
PAUSE-IR
1
0
1
EXIT2-DR
0
EXIT2-IR
1
1
UPDATE-DR
1
0
1
EXIT1-DR
0
1
0
UPDATE-IR
1
0
The 0/1 next to each state represents the value of TMS at the rising edge of TCK.
Document Number: 38-05541 Rev. *M
Page 14 of 34
CY7C1361C, CY7C1363C
TAP Controller Block Diagram
0
Bypass Register
2 1 0
Selection
Circuitry
TDI
Selection
Circuitry
Instruction Register
TDO
31 30 29 . . . 2 1 0
Identification Register
x . . . . . 2 1 0
Boundary Scan Register
TCK
TAP CONTROLLER
TM S
TAP Timing
1
2
Test Clock
(TCK )
3
t TH
t TM SS
t TM SH
t TDIS
t TDIH
t
TL
4
5
6
t CY C
Test M ode Select
(TM S)
Test Data-In
(TDI)
t TDOV
t TDOX
Test Data-Out
(TDO)
DON’T CA RE
Document Number: 38-05541 Rev. *M
UNDEFINED
Page 15 of 34
CY7C1361C, CY7C1363C
TAP AC Switching Characteristics
Over the Operating Range
Parameter [12, 13]
Parameter
Min
Max
Unit
Clock
tTCYC
TCK clock cycle time
50
–
ns
tTF
TCK clock frequency
–
20
MHz
tTH
TCK clock HIGH time
20
–
ns
tTL
TCK clock LOW time
20
–
ns
tTDOV
TCK clock LOW to TDO valid
–
10
ns
tTDOX
TCK clock LOW to TDO invalid
0
–
ns
Output Times
Set-up Times
tTMSS
TMS setup to TCK clock rise
5
–
ns
tTDIS
TDI setup to TCK clock rise
5
–
ns
tCS
Capture setup to TCK rise
5
–
ns
Hold Times
tTMSH
TMS hold after TCK clock rise
5
–
ns
tTDIH
TDI hold after clock rise
5
–
ns
tCH
Capture hold after clock rise
5
–
ns
2.5 V TAP AC Test Conditions
3.3 V TAP AC Test Conditions
Input pulse levels ...............................................VSS to 3.3 V
Input pulse levels ............................................... VSS to 2.5 V
Input rise and fall times ...................................................1 ns
Input rise and fall time ....................................................1 ns
Input timing reference levels ......................................... 1.5 V
Input timing reference levels ....................................... 1.25 V
Output reference levels ................................................ 1.5 V
Output reference levels .............................................. 1.25 V
Test load termination supply voltage ............................ 1.5 V
Test load termination supply voltage .......................... 1.25 V
3.3 V TAP AC Output Load Equivalent
2.5 V TAP AC Output Load Equivalent
1.5V
1.25V
50Ω
TDO
50Ω
TDO
Z O= 50Ω
20pF
Z O= 50Ω
20pF
Notes
12. tCS and tCH refer to the setup and hold time requirements of latching data from the boundary scan register.
13. Test conditions are specified using the load in TAP AC test conditions. tR/tF = 1 ns.
Document Number: 38-05541 Rev. *M
Page 16 of 34
CY7C1361C, CY7C1363C
TAP DC Electrical Characteristics and Operating Conditions
(0 °C < TA < +70 °C; VDD = 3.3 V ± 0.165 V unless otherwise noted)
Parameter [14]
Min
Max
Unit
VOH1
Output HIGH voltage
Description
IOH = –4.0 mA
Test Conditions
VDDQ = 3.3 V
2.4
–
V
IOH = –1.0 mA
VDDQ = 2.5 V
2.0
–
V
VOH2
Output HIGH voltage
IOH = –100 µA
VDDQ = 3.3 V
2.9
–
V
VDDQ = 2.5 V
2.1
–
V
VOL1
Output LOW voltage
IOL = 8.0 mA
VDDQ = 3.3 V
–
0.4
V
IOL = 8.0 mA
VDDQ = 2.5 V
–
0.4
V
VOL2
Output LOW voltage
IOL = 100 µA
VDDQ = 3.3 V
–
0.2
V
VDDQ = 2.5 V
–
0.2
V
VIH
Input HIGH voltage
VDDQ = 3.3 V
2.0
VDD + 0.3
V
VDDQ = 2.5 V
1.7
VDD + 0.3
V
VIL
Input LOW voltage
VDDQ = 3.3 V
–0.5
0.7
V
VDDQ = 2.5 V
–0.3
0.7
V
IX
Input load current
–5
5
µA
GND < VIN < VDDQ
Note
14. All voltages referenced to VSS (GND).
Document Number: 38-05541 Rev. *M
Page 17 of 34
CY7C1361C, CY7C1363C
Identification Register Definitions
CY7C1361C
(256 K × 36)
Instruction Field
Revision number (31:29)
Device depth (28:24)
000
[15]
01011
Device width (23:18) 119-ball BGA
Cypress device ID (17:12)
Description
Describes the version number.
Reserved for Internal Use
101001
Defines memory type and architecture
100110
Defines width and density
Cypress JEDEC ID Code (11:1)
00000110100
ID register presence indicator (0)
1
Allows unique identification of SRAM vendor.
Indicates the presence of an ID register.
Scan Register Sizes
Register Name
Bit Size (× 36)
Instruction
3
Bypass
1
ID
32
Boundary scan order (119-ball BGA package)
71
Instruction Codes
Instruction
Code
Description
EXTEST
000
Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces
all SRAM outputs to high Z state.
IDCODE
001
Loads the ID register with the vendor ID code and places the register between TDI and TDO.
This operation does not affect SRAM operations.
SAMPLE Z
010
Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces
all SRAM output drivers to a high Z state.
RESERVED
011
Do Not Use: This instruction is reserved for future use.
SAMPLE/PRELOAD
100
Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does
not affect SRAM operation.
RESERVED
101
Do Not Use: This instruction is reserved for future use.
RESERVED
110
Do Not Use: This instruction is reserved for future use.
BYPASS
111
Places the bypass register between TDI and TDO. This operation does not affect SRAM
operations.
Note
15. Bit #24 is “1” in the Register Definitions for both 2.5 V and 3.3 V versions of this device.
Document Number: 38-05541 Rev. *M
Page 18 of 34
CY7C1361C, CY7C1363C
Boundary Scan Order
119-ball BGA
CY7C1361C (256 K × 36)
Bit #
Ball ID
Signal Name
Bit #
Ball ID
Signal Name
1
K4
CLK
37
P4
A0
2
H4
GW
38
N4
A1
3
M4
BWE
39
R6
A
4
F4
OE
40
T5
A
5
B4
ADSC
41
T3
A
6
A4
ADSP
42
R2
A
7
G4
ADV
43
R3
MODE
8
C3
A
44
P2
DQPD
9
B3
A
45
P1
DQD
10
D6
DQPB
46
L2
DQD
11
H7
DQB
47
K1
DQD
12
G6
DQB
48
N2
DQD
13
E6
DQB
49
N1
DQD
14
D7
DQB
50
M2
DQD
15
E7
DQB
51
L1
DQD
16
F6
DQB
52
K2
DQD
17
G7
DQB
53
Internal
Internal
18
H6
DQB
54
H1
DQC
19
T7
ZZ
55
G2
DQC
20
K7
DQA
56
E2
DQC
21
L6
DQA
57
D1
DQC
22
N6
DQA
58
H2
DQC
23
P7
DQA
59
G1
DQC
24
N7
DQA
60
F2
DQC
25
M6
DQA
61
E1
DQC
26
L7
DQA
62
D2
DQPC
27
K6
DQA
63
C2
A
28
P6
DQPA
64
A2
A
29
T4
A
65
E4
CE1
30
A3
A
66
B2
CE2
31
C5
A
67
L3
BWD
32
B5
A
68
G3
BWC
33
A5
A
69
G5
BWB
34
C6
A
70
L5
BWA
35
A6
A
71
Internal
Internal
36
B6
A
Document Number: 38-05541 Rev. *M
Page 19 of 34
CY7C1361C, CY7C1363C
Maximum Ratings
Operating Range
Exceeding maximum ratings may impair the useful life of the
device. These user guidelines are not tested.
Ambient
VDD
VDDQ
Temperature
Commercial
0 °C to +70 °C
3.3 V– 5% / 2.5 V – 5% to
+ 10%
VDD
Industrial
–40 °C to +85 °C
Automotive –40 °C to +125 °C
Storage temperature ............................... –65 °C to + 150 °C
Ambient temperature with
power applied ......................................... –55 °C to + 125 °C
Supply voltage on VDD relative to GND ......–0.5 V to + 4.6 V
Supply voltage on VDDQ relative to GND ..... –0.5 V to + VDD
DC voltage applied to outputs
in tri-state ..........................................–0.5 V to VDDQ + 0.5 V
DC input voltage ................................. –0.5 V to VDD + 0.5 V
Range
Neutron Soft Error Immunity
Parameter
Test
Conditions Typ
Max*
Unit
LSBU
Logical
single-bit
upsets
25 °C
361
394
FIT/
Mb
LMBU
Logical
multi-bit
upsets
25 °C
0
0.01
FIT/
Mb
Single event
latch up
85 °C
0
0.1
FIT/
Dev
Current into outputs (LOW) ........................................ 20 mA
Static discharge voltage
(per MIL-STD-883, method 3015) ......................... > 2001 V
Description
Latch-up current ................................................... > 200 mA
SEL
* No LMBU or SEL events occurred during testing; this column represents a
statistical 2, 95% confidence limit calculation. For more details refer to
Application Note AN54908 “Accelerated Neutron SER Testing and Calculation of
Terrestrial Failure Rates”
Electrical Characteristics
Over the Operating Range
Parameter [16, 17]
Description
VDD
Power supply voltage
VDDQ
I/O supply voltage
VOH
Output HIGH voltage
VOL
VIH
Output LOW voltage
Input HIGH voltage
[16]
voltage[16]
Test Conditions
Min
Max
Unit
3.135
3.6
V
for 3.3 V I/O
3.135
VDD
V
for 2.5 V I/O
2.375
2.625
V
for 3.3 V I/O, IOH =4.0 mA
2.4
–
V
for 2.5 V I/O, IOH =1.0 mA
2.0
–
V
for 3.3 V I/O, IOL=8.0 mA
–
0.4
V
for 2.5 V I/O, IOL= 1.0 mA
–
0.4
V
for 3.3 V I/O
2.0
VDD + 0.3 V
V
for 2.5 V I/O
1.7
VDD + 0.3 V
V
for 3.3 V I/O
–0.3
0.8
V
for 2.5 V I/O
VIL
Input LOW
–0.3
0.7
V
IX
Input leakage current except ZZ GND  VI  VDDQ
and MODE
–5
5
A
Input current of MODE
Input = VSS
–30
–
A
Input = VDD
–
5
A
Input = VSS
–5
–
A
Input = VDD
–
30
A
GND < VI < VDDQ, output disabled
–5
5
A
Input current of ZZ
IOZ
Output leakage current
Notes
16. Overshoot: VIH(AC) < VDD + 1.5 V (Pulse width less than tCYC/2), undershoot: VIL(AC) > –2 V (Pulse width less than tCYC/2).
17. TPower-up: Assumes a linear ramp from 0 V to VDD(min) within 200 ms. During this time VIH < VDD and VDDQ  VDD.
Document Number: 38-05541 Rev. *M
Page 20 of 34
CY7C1361C, CY7C1363C
Electrical Characteristics (continued)
Over the Operating Range
Parameter [16, 17]
IDD
Description
VDD operating supply current
ISB1
Automatic CE power-down
current – TTL inputs
Test Conditions
VDD = Max, IOUT = 0 mA,
f = fMAX = 1/tCYC
Max VDD, device deselected,
VIN> VIH or VIN < VIL, f = fMAX,
inputs switching
Min
Max
Unit
7.5 ns cycle,
133 MHz
–
250
mA
10 ns cycle,
100 MHz
–
180
All speeds
(Commercial
/Industrial)
–
110
mA
10 ns cycle,
100 MHz
(Automotive)
–
150
mA
ISB2
Automatic CE power-down
current – CMOS inputs
Max VDD, device deselected,
All speeds
VIN > VDD – 0.3 V or VIN < 0.3 V,
f = 0, inputs static
–
40
mA
ISB3
Automatic CE power-down
current – CMOS inputs
Max VDD, device deselected,
All speeds
VIN > VDDQ – 0.3 V or VIN < 0.3 V, (Commercial
f = fMAX, inputs switching
/Industrial)
–
100
mA
10 ns cycle,
100 MHz
(Automotive)
–
120
mA
All speeds
(Commercial
/Industrial)
–
40
mA
10 ns cycle,
100 MHz
(Automotive)
–
60
mA
ISB4
Automatic CE power-down
current – TTL inputs
Max VDD, device deselected,
VIN > VIH or VIN < VIL,
f = 0, inputs static
Capacitance
Parameter [18]
Description
CIN
Input capacitance
CCLK
Clock input capacitance
CI/O
Input/output capacitance
100-pin TQFP
Max
119-ball BGA
Max
Unit
5
5
pF
5
5
pF
5
7
pF
Test Conditions
100-pin TQFP
Package
119-ball BGA
Package
Unit
Test conditions follow standard test
methods and procedures for measuring
thermal impedance, according to
EIA/JESD51
29.41
34.1
°C/W
6.31
14.0
°C/W
Test Conditions
TA = 25 C, f = 1 MHz,
VDD = 3.3 V, VDDQ = 2.5 V
Thermal Resistance
Parameter [18]
Description
JA
Thermal resistance
(junction to ambient)
JC
Thermal resistance
(junction to case)
Note
18. Tested initially and after any design or process change that may affect these parameters.
Document Number: 38-05541 Rev. *M
Page 21 of 34
CY7C1361C, CY7C1363C
AC Test Loads and Waveforms
Figure 4. AC Test Loads and Waveforms
3.3 V I/O Test Load
R = 317 
3.3 V
OUTPUT
OUTPUT
RL = 50 
Z0 = 50 
VT = 1.5 V
(a)
2.5 V I/O Test Load
INCLUDING
JIG AND
SCOPE
OUTPUT
RL = 50 
Z0 = 50 
VT = 1.25 V
(a)
Document Number: 38-05541 Rev. *M
GND
5 pF
R = 351 
10%
(c)
ALL INPUT PULSES
VDDQ
INCLUDING
JIG AND
SCOPE
 1 ns
(b)
GND
5 pF
R = 1538 
(b)
90%
10%
90%
 1 ns
R = 1667 
2.5 V
OUTPUT
ALL INPUT PULSES
VDDQ
10%
90%
10%
90%
 1 ns
 1 ns
(c)
Page 22 of 34
CY7C1361C, CY7C1363C
Switching Characteristics
Over the Operating Range
Parameter [19, 20]
tPOWER
Description
VDD(typical) to the first access [21]
-133
-100
Unit
Min
Max
Min
Max
1
–
1
–
ms
Clock
tCYC
Clock cycle time
7.5
–
10
–
ns
tCH
Clock HIGH
3.0
–
4.0
–
ns
tCL
Clock LOW
3.0
–
4.0
–
ns
Output Times
tCDV
Data output valid after CLK rise
–
6.5
–
8.5
ns
tDOH
Data output hold after CLK rise
2.0
–
2.0
–
ns
0
–
0
–
ns
tCLZ
Clock to low Z
[22, 23, 24]
[22, 23, 24]
tCHZ
Clock to high Z
tOEV
OE LOW to output valid
tOELZ
OE LOW to output low Z [22, 23, 24]
tOEHZ
OE HIGH to output high Z
[22, 23, 24]
–
3.5
–
3.5
ns
–
3.5
–
3.5
ns
0
–
0
–
ns
–
3.5
–
3.5
ns
Set-up Times
tAS
Address setup before CLK rise
1.5
–
1.5
–
ns
tADS
ADSP, ADSC setup before CLK rise
1.5
–
1.5
–
ns
tADVS
ADV setup before CLK rise
1.5
–
1.5
–
ns
tWES
GW, BWE, BW[A:D] setup before CLK rise
1.5
–
1.5
–
ns
tDS
Data input setup before CLK rise
1.5
–
1.5
–
ns
tCES
Chip enable setup
1.5
–
1.5
–
ns
Hold Times
tAH
Address hold after CLK rise
0.5
–
0.5
–
ns
tADH
ADSP, ADSC hold after CLK rise
0.5
–
0.5
–
ns
tWEH
GW, BWE, BW[A:D] hold after CLK rise
0.5
–
0.5
–
ns
tADVH
ADV hold after CLK rise
0.5
–
0.5
–
ns
tDH
Data input hold after CLK rise
0.5
–
0.5
–
ns
tCEH
Chip enable hold after CLK rise
0.5
–
0.5
–
ns
Notes
19. Timing reference level is 1.5 V when VDDQ = 3.3 V and is 1.25 V when VDDQ = 2.5 V.
20. Test conditions shown in (a) of Figure 4 on page 22 unless otherwise noted.
21. This part has a voltage regulator internally; tPOWER is the time that the power needs to be supplied above VDD(minimum) initially, before a read or write operation can
be initiated.
22. tCHZ, tCLZ,tOELZ, and tOEHZ are specified with AC test conditions shown in part (b) of Figure 4 on page 22. Transition is measured ± 200 mV from steady-state voltage.
23. At any given voltage and temperature, tOEHZ is less than tOELZ and tCHZ is less than tCLZ to eliminate bus contention between SRAMs when sharing the same data
bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve
high Z prior to low Z under the same system conditions.
24. This parameter is sampled and not 100% tested.
Document Number: 38-05541 Rev. *M
Page 23 of 34
CY7C1361C, CY7C1363C
Timing Diagrams
Figure 5. Read Cycle Timing [25]
tCYC
CLK
t
t ADS
CH
t CL
tADH
ADSP
t ADS
tADH
ADSC
t AS
tAH
A1
ADDRESS
A2
t
GW, BWE,BW
WES
t
WEH
X
t CES
Deselect Cycle
t CEH
CE
t
ADVS
t
ADVH
ADV
ADV suspends burst
OE
t OEV
t OEHZ
t CLZ
Data Out (Q)
High-Z
Q(A1)
t CDV
t OELZ
t CHZ
t DOH
Q(A2)
Q(A2 + 1)
Q(A2 + 2)
t CDV
Q(A2 + 3)
Q(A2)
Q(A2 + 1)
Q(A2 + 2)
Burst wraps around
to its initial state
Single READ
BURST
READ
DON’T CARE
UNDEFINED
Note
25. On this diagram, when CE is LOW: CE1 is LOW, CE2 is HIGH and CE3 is LOW. When CE is HIGH: CE1 is HIGH or CE2 is LOW or CE3 is HIGH.
Document Number: 38-05541 Rev. *M
Page 24 of 34
CY7C1361C, CY7C1363C
Timing Diagrams (continued)
Figure 6. Write Cycle Timing [26, 27]
t CYC
CLK
t
t ADS
CH
t
CL
tADH
ADSP
t ADS
ADSC extends burst
tADH
t ADS
tADH
ADSC
t AS
tAH
A1
ADDRESS
A2
A3
Byte write signals are ignored for first cycle when
ADSP initiates burst
t WES tWEH
BWE,
BW
X
t
WES
t
WEH
GW
t CES
tCEH
CE
t ADVS tADVH
ADV
ADV suspends burst
OE
t
Data in (D)
High-Z
t
DS
t
DH
D(A1)
D(A2)
D(A2 + 1)
D(A2 + 1)
D(A2 + 2)
D(A2 + 3)
D(A3)
D(A3 + 1)
D(A3 + 2)
OEHZ
Data Out (Q)
BURST READ
Single WRITE
BURST WRITE
DON’T CARE
Extended BURST WRITE
UNDEFINED
Notes
26. On this diagram, when CE is LOW: CE1 is LOW, CE2 is HIGH and CE3 is LOW. When CE is HIGH: CE1 is HIGH or CE2 is LOW or CE3 is HIGH.
27. Full width write can be initiated by either GW LOW; or by GW HIGH, BWE LOW and BWX LOW.
Document Number: 38-05541 Rev. *M
Page 25 of 34
CY7C1361C, CY7C1363C
Timing Diagrams (continued)
Figure 7. Read/Write Cycle Timing [28, 29, 30]
tCYC
CLK
t
t ADS
CH
t
CL
tADH
ADSP
ADSC
t AS
ADDRESS
A1
tAH
A2
A3
A4
t
WES
t
A5
A6
WEH
BWE, BW X
t CES
tCEH
CE
ADV
OE
t DS
Data In (D)
Data Out (Q)
High-Z
t
OEHZ
Q(A1)
tDH
t OELZ
D(A3)
D(A5)
Q(A2)
Back-to-Back READs
D(A6)
t CDV
Q(A4)
Single WRITE
Q(A4+1)
BURST READ
DON’T CARE
Q(A4+2)
Q(A4+3)
Back-to-Back
WRITEs
UNDEFINED
Notes
28. On this diagram, when CE is LOW: CE1 is LOW, CE2 is HIGH and CE3 is LOW. When CE is HIGH: CE1 is HIGH or CE2 is LOW or CE3 is HIGH.
29. The data bus (Q) remains in high Z following a WRITE cycle, unless a new read access is initiated by ADSP or ADSC.
30. GW is HIGH.
Document Number: 38-05541 Rev. *M
Page 26 of 34
CY7C1361C, CY7C1363C
Timing Diagrams (continued)
Figure 8. ZZ Mode Timing [31, 32]
CLK
t ZZ
ZZ
I
t ZZREC
t ZZI
SUPPLY
I DDZZ
t RZZI
ALL INPUTS
(except ZZ)
Outputs (Q)
DESELECT or READ Only
High-Z
DON’T CARE
Notes
31. Device must be deselected when entering ZZ mode. See Cycle Descriptions table for all possible signal conditions to deselect the device.
32. DQs are in high Z when exiting ZZ sleep mode.
Document Number: 38-05541 Rev. *M
Page 27 of 34
CY7C1361C, CY7C1363C
Ordering Information
The table below contains only the parts that are currently available. If you don’t see what you are looking for, please contact your
local sales representative. For more information, visit the Cypress website at www.cypress.com and refer to the product summary
page at http://www.cypress.com/products
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives and distributors. To find the office
closest to you, visit us at http://www.cypress.com/go/datasheet/offices.
Speed
(MHz)
133
Package
Diagram
Ordering Code
CY7C1361C-133AXC
Part and Package Type
51-85050 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free (3 Chip Enable)
Operating
Range
Commercial
CY7C1363C-133AXC
CY7C1361C-133AJXC
51-85050 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free (2 Chip Enable)
CY7C1363C-133AJXC
CY7C1361C-133AXI
51-85050 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free (3 Chip Enable)
lndustrial
100
CY7C1361C-100AXC
51-85050 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free (3 Chip Enable)
Commercial
CY7C1361C-100BGC
51-85115 119-ball BGA (14 × 22 × 2.4 mm)
100
CY7C1361C-100AXE
51-85050 100-pin TQFP (14 × 20 × 1.4 mm) Pb-free
Automotive
Ordering Code Definitions
CY
7
C 13XX
C - XXX XX
X
X
Temperature Range: X = C or I or E
C = Commercial; I = Industrial; E = Automotive
Pb-free
Package Type: XX = A or AJ or BG
A = 100-pin TQFP 3 Chip Enable
AJ = 100-pin TQFP 2 Chip Enable
BG = 119-ball BGA
Speed Grade: XXX = 100 MHz or 133 MHz
Process Technology: C  90 nm
13XX = 1361 or 1363
1361 = FT, 256 Kb × 36 (9 Mb)
1363 = FT, 512 Kb × 18 (9 Mb)
Technology Code: C = CMOS
Marketing Code: 7 = SRAM
Company ID: CY = Cypress
Document Number: 38-05541 Rev. *M
Page 28 of 34
CY7C1361C, CY7C1363C
Package Diagrams
Figure 9. 100-pin TQFP (14 × 20 × 1.4 mm) A100RA Package Outline, 51-85050
51-85050 *D
Document Number: 38-05541 Rev. *M
Page 29 of 34
CY7C1361C, CY7C1363C
Package Diagrams (continued)
Figure 10. 119-ball PBGA (14 × 22 × 2.4 mm) BG119 Package Outline, 51-85115
51-85115 *D
Document Number: 38-05541 Rev. *M
Page 30 of 34
CY7C1361C, CY7C1363C
Acronyms
Acronym
Document Conventions
Description
Units of Measure
BGA
ball grid array
CMOS
complementary metal oxide semiconductor
°C
degree Celsius
Symbol
Unit of Measure
CE
chip enable
MHz
megahertz
EIA
electronic industries alliance
µA
microampere
FBGA
fine-pitch ball grid array
mA
milliampere
I/O
input/output
mm
millimeter
JEDEC
joint electron devices engineering council
ms
millisecond
JTAG
joint test action group
mV
millivolt
LMBU
logical multi-bit upsets
ns
nanosecond
LSB
least significant bit

ohm
LSBU
logical single-bit upsets
%
percent
MSB
most significant bit
pF
picofarad
OE
output enable
V
volt
PBGA
plastic ball grid array
W
watt
SEL
single event latch up
SRAM
static random access memory
TAP
test access port
TCK
test clock
TDI
test data-in
TDO
test data-out
TMS
test mode select
TQFP
thin quad flat pack
TTL
transistor-transistor logic
Document Number: 38-05541 Rev. *M
Page 31 of 34
CY7C1361C, CY7C1363C
Document History Page
Document Title: CY7C1361C/CY7C1363C, 9-Mbit (256 K × 36/512 K × 18) Flow-Through SRAM
Document Number: 38-05541
Rev.
ECN No.
Submission
Date
Orig. of
Change
Description of Change
**
241690
See ECN
RKF
New data sheet.
*A
278969
See ECN
RKF
Updated Boundary Scan Order (Changed to match the B rev of these devices).
Updated Boundary Scan Order (Changed to match the B rev of these devices).
*B
332059
See ECN
PCI
Updated Features (Removed 117 MHz frequency related information).
Updated Selection Guide (Removed 117 MHz frequency related information).
Updated Pin Configurations (Address expansion pins/balls in the pinouts for
all packages are modified as per JEDEC standard).
Updated Pin Definitions (Added Address Expansion pins).
Updated Functional Overview (Updated ZZ Mode Electrical Characteristics
(Changed maximum value of IDDZZ parameter from 35 mA to 50 mA)).
Updated Identification Register Definitions (Splitted Device Width (23:18) into
two rows, retained the same values for 165-ball FBGA, Changed Device Width
(23:18) for 119-ball BGA from 000001 to 101001).
Updated Electrical Characteristics (Updated Test Conditions of VOH, VOL
parameters, changed maximum value of ISB1 parameter from 40 mA to
110 mA, changed maximum value of ISB3 parameter from 40 mA to 100 mA
respectively, changed Test Condition of ISB4 parameter from (VIN  VDD – 0.3 V
or VIN  0.3 V) to (VIN  VIH or VIN VIL), removed 117 MHz frequency related
information).
Updated Thermal Resistance (Changed value of JA and Jc parameters for
100-pin TQFP Package from 25 °C/W and 9 °C/W to 29.41 °C/W and
6.13 °C/W respectively, changed value of JA and Jc for 119-ball BGA
Package from 25 °C/W and 6 °C/W to 34.1 °C/W and 14.0 °C/W respectively,
changed value of JA and Jc for 165-ball FBGA Package from 27 °C/W and
6 °C/W to 16.8 °C/W and 3.0 °C/W respectively).
Updated Switching Characteristics (Removed 117 MHz frequency related
information).
Updated Ordering Information (Updated part numbers (Added lead-free
information for 100-pin TQFP, 119-ball BGA and 165-ball FBGA packages).
*C
377095
See ECN
PCI
Updated Electrical Characteristics (Updated Note 17 (Modified test condition
from VIH < VDD to VIH VDD), changed maximum value of ISB2 parameter from
30 mA to 40 mA).
*D
408298
See ECN
RXU
Changed address of Cypress Semiconductor Corporation from “3901 North
First Street” to “198 Champion Court”.
Updated Electrical Characteristics (Changed “Input Load Current except ZZ
and MODE” to “Input Leakage Current except ZZ and MODE” in the description
of IX parameter).
Updated Ordering Information (Updated part numbers, replaced Package
Name column with Package Diagram in the Ordering Information table).
Replaced three-state with tri-state in all instances across the document.
*E
433033
See ECN
NXR
Updated Features (Included Automotive Temperature Range).
Updated Selection Guide (Included Automotive Temperature Range).
Updated Functional Overview (Updated ZZ Mode Electrical Characteristics
(Included Automotive Temperature Range)).
Updated Operating Range (Included Automotive Temperature Range).
Updated Electrical Characteristics (Included Automotive Temperature Range).
Updated Ordering Information (Updated part numbers).
Document Number: 38-05541 Rev. *M
Page 32 of 34
CY7C1361C, CY7C1363C
Document History Page (continued)
Document Title: CY7C1361C/CY7C1363C, 9-Mbit (256 K × 36/512 K × 18) Flow-Through SRAM
Document Number: 38-05541
Rev.
ECN No.
Submission
Date
Orig. of
Change
*F
501793
See ECN
VKN
*G
2756340
08/26/2009
VKN /
AESA
*H
3036754
09/23/2010
NJY
Description of Change
Updated TAP AC Switching Characteristics (Changed minimum value of tTH
and tTL parameters from 25 ns to 20 ns, and maximum value of tTDOV
parameter from 5 ns to 10 ns).
Updated Maximum Ratings (Added the Maximum Rating for Supply Voltage
on VDDQ Relative to GND).
Updated Ordering Information.
Added Neutron Soft Error Immunity.
Updated Ordering Information (By including parts that are available, and
modified the disclaimer for the Ordering information).
Updated in new template.
Added Ordering Code Definitions.
Updated Package Diagrams.
Added Acronyms and Units of Measure.
Minor edits and updated in new template.
*I
3050869
10/07/2010
NJY
Updated Ordering Information (Removed CY7C1363C-133AJXI).
*J
3096309
11/28/2010
NJY
Updated Pin Definitions.
*K
3367594
09/09/2011
PRIT
Updated Package Diagrams.
Updated in new template.
*L
3612494
05/09/2012
PRIT
Updated Functional Description (Removed the Note “For best-practices
recommendations, refer to the Cypress application note System Design
Guidelines on www.cypress.com.” and its reference).
Updated Pin Configurations (Removed 165-ball FBGA Package related
information, updated Figure 3 (Removed CY7C1363C related information)).
Updated IEEE 1149.1 Serial Boundary Scan (JTAG) (Removed CY7C1363C
related information).
Updated Identification Register Definitions (Removed CY7C1363C related
information, removed 165-ball FBGA Package related information).
Updated Scan Register Sizes (Removed “Bit Size (× 18)” column, removed
165-ball FBGA Package related information).
Updated Boundary Scan Order (Removed CY7C1363C related information).
Removed Boundary Scan Order (Corresponding to 165-ball FBGA Package).
Updated Capacitance (Removed 165-ball FBGA Package related information).
Updated Thermal Resistance (Removed 165-ball FBGA Package related
information).
Updated Package Diagrams (Removed 165-ball FBGA Package related
information (spec 51-85180)).
*M
3753416
09/24/2012
PRIT
Updated Package Diagrams (spec 51-85115 (Changed revision from *C to
*D)).
Document Number: 38-05541 Rev. *M
Page 33 of 34
CY7C1361C, CY7C1363C
Sales, Solutions, and Legal Information
Worldwide Sales and Design Support
Cypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office
closest to you, visit us at Cypress Locations.
Products
Automotive
Clocks & Buffers
Interface
Lighting & Power Control
PSoC Solutions
cypress.com/go/automotive
psoc.cypress.com/solutions
cypress.com/go/clocks
PSoC 1 | PSoC 3 | PSoC 5
cypress.com/go/interface
cypress.com/go/powerpsoc
cypress.com/go/plc
Memory
Optical & Image Sensing
cypress.com/go/memory
cypress.com/go/image
PSoC
cypress.com/go/psoc
Touch Sensing
cypress.com/go/touch
USB Controllers
Wireless/RF
cypress.com/go/USB
cypress.com/go/wireless
© Cypress Semiconductor Corporation, 2004-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of
any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for
medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as
critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems
application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign),
United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of,
and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress
integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without
the express written permission of Cypress.
Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not
assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where
a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress’ product in a life-support systems application implies that the manufacturer
assumes all risk of such use and in doing so indemnifies Cypress against all charges.
Use may be limited by and subject to the applicable Cypress software license agreement.
Document Number: 38-05541 Rev. *M
Revised September 24, 2012
All products and company names mentioned in this document may be the trademarks of their respective holders.
Page 34 of 34
Similar pages