ESD11L5.0DT5G Transient Voltage Suppressors ESD Protection Diodes with Ultra−Low Capacitance The ESD11L5.0DT5G is designed to protect voltage sensitive components from damage due to ESD in applications that require ultra low capacitance to preserve signal integrity. Excellent clamping capability, low leakage and fast response time are combined with an ultra low diode capacitance of 0.5 pF to provide best in class protection from IC damage due to ESD. The ultra small SOT−1123 package is ideal for designs where board space is at a premium. The ESD11L5.0DT5G can be used to protect two uni−directional lines or one bi−directional line. When used to protect one bi−directional line, the effective capacitance is 0.25 pF. Because of its low capacitance, it is well suited for protecting high frequency signal lines such as USB2.0 high speed and antenna line applications. http://onsemi.com PIN 1. CATHODE 2. CATHODE 3. ANODE • Low Capacitance 0.5 pF Typical • Low Clamping Voltage • Small Body Outline Dimensions: 0.039” x 0.024” (1.0 mm x 0.6 mm) Low Body Height: 0.015″ (0.37 mm) Stand−off Voltage: 5 V Low Leakage Response Time is Typically < 1.0 ns IEC61000−4−2 Level 4 ESD Protection AEC−Q101 Qualified and PPAP Capable This is a Pb−Free Device MARKING DIAGRAM 6M 6 = Specific Device Code M = Date Code Mechanical Characteristics: CASE: Void-free, transfer-molded, thermosetting plastic ORDERING INFORMATION Epoxy Meets UL 94 V−0 LEAD FINISH: 100% Matte Sn (Tin) QUALIFIED MAX REFLOW TEMPERATURE: 260°C Device Meets MSL 1 Requirements Table 1. MAXIMUM RATINGS Rating IEC 61000−4−2 (ESD) Symbol Contact 3 2 SOT−1123 CASE 524AA Specification Features: • • • • • • • 1 Value Unit ±10 kV Total Power Dissipation on FR−5 Board (Note 1) @ TA = 25°C °PD° 150 mW Storage Temperature Range Tstg −55 to +150 °C Junction Temperature Range TJ −55 to +125 °C Lead Solder Temperature − Maximum (10 Second Duration) TL 260 °C Device Package Shipping† ESD11L5.0DT5G SOT−1123 (Pb−Free) 8000/Tape & Reel †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. DEVICE MARKING INFORMATION See specific marking information in the device marking column of the Electrical Characteristics tables starting on page 2 of this data sheet. Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. FR−5 = 1.0 x 0.75 x 0.62 in. See Application Note AND8308/D for further description of survivability specs. © Semiconductor Components Industries, LLC, 2013 January, 2013 − Rev. 3 1 Publication Order Number: ESD11L5.0D/D ESD11L5.0DT5G Table 2. ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise noted) Symbol I Parameter IF IPP Maximum Reverse Peak Pulse Current VC Clamping Voltage @ IPP VRWM IR Working Peak Reverse Voltage VBR Test Current IF Forward Current VF Forward Voltage @ IF Ppk Peak Power Dissipation V IR VF IT Breakdown Voltage @ IT IT C VC VBR VRWM Maximum Reverse Leakage Current @ VRWM IPP Uni−Directional TVS Capacitance @ VR = 0 V and f = 1.0 MHz *See Application Note AND8308/D for detailed explanations of datasheet parameters. Table 3. ELECTRICAL CHARACTERISTICS (TA = 25°C unless otherwise noted, VF = 1.1 V Max. @ IF = 10 mA for all types) Device ESD11L5.0DT5G 2. 3. 4. 5. 6. VRWM (V) IR (mA) @ VRWM VBR (V) @ IT (Note 2) C (pF), uni−directional (Note 3) C (pF), bi−directional (Note 4) IT Device Marking Max Max Min mA Typ Max Typ Max Per IEC61000−4−2 (Note 6) 6 5.0 1.0 5.4 1.0 0.5 0.9 0.25 0.45 Figures 1 and 2 VC VBR is measured with a pulse test current IT at an ambient temperature of 25°C. Uni−directional capacitance at f = 1 MHz, VR = 0 V, TA = 25°C (pin1 to pin 3; pin 2 to pin 3). Bi−directional capacitance at f = 1 MHz, VR = 0 V, TA = 25°C (pin1 to pin 2). Surge current waveform per Figure 5. Typical waveform. For test procedure see Figures 3 and 4 and Application Note AND8307/D. Figure 2. ESD Clamping Voltage Screenshot Negative 8 kV contact per IEC 61000−4−2 Figure 1. ESD Clamping Voltage Screenshot Positive 8 kV contact per IEC 61000−4−2 http://onsemi.com 2 ESD11L5.0DT5G IEC61000−4−2 Waveform IEC 61000−4−2 Spec. Ipeak Level Test Voltage (kV) First Peak Current (A) Current at 30 ns (A) Current at 60 ns (A) 1 2 7.5 4 2 2 4 15 8 4 3 6 22.5 12 6 4 8 30 16 8 100% 90% I @ 30 ns I @ 60 ns 10% tP = 0.7 ns to 1 ns Figure 3. IEC61000−4−2 Spec ESD Gun Oscilloscope TVS 50 W Cable 50 W Figure 4. Diagram of ESD Test Setup The following is taken from Application Note AND8308/D − Interpretation of Datasheet Parameters for ESD Devices. systems such as cell phones or laptop computers it is not clearly defined in the spec how to specify a clamping voltage at the device level. ON Semiconductor has developed a way to examine the entire voltage waveform across the ESD protection diode over the time domain of an ESD pulse in the form of an oscilloscope screenshot, which can be found on the datasheets for all ESD protection diodes. For more information on how ON Semiconductor creates these screenshots and how to interpret them please refer to AND8307/D. ESD Voltage Clamping For sensitive circuit elements it is important to limit the voltage that an IC will be exposed to during an ESD event to as low a voltage as possible. The ESD clamping voltage is the voltage drop across the ESD protection diode during an ESD event per the IEC61000−4−2 waveform. Since the IEC61000−4−2 was written as a pass/fail spec for larger % OF PEAK PULSE CURRENT 100 PEAK VALUE IRSM @ 8 ms tr 90 PULSE WIDTH (tP) IS DEFINED AS THAT POINT WHERE THE PEAK CURRENT DECAY = 8 ms 80 70 60 HALF VALUE IRSM/2 @ 20 ms 50 40 30 tP 20 10 0 0 20 40 t, TIME (ms) 60 Figure 5. 8 X 20 ms Pulse Waveform http://onsemi.com 3 80 ESD11L5.0DT5G PACKAGE DIMENSIONS SOT−1123 CASE 524AA ISSUE C −X− D NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MILLIMETERS DIM MIN MAX A 0.34 0.40 b 0.15 0.28 b1 0.10 0.20 c 0.07 0.17 D 0.75 0.85 E 0.55 0.65 e 0.35 0.40 HE 0.95 1.05 L 0.185 REF L2 0.05 0.15 −Y− 1 3 E 2 TOP VIEW A c HE SIDE VIEW 3X b L2 STYLE 4: PIN 1. CATHODE 2. CATHODE 3. ANODE 0.08 X Y e 2X 3X b1 L BOTTOM VIEW SOLDERING FOOTPRINT* 1.20 3X 0.34 0.26 1 0.38 2X 0.20 PACKAGE OUTLINE DIMENSIONS: MILLIMETERS *For additional information on our Pb−Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. “Typical” parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Email: [email protected] N. American Technical Support: 800−282−9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81−3−5817−1050 http://onsemi.com 4 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative ESD11L5.0D/D