FUNCTIONAL BLOCK DIAGRAM SER/PAR D0 D1 D2 D3 A0 A1 A2 CLK 40-BIT SHIFT REGISTER WITH 4-BIT PARALLEL LOADING DATAIN UPDATE PARALLEL LATCH CE RESET 32 64 8 OUTPUT BUFFER G = +1, G = +2 SWITCH APPLICATIONS 09318-001 Routing of high speed signals including Video (NTSC, PAL, S, SECAM, YUV, RGB) Compressed video (MPEG, wavelet) 3-level digital video (HDB3) Data communications Telecommunications SET INDIVIDUAL OR RESET ALL OUTPUTS TO OFF DECODE 8 × 4:8 DECODERS ADV3228/ ADV3229 DATAOUT 8 (RESERVED) 32 8 INPUTS 8 × 8 high speed, nonblocking switch array Pinout and functionally equivalent to the AD8108/AD8109 Drop-in compatible with ADV3224/ADV3225 16 × 8 array Complete solution Buffered inputs Programmable high impedance outputs 8 output amplifiers, G = +1 (ADV3228), G = +2 (ADV3229) Drives 150 Ω loads Operates on ±5 V supplies Low power: 0.5 W Excellent ac performance −3 dB bandwidth 200 mV p-p: 1200 MHz (ADV3228), 900 MHz (ADV3229) 2 V p-p: 750 MHz (ADV3228), 850 MHz (ADV3229) 0.5 dB flatness (2 V p-p): 250 MHz (ADV3228), 235 MHz (ADV3229) Slew rate: 2500 V/µs Serial or parallel programming of switch array 72-lead LFCSP (10 mm × 10 mm) 8 OUTPUTS FEATURES ENABLED/DISABLED Data Sheet 750 MHz, 8 × 8 Analog Crosspoint Switch ADV3228/ADV3229 Figure 1. GENERAL DESCRIPTION The ADV3228/ADV3229 are high speed 8 × 8 analog crosspoint switch matrices. They offer a −3 dB large signal bandwidth of 750 MHz (ADV3228) and a slew rate of 2500 V/µs. The ADV3228/ADV3229 include eight independent output buffers that can be placed into a high impedance state for paralleling crosspoint outputs to prevent off channels from loading the output bus. The ADV3228 has a gain of +1, the ADV3229 has a gain of +2, and they both operate on voltage supplies of ±5 V. Channel Rev. A switching is performed via a serial digital control that can accommodate daisy chaining of several devices or via a parallel control to allow updating of an individual output without reprogramming the entire array. The ADV3228/ADV3229 are available in the 72-lead LFCSP package over the extended industrial temperature range of −40°C to +85°C. Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 ©2010–2016 Analog Devices, Inc. All rights reserved. Technical Support www.analog.com ADV3228/ADV3229 Data Sheet TABLE OF CONTENTS Features .............................................................................................. 1 Pin Configuration and Function Descriptions..............................8 Applications ....................................................................................... 1 Truth Table and Logic Diagram ............................................... 10 Functional Block Diagram .............................................................. 1 Typical Performance Characteristics ........................................... 11 General Description ......................................................................... 1 Circuit Diagrams ............................................................................ 20 Revision History ............................................................................... 2 Theory of Operation ...................................................................... 21 Specifications..................................................................................... 3 Applications Information .............................................................. 22 Timing Characteristics (Serial) .................................................. 5 Serial Programming ................................................................... 22 Logic Levels ................................................................................... 5 Parallel Programming ................................................................ 22 Timing Characteristics (Parallel) ............................................... 6 Power-On Reset .......................................................................... 23 Absolute Maximum Ratings ............................................................ 7 Gain Selection ............................................................................. 23 Thermal Resistance ...................................................................... 7 Creating Larger Crosspoint Arrays .......................................... 23 Power Dissipation ......................................................................... 7 Outline Dimensions ....................................................................... 24 ESD Caution .................................................................................. 7 Ordering Guide .......................................................................... 24 REVISION HISTORY 1/16—Rev. 0 to Rev. A Change to Maximum Potential Difference (DVCC to AVEE) Parameter, Table 5............................................................................. 7 Updated Outline Dimensions ....................................................... 24 11/10—Revision 0: Initial Version Rev. A | Page 2 of 24 Data Sheet ADV3228/ADV3229 SPECIFICATIONS VS = ±5 V, TA = 25°C, RL = 150 Ω, unless otherwise noted. Table 1. Parameter DYNAMIC PERFORMANCE −3 dB Bandwidth Gain Flatness Propagation Delay Settling Time Slew Rate NOISE/DISTORTION PERFORMANCE Differential Gain Error Differential Phase Error Crosstalk, All Hostile, RTO Off Isolation, Input to Output OIP2 OIP3 Output 1 dB Compression Point Input Voltage Noise Density DC PERFORMANCE Gain Error Gain Matching Gain Temperature Coefficient OUTPUT CHARACTERISTICS Output Resistance Output Disabled Capacitance Output Leakage Current Output Voltage Range Short-Circuit Current INPUT CHARACTERISTICS Input Offset Voltage Input Offset Voltage Drift Input Voltage Range Input Capacitance Input Resistance Input Bias Current SWITCHING CHARACTERISTICS Enable/Disable Time Switching Time, 2 V Step Switching Transient (Glitch) Test Conditions/Comments Min ADV3228 Typ Max Min ADV3229 Typ Max Unit 200 mV p-p 2 V p-p 0.1 dB, 2 V p-p 0.5 dB, 2 V p-p 2 V p-p 1%, 2 V step 2 V step, peak 1200 750 55 250 0.6 3 2500 900 850 50 235 0.6 3 2500 MHz MHz MHz MHz ns ns V/µs NTSC or PAL NTSC or PAL f = 100 MHz f = 5 MHz f = 100 MHz, one channel f = 100 MHz, RL = 100 Ω f = 500 MHz, RL = 100 Ω f = 100 MHz, RL = 100 Ω f = 500 MHz, RL = 100 Ω f = 100 MHz, RL = 100 Ω f = 500 MHz, RL = 100 Ω 50 MHz 0.01 0.01 −45 −87 −80 0.02 0.02 −45 −70 −87 38 15 32 7 19 10 18 % Degrees dB dB dB dBm dBm dBm dBm dBm dBm nV/√Hz 18 0.1 0.5 5 % % ppm/°C 0.2 15 2.2 0.5 ±3 ±2.8 55 0.2 8 2.6 0.5 ±3 ±2.8 55 Ω MΩ pF µA V V mA ±5 5 ±3 1.8 2 ±1 ±5 5 ±1.5 1.8 2 ±1 mV µV/°C V pF MΩ µA 20 20 25 20 20 50 ns ns mV p-p Channel-to-channel DC, enabled DC, disabled Output disabled No load RL = 150 Ω Worst case (all configurations) Any switch configuration Any switch configuration 50% UPDATE to 1% settling 50% UPDATE to 1% settling Rev. A | Page 3 of 24 0.5 0.5 0.2 1.5 1.5 ADV3228/ADV3229 Parameter POWER SUPPLIES Supply Current Supply Voltage Range PSRR OPERATING TEMPERATURE RANGE Temperature Range θJA Data Sheet Test Conditions/Comments Min AVCC, outputs enabled, no load AVCC, outputs disabled AVEE, outputs enabled, no load AVEE, outputs disabled DVCC, outputs enabled, no load ±4.5 DC to 50 kHz, AVCC, AVEE f = 100 kHz, AVCC, AVEE f = 10 MHz, AVCC f = 10 MHz, AVEE f = 100 MHz, AVCC f = 100 MHz, AVEE f = 100 kHz, DVCC Operating (still air) Operating (still air) ADV3228 Typ Max 52 12 52 12 6 ±5 <−60 −60 −48 −35 −25 −15 −90 −40 29 Rev. A | Page 4 of 24 Min 70 18 70 18 ±5.5 ±4.5 +85 −40 ADV3229 Typ Max 58 13 58 14 6 ±5 <−60 −60 −35 −55 −15 −15 −90 70 18 70 18 ±5.5 +85 29 Unit mA mA mA mA mA V dB dB dB dB dB dB dB °C °C/W Data Sheet ADV3228/ADV3229 TIMING CHARACTERISTICS (SERIAL) Table 2. Parameter Serial Data Setup Time CLK Pulse Width Serial Data Hold Time CLK Pulse Separation, Serial Mode CLK to UPDATE Delay UPDATE Pulse Width CLK to DATAOUT Valid, Serial Mode Propagation Delay, UPDATE to Switch On or Off Data Load Time, CLK = 5 MHz, Serial Mode CLK, UPDATE Rise and Fall Times RESET Time Symbol t1 t2 t3 t4 t5 t6 t7 Min 10 10 10 10 10 10 Typ Max Unit ns ns ns ns ns ns ns ns µs ns ns 50 20 8 50 30 Timing Diagram—Serial Mode t2 t4 1 CLK 0 t1 LOAD DATA INTO SERIAL REGISTER ON FALLING EDGE t3 1 DATAIN OUT07 (D3) OUT07 (RESERVED) OUT00 (D0) 0 t5 t6 1 = LATCHED UPDATE 0 = TRANSPARENT TRANSFER DATA FROM SERIAL REGISTER TO PARALLEL LATCHES DURING LOW LEVEL 09318-002 t7 DATAOUT Figure 2. Timing Diagram, Serial Mode LOGIC LEVELS Table 3. Logic Levels VIH RESET, SER/PAR, CLK, DATA IN, CE, UPDATE 2.0 V min VIL RESET, SER/PAR, CLK, DATA IN, CE, UPDATE 0.8 V max VOH DATA OUT VOL DATA OUT IIH SER/PAR, CLK, DATA IN, CE, UPDATE IIL SER/PAR, CLK, DATA IN, CE, UPDATE IIH RESET IIL RESET IOH DATA OUT IOL DATA OUT 2.4 V min 0.4 V max 2 µA max 2 µA max 2 µA max 300 µA max 3 mA min 1 mA min Rev. A | Page 5 of 24 ADV3228/ADV3229 Data Sheet TIMING CHARACTERISTICS (PARALLEL) Table 4. Parameter Parallel Data Setup Time Address Setup Time CLK Pulse Width Parallel Data Hold Time Address Hold Time CLK Pulse Separation UPDATE Pulse Width CLK, UPDATE Rise and Fall Times RESET Time Symbol t1d t1a t2 t3d t3a t4 t5 Min 10 10 10 10 10 20 10 Typ Max Unit ns ns ns ns ns ns ns ns ns 50 30 Timing Diagram—Parallel Mode t2 1 CLK 0 1 A0 TO A2 0 1 D0 TO D3 0 t4 t1a t3a t1d t3d t5 09318-003 1 = LATCHED UPDATE 0 = TRANSPARENT Figure 3. Timing Diagram, Parallel Mode Rev. A | Page 6 of 24 Data Sheet ADV3228/ADV3229 ABSOLUTE MAXIMUM RATINGS POWER DISSIPATION Table 5. 11 V AVEE < VIN < AVCC DGND < DIN < DVCC AGND AVEE < VOUT < AVCC Momentary Internally limited to 55 mA −65°C to +125°C −40°C to +85°C 150°C 300°C Packaged in the 72-lead LFCSP, the ADV3228/ADV3229 junctionto-ambient thermal impedance (θJA) is 29°C/W. For long-term reliability, the maximum allowed junction temperature of the die should not exceed 125°C; even temporarily exceeding this limit can cause a shift in parametric performance due to a change in stresses exerted on the die by the package. Exceeding a junction temperature of 150°C for an extended period can result in device failure. In Figure 4, the curve shows the range of allowed internal die power dissipation that meets these conditions over the −40°C to +85°C ambient temperature range. When using Figure 4, do not include the external load power in the maximum power calculation, but do include the load current dropped on the die output transistors. 7 Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. THERMAL RESISTANCE 5 4 3 2 1 –20 θJA 29 θJC 0.5 0 20 40 AMBIENT TEMPERATURE (°C) 60 80 Figure 4. Maximum Die Power Dissipation vs. Ambient Temperature ESD CAUTION Table 6. Thermal Resistance Package Type 72-Lead LFCSP_VQ 6 0 –40 θJA is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages. TJ = 150°C 09318-004 Temperature Storage Temperature Range Operating Temperature Range Junction Temperature Lead Temperature (Soldering, 10 sec) The ADV3228/ADV3229 operate with ±5 V supplies and can drive loads down to 100 Ω, resulting in a wide range of possible power dissipations. For this reason, extra care must be taken when derating the operating conditions based on ambient temperature. Rating 11 V 6V ±0.5 V ±0.5 V MAXIMUM POWER DISSIPATION (W) Parameter Analog Supply Voltage (AVCC to AVEE) Digital Supply Voltage (DVCC to DGND) Supply Potential Difference (AVCC to DVCC) Ground Potential Difference (AGND to DGND) Maximum Potential Difference (DVCC to AVEE) Analog Input Voltage Digital Input Voltage Exposed Paddle Voltage Output Voltage (Disabled Analog Output) Output Short Circuit Duration Current Unit °C/W Rev. A | Page 7 of 24 ADV3228/ADV3229 Data Sheet 72 71 70 69 68 67 66 65 64 63 62 61 60 59 58 57 56 55 AGND NC AVEE NC AVCC NC AVEE NC AVCC NC AVEE NC AVCC NC AVEE NC AGND DVCC PIN CONFIGURATION AND FUNCTION DESCRIPTIONS 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 PIN 1 INDICATOR ADV3228/ADV3229 TOP VIEW (Not to Scale) 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 DGND RESET CE DATAOUT CLK DATAIN UPDATE SER/PAR A0 A1 A2 D0 D1 D2 D3 NC DGND DVCC NOTES 1. NC = NO CONNECT. DO NOT CONNECT TO THIS PIN. 2. EXPOSED PADDLE. THE EXPOSED METAL PADDLE ON THE BOTTOM OF THE LFCSP PACKAGE MUST BE SOLDERED TO THE PCB AGND FOR PROPER HEAT DISSIPATION AND FOR NOISE AND MECHANICAL STRENGTH BENEFITS. Figure 5. Pin Configuration Table 7. Pin Function Descriptions Pin No. 1, 5, 9, 13, 19, 23, 27, 31, 35, 60, 64, 68 2 3, 7, 11, 15, 18, 21, 25, 29, 33, 36, 58, 62, 66, 70 4 6 8 10 12 14 16 17, 56, 72 20 22 24 26 28 30 32 34 37, 55 38, 54 39, 57, 59, 61, 63, 65, 67, 69, 71 Mnemonic AVCC IN0 AVEE IN1 IN2 IN3 IN4 IN5 IN6 IN7 AGND OUT7 OUT6 OUT5 OUT4 OUT3 OUT2 OUT1 OUT0 DVCC DGND NC Description Analog Positive Supply. Input Number 0. Analog Negative Supply. Input Number 1. Input Number 2. Input Number 3. Input Number 4. Input Number 5. Input Number 6. Input Number 7. Analog Ground. Output Number 7. Output Number 6. Output Number 5. Output Number 4. Output Number 3. Output Number 2. Output Number 1. Output Number 0. Digital Positive Supply. Digital Ground. No Internal Connection. Rev. A | Page 8 of 24 09318-005 AVCC OUT7 AVEE OUT6 AVCC OUT5 AVEE OUT4 AVCC OUT3 AVEE OUT2 AVCC OUT1 AVEE OUT0 AVCC AVEE 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 AVCC IN0 AVEE IN1 AVCC IN2 AVEE IN3 AVCC IN4 AVEE IN5 AVCC IN6 AVEE IN7 AGND AVEE Data Sheet Pin No. 40 to 43 44 to 46 47 48 49 50 51 52 53 ADV3228/ADV3229 Mnemonic D3, D2, D1, D0 A2, A1, A0 SER/PAR UPDATE DATAIN CLK DATAOUT CE RESET EPAD Description Parallel Data Input. Parallel Output Address Input. Serial/Parallel Mode Select (Control Pin). Second Rank Write Strobe (Control Pin). Serial Data In (Control Pin). Serial Data Clock, Parallel First Rank Latch Enable (Control Pin). Serial Data Out. Chip Enable (Control Pin). Second Rank Reset (Control Pin). Exposed Paddle. The exposed metal paddle on the bottom of the LFCSP package must be soldered to the PCB AGND for proper heat dissipation and for noise and mechanical strength benefits. Rev. A | Page 9 of 24 ADV3228/ADV3229 Data Sheet TRUTH TABLE AND LOGIC DIAGRAM Table 8. Operation Truth Table1 CE 1 0 UPDATE X X CLK X DATAIN X DataI2 DATAOUT X DataI-80 RESET X X SER/PAR X 0 0 X 0 D0…D3 Not applicable in parallel mode3 X 1 0 0 X X X 1 X X X X X X 0 X Description No change in logic. The data on the serial DATAIN line is loaded into the serial register. The first bit clocked into the serial register appears at DATAOUT 40 clock cycles later. The data on the parallel data lines, D0 to D3, are loaded into the 40-bit serial shift register location addressed at A0 to A2. Data in the 40-bit shift register transfers into the parallel latches that control the switch array. Latches are transparent. Asynchronous operation. All outputs are disabled. Second rank latches are cleared. Remainder of logic is unchanged. X is don’t care. DataI: serial data. Reserved bit internally set to Logic 1. 3 DATAOUT remains active in parallel mode and always reflects the state of the MSB of the serial shift register. 1 2 PARALLEL DATA D0 D1 D2 RESERVED (INTERNALLY SET HIGHT) (OUTPUT ENABLE) D3 SER/PAR S D1 Q D0 DATAIN (SERIAL) S D1 D Q Q D0 CLK S D1 S D1 D Q Q D0 CLK D Q Q D0 CLK D Q CLK S D1 S D1 Q D Q D0 CLK Q D0 D Q CLK S D1 S D1 Q D Q D0 CLK Q D0 S D1 S D1 D Q Q D0 CLK D Q Q D0 CLK S D1 S D1 D Q Q D0 CLK D Q Q D0 CLK D Q DATA OUT CLK CLK CE UPDATE A0 A1 A2 3 TO 8 DECODER OUTPUT ADDRESS OUT0 EN OUT1 EN OUT2 EN OUT3 EN OUT4 EN OUT5 EN OUT6 EN OUT7 EN LE D LE D LE D LE D LE D LE D LE D LE D LE D LE D LE D OUT0 B0 OUT0 B1 OUT0 B2 OUT0 R OUT0 EN OUT1 B0 OUT6 EN OUT7 B0 OUT7 B1 OUT7 B2 OUT7 R OUT7 EN Q Q Q Q Q CLR Q Q Q Q Q CLR Q CLR Q LE D RESET (OUTPUT ENABLE) SWITCH MATRIX Figure 6. Logic Diagram Rev. A | Page 10 of 24 8 OUTPUT ENABLE 09318-006 DECODE 128 Data Sheet ADV3228/ADV3229 VOUT = 200mV p-p 100 1000 10000 FREQUENCY (MHz) VOUT = 200mV p-p 1 GAIN (dB) GAIN (dB) 100 1000 10000 FREQUENCY (MHz) 09318-009 VOUT = 2V p-p 10 10 9 8 7 6 5 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 VOUT = 2V p-p 1 5.2pF GAIN (dB) 2.2pF 0pF VOUT = 200mV p-p 10 100 FREQUENCY (MHz) 1000 100 1000 10000 Figure 11. ADV3229 Large Signal Frequency Response 1.2pF 1 10 FREQUENCY (MHz) 10000 09318-010 GAIN (dB) 10.4pF 10000 OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST Figure 8. ADV3228 Large Signal Frequency Response 6 5 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 1000 Figure 10. ADV3229 Small Signal Frequency Response OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST 1 100 FREQUENCY (MHz) Figure 7. ADV3228 Small Signal Frequency Response 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 –11 –12 10 09318-012 10 OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST Figure 9. ADV3228 Small Signal Frequency Response with Capacitive Loads Rev. A | Page 11 of 24 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 10.4pF 5.2pF 2.2pF 1.2pF 0pF VOUT = 200mV p-p 1 10 100 1000 10000 FREQUENCY (MHz) Figure 12. ADV3229 Small Signal Frequency Response, RL = 150 Ω 09318-013 1 10 9 8 7 6 5 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 09318-011 OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST GAIN (dB) 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 –11 –12 09318-008 GAIN (dB) TYPICAL PERFORMANCE CHARACTERISTICS ADV3228/ADV3229 Data Sheet 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 –1 –2 –3 –4 –5 –6 –7 –8 –9 –10 3 10.4pF 2 5.2pF 1 2.2pF 0 GAIN (dB) 1.2pF –2 –3 0pF –4 –5 –6 –7 –8 100 10 10000 1000 FREQUENCY (MHz) 09318-014 VOUT = 2V p-p 1 Figure 13. ADV3228 Large Signal Frequency Response with Capacitive Loads 1.2pF 0.15 0.05 0.05 VOUT (V) 0.10 INPUT OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST 0 –0.05 –0.05 –0.10 –0.10 VOUT = 200mV p-p 2 4 6 VOUT = 200mV p-p 10 8 12 14 16 18 20 TIME (ns) –0.15 09318-015 0 0 4 6 8 10 12 14 16 18 20 20 Figure 17. ADV3229 Small Signal Pulse Response 1.5 INPUT SIGNAL OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST 0.10 INPUT OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST 1.0 0.05 0.5 VOUT (V) VOUT (V) 2 TIME (ns) Figure 14. ADV3228 Small Signal Pulse Response 0.15 10000 1000 Figure 16. ADV3229 Large Signal Frequency Response with Capacitive Loads 0.10 –0.15 100 10 FREQUENCY (MHz) INPUT SIGNAL OUTPUT SIGNAL, UNICAST OUTPUT SIGNAL, BROADCAST 0 0pF VOUT = 2V p-p 1 0.15 VOUT (V) 2.2pF 09318-018 –9 –10 5.2pF 09318-019 GAIN (dB) –1 10.4pF 09318-017 4 0 –0.05 0 –0.5 –0.10 –1.0 VOUT = 2V p-p 0 2 4 6 8 10 12 14 16 18 Time (ns) 20 09318-016 VOUT = 2V p-p –0.15 Figure 15. ADV3228 Large Signal Pulse Response –1.5 0 2 4 6 8 10 12 14 16 18 TIME (ns) Figure 18. ADV3229 Large Signal Pulse Response Rev. A | Page 12 of 24 Data Sheet 2.0 ADV3228/ADV3229 3000 2.0 1.5 2500 1.5 1.0 2000 1.0 0.5 1500 0 1000 RISING EDGE PULSE RISING EDGE SLEW RATE 4000 3500 VOUT (V) 0.5 2000 1500 0 –0.5 500 –1.0 0 –1.0 –1.5 –500 –1.5 SLEW RATE (V/μs) 2500 SLEW RATE (V/μs) VOUT (V) 3000 1000 –0.5 500 0 –500 1.0 0.5 1.5 2.0 3.0 2.5 3.5 4.0 4.5 –2.0 09318-020 0 –1000 5.0 TIME (ns) 0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 –1000 5.0 09318-022 RISING EDGE PULSE RISING EDGE SLEW RATE –2.0 TIME (ns) Figure 19. ADV3228 Rising Edge Slew Rate Figure 22. ADV3229 Rising Edge Slew Rate 500 2.0 1000 2.0 FALLING EDGE PULSE FALLING EDGE SLEW RATE 1.5 0 1.5 1.0 –500 1.0 0.5 –1000 0 –1500 –0.5 –2000 –1.0 –2500 –1.0 –1.5 –3000 –1.5 –3500 5.0 –2.0 500 VOUT (V) 0.5 –1000 –1500 0 –2000 –0.5 –2500 SLEW RATE (V/μs) –500 SLEW RATE (V/μs) VOUT (V) 0 –3000 –3500 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 TIME (ns) 0 0.5 1.0 1.5 2.0 3.0 2.5 3.5 4.0 4.5 –4000 5.0 09318-023 0 09318-021 FALLING EDGE PULSE FALLING EDGE SLEW RATE –2.0 TIME (ns) Figure 20. ADV3228 Falling Edge Slew Rate Figure 23. ADV3229 Falling Edge Slew Rate 40 1.5 40 1.5 INPUT SIGNAL OUTPUT–INPUT 30 1.0 30 1.0 0 –1.0 –10 –1.5 –2.0 OUTPUT SIGNAL 10 0 –0.5 0 –1.0 –10 PROPAGATION DELAY NOT SHOWN –1.5 –1.0 –0.5 0 0.5 1.0 1.5 2.0 TIME (ns) 2.5 –20 3.0 OUTPUT ERROR (%) –0.5 20 INPUT SIGNAL PROPAGATION DELAY NOT SHOWN –1.5 –1.0 Figure 21. ADV3228 Settling Time –0.5 0 0.5 1.0 1.5 2.0 2.5 3.0 TIME (ns) Figure 24. ADV3229 Settling Time Rev. A | Page 13 of 24 3.5 –20 4.0 09318-050 10 0 0.5 VOUT (V) 20 OUTPUT SIGNAL 09318-049 VOUT (V) 0.5 OUTPUT ERROR (%) OUTPUT–INPUT ADV3228/ADV3229 Data Sheet 20 20 10 0 –10 –20 –20 PSR (dB) 0 –10 –30 VCC AGGRESSOR –40 –30 –40 –50 –50 –60 –60 –70 –70 –80 –80 –90 0.1 1 100 10 1k FREQUENCY (MHz) VCC AGGRESSOR VEE AGGRESSOR –90 0.1 1 10 100 1k FREQUENCY (MHz) Figure 25. ADV3228 Power Supply Rejection 09318-052 VEE AGGRESSOR 09318-051 PSR (dB) 10 Figure 28. ADV3229 Power Supply Rejection 400 700 650 350 600 550 500 NOISE (nV/Hz) NOISE (nV/√Hz) 300 250 200 150 450 400 350 300 250 200 100 150 100 50 10 100 1000 10000 100000 FREQUENCY (kHz) 0 09318-024 1 1 10 100 1000 10000 100000 FREQUENCY (kHz) Figure 26. ADV3228 Output Noise, 100 Ω Load 09318-026 50 0 Figure 29. ADV3229 Output Noise, 100 Ω Load –40 –20 –50 –40 ISOLATION (dB) –70 –80 –90 –60 –80 –100 –100 –120 –120 1 10 100 FREQUENCY (MHz) 1000 Figure 27. ADV3228 Off Isolation –140 1 10 100 FREQUENCY (MHz) Figure 30. ADV3229 Off Isolation Rev. A | Page 14 of 24 1000 09318-027 –110 09318-025 ISOLATION (dB) –60 ADV3228/ADV3229 0 IN11-OUT3: VICTIM CHANNEL –10 IN12-OUT4: AGGRESSOR VOUT = 2V p-p –20 –10 –30 –30 0 –40 –50 –60 –70 –80 –40 –50 –60 –70 –90 –100 –100 10 100 1000 FREQUENCY (MHz) –110 09318-029 1 1 10 100 1000 FREQUENCY (MHz) Figure 31. ADV3228 Crosstalk, One Adjacent Channel, RTO 09318-032 –80 –90 –110 IN11-OUT3:VICTIM CHANNEL IN12-OUT4: AGGRESSOR VOUT = 2V p-p –20 CROSSTALK (dB) CROSSTALK (dB) Data Sheet Figure 34. ADV3229 Crosstalk, One Adjacent Channel, RTO 0 IN3-OUT3: VICTIM CHANNEL –10 VOUT = 2V p-p 20 IN3-OUT3: VICTIM CHANNEL VOUT = 2V p-p 10 0 –20 –10 CROSSTALK (dB) CROSSTALK (dB) –30 –40 –50 –60 –70 –20 –30 –40 –50 –60 –70 –80 –80 –90 –90 –100 10 1000 100 FREQUENCY (MHz) –110 1 1000 Figure 35. ADV3229 Crosstalk, All Hostile, RTO 1M 100k 100k 10k 10k IMPEDANCE (Ω) 1M 1k 100 10 1k 100 1 10 100 1000 FREQUENCY (MHz) 10000 Figure 33. ADV3228 Input Impedance 1 0.1 1 10 100 1000 FREQUENCY (MHz) Figure 36. ADV3229 Input Impedance Rev. A | Page 15 of 24 10000 09318-034 10 09318-031 IMPEDANCE (Ω) 100 FREQUENCY (MHz) Figure 32. ADV3228 Crosstalk, All Hostile, RTO 1 0.1 10 09318-033 1 09318-030 –110 –100 Data Sheet 1M 1M 100k 100k 10k 10k IMPEDANCE (Ω) 1k 100 1k 100 1000 100 1 0.1 FREQUENCY (MHz) 10 IMPEDANCE (Ω) 10 IMPEDANCE (Ω) 100 1 1000 FREQUENCY (MHz) 0.1 0.1 1 100 10 Figure 41. ADV3229 Output Impedance, Enabled 2.0 UPDATE 3.5 2.0 3.0 1.5 3.5 UPDATE 3.0 VOUT RISING EDGE VOUT RISING EDGE 2.5 1.0 2.5 0.5 2.0 0.5 2.0 0 1.5 0 1.5 1.0 –0.5 VOUT (V) UPDATE (V) 1.0 1.0 –0.5 VOUT FALLING EDGE –1.0 0.5 –1.0 –1.5 0 –1.5 –0.5 –2.0 –20 –2.0 –20 –15 –10 –5 0 5 10 15 20 TIME (ns) 25 30 09318-037 VOUT (V) 1000 FREQUENCY (MHz) Figure 38. ADV3228 Output Impedance, Enabled 1.5 1000 1 09318-036 100 10 100 Figure 40. ADV3229 Output Impedance, Disabled 100 1 10 FREQUENCY (MHz) Figure 37. ADV3228 Output Impedance, Disabled 0.1 0.1 1 09318-039 10 Figure 39. ADV3228 Switching Time VOUT FALLING EDGE 0.5 0 –15 –10 –5 0 5 10 15 20 TIME (ns) Figure 42. ADV3229 Switching Time Rev. A | Page 16 of 24 UPDATE (V) 1 09318-035 1 0.1 09318-038 10 10 25 –0.5 30 09318-040 IMPEDANCE (Ω) ADV3228/ADV3229 Data Sheet ADV3228/ADV3229 3.5 0.0500 3.5 0.100 UPDATE 3.0 0.075 3.0 0.0250 2.5 0.050 2.5 2.0 0.025 1.5 –0.0125 1.0 –0.0250 –0.0375 –0.0500 –15 –10 –5 0 5 10 15 20 25 2.0 VOUT 0 1.5 –0.025 1.0 0.5 –0.050 0.5 0 –0.075 0 –0.5 –0.100 –15 30 TIME (ns) –10 0 5 10 15 20 –0.5 30 25 TIME (ns) Figure 43. ADV3228 Switching Glitch Figure 46. ADV3229 Switching Glitch 4 4 3.5 UPDATE 3 –5 09318-044 0 VOUT (V) VOUT (V) VOUT 09318-041 0.0125 UPDATE (V) 0.0375 UPDATE (V) UPDATE 2 3.0 3 2.5 2 3.5 UPDATE 3.0 2.5 2.0 0 1.5 VOUT FALLING EDGE 1 1.0 2 0.5 –2 0.5 3 0 –3 0 0.5 –4 –20 4 –20 –15 –10 –5 0 5 10 15 20 25 30 –1 TIME (ns) –15 –10 –5 0 5 10 15 20 25 1.0 –0.5 30 09318-045 1.5 VOUT FALLING EDGE VOUT (V) 0 1 UPDATE (V) 2.0 VOUT RISING EDGE 09318-042 VOUT (V) 1 UPDATE (V) VOUT RISING EDGE TIME (ns) Figure 44. ADV3228 Enable Time Figure 47. ADV3229 Enable Time 0.0045 0.014 0.0040 DIFFERENTIAL GAIN ERROR (%) 0.0030 0.0025 0.0020 0.0015 0.0010 0.0005 0.010 0.008 0.006 0.004 0.002 –0.0005 –0.8 –0.6 –0.4 –0.2 0 0.2 0.4 INPUT DC OFFSET (V) 0.6 0.8 Figure 45. ADV3228 Differential Gain Error 0 –0.7 –0.6 –0.5 –0.4 –0.3 –0.2 –0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 INPUT DC OFFSET (V) Figure 48. ADV3229 Differential Gain Error Rev. A | Page 17 of 24 09318-046 0 09318-043 DIFFERENTIAL GAIN ERROR (%) 0.012 0.0035 ADV3228/ADV3229 Data Sheet 0.002 0 –0.001 –0.002 –0.003 –0.004 –0.005 –0.007 –0.7 –0.6 –0.5 –0.4 –0.3 –0.2 –0.1 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 INPUT VOLTAGE (V) –0.002 –0.004 –0.006 –0.008 –0.010 –0.012 –0.014 –0.7 –0.6 –0.5 –0.4 –0.3 –0.2 –0.1 0 09318-047 –0.006 0 0.1 0.2 0.3 0.4 0.5 0.6 0.7 INPUT VOLTAGE (V) Figure 49. ADV3228 Differential Phase Error 09318-048 DIFFERENTIAL PHASE ERROR (Degrees) DIFFERENTIAL PHASE ERROR (Degrees) 0.001 Figure 52. ADV3229 Differential Phase Error 5 5 4 4 3 VIN = 8.5V p-p 3 VIN = 8.5V p-p 2 VOLTAGE (V) 1 0 –1 –2 1 0 –1 –2 –3 –3 VOUT AT VIN = 8.5V p-p VOUT AT VIN = 8.5V p-p –4 –4 0 10 20 30 40 50 60 70 80 90 –5 09318-053 –5 100 TIME (ns) 0 10 30 40 50 60 70 80 90 100 TIME (ns) Figure 53. ADV3229 Overdrive Recovery Figure 50. ADV3228 Overdrive Recovery 22 20 09318-055 VOLTAGE (V) 2 40 REF: 50Ω REF: 50Ω 18 16 14 12 30 25 20 15 10 5 RL = 100Ω 10 10 100 1000 INPUT FREQUENCY (MHz) RL = 100Ω TONE SPACING: 1MHz 0 10 100 INPUT FREQUENCY (MHz) Figure 54. ADV3229 Third-Order Intercept, 100 Ω Load Figure 51. ADV3229 1 dB Gain Compression, 100 Ω Load Rev. A | Page 18 of 24 1000 09318-056 THIRD-ORDER INTERCEPT (dBm) 20 09318-054 1dB GAIN COMPRESSION (dBm) 35 Data Sheet –20 REF: 50Ω HARMONIC DISTORTION (dBc) SECOND-ORDER INTERCEPT (dBm) 45 40 35 30 25 20 15 09318-057 100 1000 INPUT FREQUENCY (MHz) Figure 55. ADV3229 Second-Order Intercept, 100 Ω Load 35 30 25 20 15 10 –16 –12 –8 –4 0 4 8 12 16 20 INPUT OFFSET VOLTAGE (mV) 09318-059 5 –20 HD2, 0dBm –50 –60 HD3, 0dBm –70 –80 HD3, 10dBm –90 –110 10 RL = 100Ω 100 INPUT FREQUENCY (MHz) Figure 57. ADV3229 Harmonic Distortion,100 Ω Load 40 0 –40 –100 RL = 100Ω TONE SPACING: 1MHz 10 10 NUMBER OF HITS HD2, 10dBm –30 50 Figure 56. ADV3228 and ADV3229, Input VOS Distribution Rev. A | Page 19 of 24 1000 09318-058 55 ADV3228/ADV3229 ADV3228/ADV3229 Data Sheet CIRCUIT DIAGRAMS INx 1.8pF Figure 58. Analog Input 09318-064 09318-060 OUTx 2.4pF Figure 62. Analog Output Disabled OUTx DVCC 20kΩ 1kΩ DGND Figure 59. Analog Output Enabled AVCC 09318-065 09318-061 RESET Figure 63. Reset Input DVCC DVCC CLK, RESET, SER/PAR, CE, UPDATE, DATAIN, DATAOUT, A[2:0], D[4:0] AGND DGND DGND Figure 64. Logic Output Figure 60. ESD Map 1kΩ DGND 09318-063 A[2:0], CE, CLK, D[4:0], DATAIN, SER/PAR, UPDATE Figure 61. Logic Input Rev. A | Page 20 of 24 09318-066 AGND DATAOUT 09317-062 INx, OUTx Data Sheet ADV3228/ADV3229 THEORY OF OPERATION The ADV3228 (G = +1) and ADV3229 (G = +2) are crosspoint arrays with eight outputs, each of which can be connected to any one of eight inputs. Organized by output row, eight switchable input transconductance stages are connected to each output buffer to form 8-to-1 multiplexers. There are eight of these multiplexers, each with its inputs wired in parallel, for a total array of 64 transconductance stages forming a multicast-capable crosspoint switch. Each input is buffered and is not loaded by the outputs, simplifying the construction of larger arrays using the ADV3228 or ADV3229 as a building block. A series of internal amplifiers drives internal nodes such that a wideband high impedance is presented at the disabled output, even while the output bus is under large signal swings. To keep these internal amplifiers in their linear range of operation when the outputs are disabled and driven externally, do not allow the voltage applied to them to exceed the valid output swing range for the ADV3228/ADV3229. If the disabled outputs are left floating, they may exhibit high enable glitches. If necessary, the disabled output can be kept from drifting out of range by applying an output load resistor to ground. Decoding logic for each output selects one (or none) of the transconductance stages to drive the output stage. The enabled transconductance stage drives the output stage, and feedback forms a closed-loop amplifier. A mask programmable feedback network sets the closed-loop signal gain. For the ADV3228, this gain is +1, and for the ADV3229, this gain is +2. The connection of the ADV3228/ADV3229 is controlled by a flexible TTL-compatible logic interface. Either parallel or serial loading into a first rank of latches preprograms each output. A global update signal moves the programming data into the second rank of latches, simultaneously updating all outputs. In serial mode, a serial output pin allows devices to be daisy-chained together for single pin programming of multiple ICs. A poweron reset pin is available to avoid bus conflicts by disabling all outputs. This power-on reset clears the second rank of latches but does not clear the first rank of latches. In serial mode, preprogramming individual inputs is not possible, and the entire shift register must be flushed. The output stage of the ADV3228 or ADV3229 is designed for low differential gain and phase error when driving composite video signals. It also provides slew current for a fast pulse response when driving component video signals. Unlike many multiplexer designs, these requirements are balanced such that large signal bandwidth is very similar to small signal bandwidth. The design load is 150 Ω, but provisions are made to drive loads as low as 100 Ω when on-chip power dissipation limits are not exceeded. The outputs of the ADV3228/ADV3229 can be disabled to minimize on-chip power dissipation. When disabled, there is no feedback network loading the output. This high disabled output impedance allows multiple ICs to be bussed together without additional buffering. Take care to reduce output capacitance, which results in more overshoot and frequency domain peaking. To easily interface to ground-referenced video signals, the ADV3228/ADV3229 operate on split ±5 V supplies. The logic inputs and output run on a single 5 V supply, and the logic inputs switch at approximately 1.6 V for compatibility with a variety of logic families. The serial output buffer is a rail-to-rail output stage with 5 mA of drive capability. Rev. A | Page 21 of 24 ADV3228/ADV3229 Data Sheet APPLICATIONS INFORMATION The ADV3228/ADV3229 have two options for changing the programming of the crosspoint matrix. In the first option, a serial word of 40 bits can be provided, which updates the entire matrix each time the 40-bit word is shifted into the device. The second option allows for changing the programming of a single output via a parallel interface. The serial option requires fewer signals but more time (clock cycles) for changing the programming, whereas the parallel programming technique requires more signals but can change a single output at a time and requires fewer clock cycles to complete the programming. SERIAL PROGRAMMING The serial programming mode uses the CE, CLK, DATAIN, UPDATE, and SER/PAR pins. The first step is to assert a low on SER/PAR to enable the serial programming mode. CE for the chip must be low to allow data to be clocked into the device. The CE signal can be used to address an individual device when devices are connected in parallel. The UPDATE signal should be high during the time that data is shifted into the serial port of the device. Although the data still shifts in when UPDATE is low, the transparent, asynchronous latches allow the shifting data to reach the matrix, which causes the matrix to try to update to every intermediate state as defined by the shifting data. The data at DATAIN is clocked in at every falling edge of CLK, and a total of 40 bits must be shifted in to fill the register, and thereby, complete the programming. For each of the eight outputs there are five bits in the shift register; the position of these bits in the register determines the output to which they apply (see Figure 6). Three of the bits (D0 to D2) determine the source of the input that connects to the output that pertains to the position in the register; the MSB is shifted in first. The fourth bit (reserved) is a reserved enable bit and must be shifted in as a logic high prior to D0 to D2 in all cases (in parallel programming mode this bit is internally set high). The fifth bit (D3) precedes these four bits and determines the enabled state of the output. If D3 is low (output disabled), the four associated bits do not matter because no input switches to that output. The most significant output address data is shifted in first, and the remaining addresses follow in sequence until the least significant output address data is shifted in. At this point, UPDATE can be taken low, which programs the device according to the data that was just shifted in. The update registers are asynchronous, and when UPDATE is low (and CE is low), they are transparent. If more than one ADV3228/ADV3229 device is to be serially programmed in a system, the DATAOUT signal from one device can be connected to the DATAIN of the next device to form a serial chain. Connect all of the CLK, CE, UPDATE, and SER/PAR pins in parallel and operate them as described previously in this section. The serial data is input to the DATAIN pin of the first device of the chain, and it ripples through to the last. Therefore, the data for the last device in the chain should come at the beginning of the programming sequence. The length of the programming sequence (40 bits) is multiplied by the number of devices in the chain. PARALLEL PROGRAMMING When using the parallel programming mode, it is not necessary to reprogram the entire device when making changes to the matrix. Parallel programming allows the modification of a single output at a time. Because this takes only one CLK/UPDATE cycle, significant time savings can be realized by using parallel programming. An important consideration in using parallel programming is that the RESET signal does not reset all registers in the ADV3228/ ADV3229. When taken low, the RESET signal sets each output to the disabled state. This is helpful during power-up to ensure that two parallel outputs are not active at the same time. After initial power-up, the internal registers in the device generally contain random data, even though the RESET signal was asserted. If parallel programming is used to program one output, that output is properly programmed, but the rest of the device has a random program state depending on the internal register content at power-up. Therefore, when using parallel programming, it is essential that all outputs be programmed to a desired state after power-up to ensure that the programming matrix is always in a known state. From this point, parallel programming can be used to modify either a single output or multiple outputs at one time. Similarly, if both CE and UPDATE are taken low after initial power-up, the random power-up data in the shift register is programmed into the matrix. Therefore, to prevent programming the crosspoint into an unknown state, do not apply low logic levels to both CE and UPDATE after power is initially applied. To eliminate the possibility of programming the matrix to an unknown state, after initial power-up, program the full shift register one time to a desired state using either serial or parallel programming. To change the programming of an output via parallel programming, take the SER/PAR and UPDATE pins high, and take the CE pin low. The CLK signal should be in the high state. Place the 3-bit address of the output to be programmed on A0 to A2. The first three data bits (D0 to D2) contain the information that identifies the input that is programmed to the addressed output. A fourth bit, reserved, is a reserved enable bit and is internally connected to a logic high level in parallel programming mode. The fifth data bit (D3) determines the enabled state of the output. If D3 is low (output disabled), the data bits on D0 to D2 do not matter. After the address and data signals are established, they can be latched into the shift register by pulling the CLK signal low; however, the matrix is not programmed until the UPDATE signal is taken low. In this way, it is possible to latch in new data for several or all of the outputs first via successive negative transitions of CLK while UPDATE is held high and then have all the new data take effect when UPDATE goes low. Use this technique when programming the device for the first time after power-up when Rev. A | Page 22 of 24 Data Sheet ADV3228/ADV3229 POWER-ON RESET When powering up the ADV3228/ADV3229, it is usually desirable to have the outputs come up in the disabled state. When taken low, the RESET pin causes all outputs to be in the disabled state. However, the RESET signal does not reset all registers in the ADV3228/ADV3229. This is important when operating in the parallel programming mode. Refer to the Parallel Programming section for information about programming internal registers after power-up. Serial programming programs the entire matrix each time; therefore, no special considerations apply. Because the data in the shift register is random after power-up, it should not be used to program the matrix, or the matrix can enter unknown states. To prevent the matrix from entering unknown states, do not apply logic low signals to both CE and UPDATE initially after power-up. Instead, first load the shift register with the data and then take UPDATE low to program the device. of outputs. Nonblocking requires that the programming of a given input to one or more outputs not restrict the availability of that input to be a source for any other outputs. Some nonblocking crosspoint architectures require more than this minimum. In addition, there are blocking architectures that can be constructed with fewer devices than this minimum. These systems have connectivity available on a statistical basis that is determined when designing the overall system. The basic concept in constructing larger crosspoint arrays is to connect inputs in parallel in a horizontal direction and to wire-OR the outputs together in the vertical direction. The wire-OR connection can be viewed as a tristate multiplex of the two outputs, in that only one output is enabled and the other is in a high-Z state. The meaning of horizontal and vertical can best be understood by referring to Figure 65, which illustrates this concept for a 32 × 8 crosspoint array that uses four ADV3228 or ADV3229 devices. ADV3228 8 IN00 TO IN07 8 RTERM 8 The RESET pin has a 20 kΩ pull-up resistor to DVCC that can be used to create a simple power-up reset circuit. A capacitor from RESET to ground holds the RESET pin low for a period during which the rest of the device stabilizes. The low condition causes all of the outputs to be disabled. The capacitor then charges through the pull-up resistor to the high state, thereby, allowing full programming capability of the device. ADV3228 8 IN08 TO IN15 8 RTERM ADV3228 8 IN16 TO IN23 8 The 8 × 8 crosspoints come in two versions, depending on the gain of the analog circuit path. The ADV3228 device is unity gain and can be used for analog logic switching and other applications where unity gain is desired. The ADV3228 outputs have very high impedance when their outputs are disabled. RTERM The first consideration in constructing a larger crosspoint is to determine the minimum number of devices that is required. The 8 × 8 architecture of the ADV3228/ADV3229 contains 64 points, which is a factor of 16 greater than a 4 × 1 crosspoint (or multiplexer). The benefits realized in printed circuit board (PCB) area used, power consumption, and design effort are readily apparent when compared to using multiples of these smaller 4 × 1 devices. To obtain the minimum number of required points for a nonblocking crosspoint, multiply the number of inputs by the number OR ADV3229 8 ADV3228 8 IN24 TO IN31 8 The ADV3229 can be used for devices that drive a terminated cable with its outputs. This device has a built-in gain of +2 that eliminates the need for a gain of +2 buffer to drive a video line. Its high output disabled impedance minimizes signal degradation when paralleling additional outputs of other crosspoint devices. The ADV3228/ADV3229 are high density building blocks for creating crosspoint arrays of dimensions larger than 8 × 8. Various features, such as output disable, chip enable, and gain of +1 and gain of +2 options, are useful for creating larger arrays. OR ADV3229 8 GAIN SELECTION CREATING LARGER CROSSPOINT ARRAYS OR ADV3229 RTERM OR ADV3229 8 8 OUT00 TO OUT07 09318-007 using parallel programming. In parallel mode, the CLK pin is level sensitive, whereas in serial mode, it is edge triggered. Figure 65. A 32 × 8 Nonblocking Crosspoint Switch Array Each input is uniquely assigned to each of the eight inputs of the four devices and terminated appropriately; the outputs are wiredOR’ed together. The output from only one wire-OR’ed connection can be enabled at any given time, and care must be exercised to minimize load capacitance at the wired-OR’ed connections. The device programming software must be properly written to prevent multiple connected outputs from being enabled at the same time. More expansion options are possible using the ADV3226 and ADV3227 wideband 16 × 16 arrays, and ADV3224 and ADV3225 16 × 8 arrays. Also available are 32 × 16 arrays in a single package: AD8104, AD8105, ADV3202, and ADV3203. For a complete 32 × 32 array in a single device, use the AD8117 and AD8118 for wide bandwidth or the ADV3200 and ADV3201 for less bandwidth. Rev. A | Page 23 of 24 ADV3228/ADV3229 Data Sheet OUTLINE DIMENSIONS 10.10 10.00 SQ 9.90 0.60 0.42 0.24 0.60 0.42 0.24 0.30 0.23 0.18 55 54 72 1 PIN 1 INDICATOR PIN 1 INDICATOR 9.85 9.75 SQ 9.65 0.50 BSC 0.50 0.40 0.30 18 19 37 36 TOP VIEW BOTTOM VIEW 0.80 MAX 0.65 TYP 0.05 MAX 0.02 NOM COPLANARITY 0.08 0.20 REF SEATING PLANE 0.25 MIN 8.50 REF FOR PROPER CONNECTION OF THE EXPOSED PAD, REFER TO THE PIN CONFIGURATION AND FUNCTION DESCRIPTIONS SECTION OF THIS DATA SHEET. COMPLIANT TO JEDEC STANDARDS MO-220-VNND-4 06-15-2012-A 12° MAX 1.00 0.85 0.80 4.70 BSC SQ EXPOSED PAD Figure 66. 72-Lead Lead Frame Chip Scale Package [LFCSP_VQ] 10 mm × 10 mm Body, Very Thin Quad (CP-72-1) Dimensions shown in millimeters ORDERING GUIDE Model1 ADV3228ACPZ ADV3228-EVALZ ADV3229ACPZ ADV3229-EVALZ 1 Temperature Range −40°C to +85°C −40°C to +85°C Package Description 72-Lead Lead Frame Chip Scale Package [LFCSP_VQ] Evaluation Board 72-Lead Lead Frame Chip Scale Package [LFCSP_VQ] Evaluation Board Z = RoHS Compliant Part. ©2010–2016 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D09318-0-1/16(A) Rev. A | Page 24 of 24 Package Option CP-72-1 CP-72-1