Elpida EBJ21UE8BDF0 2gb unbuffered ddr3 sdram dimm Datasheet

PRELIMINARY DATA SHEET
2GB Unbuffered DDR3 SDRAM DIMM
EBJ21UE8BDF0 (256M words × 64 bits, 2 Ranks)
Specifications
Features
• Density: 2GB
• Organization
 256M words × 64 bits, 2 ranks
• Mounting 16 pieces of 1G bits DDR3 SDRAM sealed
in FBGA
• Package: 240-pin socket type dual in line memory
module (DIMM)
 PCB height: 30.0mm
 Lead pitch: 1.0mm
 Lead-free (RoHS compliant) and Halogen-free
• Power supply: VDD = 1.5V ± 0.075V
• Data rate: 1600Mbps/1333Mbps/1066Mbps (max.)
• Eight internal banks for concurrent operation
(components)
• Interface: SSTL_15
• Burst lengths (BL): 8 and 4 with Burst Chop (BC)
• /CAS Latency (CL): 6, 7, 8, 9, 10, 11
• /CAS write latency (CWL): 5, 6, 7, 8
• Precharge: auto precharge option for each burst
access
• Refresh: auto-refresh, self-refresh
• Refresh cycles
 Average refresh period
7.8µs at 0°C ≤ TC ≤ +85°C
3.9µs at +85°C < TC ≤ +95°C
• Operating case temperature range
 TC = 0°C to +95°C
• Double-data-rate architecture; two data transfers per
clock cycle
• The high-speed data transfer is realized by the 8 bits
prefetch pipelined architecture
• Bi-directional differential data strobe (DQS and /DQS)
is transmitted/received with data for capturing data at
the receiver
• DQS is edge-aligned with data for READs; centeraligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK
transitions
• Commands entered on each positive CK edge; data
and data mask referenced to both edges of DQS
• Data mask (DM) for write data
• Posted /CAS by programmable additive latency for
better command and data bus efficiency
• On-Die-Termination (ODT) for better signal quality
 Synchronous ODT
 Dynamic ODT
 Asynchronous ODT
• Multi Purpose Register (MPR) for temperature read
out
• ZQ calibration for DQ drive and ODT
• Programmable Partial Array Self-Refresh (PASR)
• /RESET pin for Power-up sequence and reset
function
• SRT range:
 Normal/extended
• Programmable Output driver impedance control
Document No. E1515E10 (Ver. 1.0)
Date Published June 2009 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida Memory, Inc. 2008-2009
EBJ21UE8BDF0
Ordering Information
Part number
Data rate
Mbps (max.)
Component
JEDEC speed bin
(CL-tRCD-tRP)
EBJ21UE8BDF0-GN-F
1600
DDR3-1600K (11-11-11)
EBJ21UE8BDF0-DJ-F
1333
DDR3-1333H (9-9-9)
EBJ21UE8BDF0-AE-F
1066
DDR3-1066F (7-7-7)
Package
Preliminary Data Sheet E1515E10 (Ver. 1.0)
2
240-pin DIMM
(lead-free and
halogen-free)
Contact
pad
Gold
Mounted devices
EDJ1108BDSE-GL-F
EDJ1108BDSE-GN-F
EDJ1108BDSE-GL-F
EDJ1108BDSE-GN-F
EDJ1108BDSE-DJ-F
EDJ1108BDSE-GL-F
EDJ1108BDSE-GN-F
EDJ1108BDSE-DJ-F
EDJ1108BDSE-AE-F
EBJ21UE8BDF0
Pin Configurations
Front side
1 pin
121 pin
48 pin 49 pin
120 pin
168 pin 169 pin
240 pin
Back side
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
1
VREFDQ
61
A2
121
VSS
181
A1
2
VSS
62
VDD
122
DQ4
182
VDD
3
DQ0
63
CK1
123
DQ5
183
VDD
4
DQ1
64
/CK1
124
VSS
184
CK0
5
VSS
65
VDD
125
DM0
185
/CK0
6
/DQS0
66
VDD
126
NC
186
VDD
7
DQS0
67
VREFCA
127
VSS
187
NC
8
VSS
68
NC
128
DQ6
188
A0
9
DQ2
69
VDD
129
DQ7
189
VDD
10
DQ3
70
A10(AP)
130
VSS
190
BA1
11
VSS
71
BA0
131
DQ12
191
VDD
12
DQ8
72
VDD
132
DQ13
192
/RAS
13
DQ9
73
/WE
133
VSS
193
/CS0
14
VSS
74
/CAS
134
DM1
194
VDD
15
/DQS1
75
VDD
135
NC
195
ODT0
16
DQS1
76
/CS1
136
VSS
196
A13
17
VSS
77
ODT1
137
DQ14
197
VDD
18
DQ10
78
VDD
138
DQ15
198
NC
19
DQ11
79
NC
139
VSS
199
VSS
20
VSS
80
VSS
140
DQ20
200
DQ36
21
DQ16
81
DQ32
141
DQ21
201
DQ37
22
DQ17
82
DQ33
142
VSS
202
VSS
23
VSS
83
VSS
143
DM2
203
DM4
24
/DQS2
84
/DQS4
144
NC
204
NC
25
DQS2
85
DQS4
145
VSS
205
VSS
26
VSS
86
VSS
146
DQ22
206
DQ38
27
DQ18
87
DQ34
147
DQ23
207
DQ39
28
DQ19
88
DQ35
148
VSS
208
VSS
29
VSS
89
VSS
149
DQ28
209
DQ44
30
DQ24
90
DQ40
150
DQ29
210
DQ45
31
DQ25
91
DQ41
151
VSS
211
VSS
32
VSS
92
VSS
152
DM3
212
DM5
33
/DQS3
93
/DQS5
153
NC
213
NC
34
DQS3
94
DQS5
154
VSS
214
VSS
35
VSS
95
VSS
155
DQ30
215
DQ46
36
DQ26
96
DQ42
156
DQ31
216
DQ47
Preliminary Data Sheet E1515E10 (Ver. 1.0)
3
EBJ21UE8BDF0
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
37
DQ27
97
DQ43
157
VSS
217
VSS
38
VSS
98
VSS
158
NC
218
DQ52
39
NC
99
DQ48
159
NC
219
DQ53
40
NC
100
DQ49
160
VSS
220
VSS
41
VSS
101
VSS
161
NC
221
DM6
42
NC
102
/DQS6
162
NC
222
NC
43
NC
103
DQS6
163
VSS
223
VSS
44
VSS
104
VSS
164
NC
224
DQ54
45
NC
105
DQ50
165
NC
225
DQ55
46
NC
106
DQ51
166
VSS
226
VSS
47
VSS
107
VSS
167
NC
227
DQ60
48
NC
108
DQ56
168
/RESET
228
DQ61
49
NC
109
DQ57
169
CKE1
229
VSS
50
CKE0
110
VSS
170
VDD
230
DM7
51
VDD
111
/DQS7
171
NC
231
NC
52
BA2
112
DQS7
172
NC
232
VSS
53
NC
113
VSS
173
VDD
233
DQ62
54
VDD
114
DQ58
174
A12
234
DQ63
55
A11
115
DQ59
175
A9
235
VSS
56
A7
116
VSS
176
VDD
236
VDDSPD
57
VDD
117
SA0
177
A8
237
SA1
58
A5
118
SCL
178
A6
238
SDA
59
A4
119
SA2
179
VDD
239
VSS
60
VDD
120
VTT
180
A3
240
VTT
Preliminary Data Sheet E1515E10 (Ver. 1.0)
4
EBJ21UE8BDF0
Pin Description
Pin name
Function
A0 to A13
Address input
Row address
Column address
A10 (AP)
Auto precharge
A0 to A13
A0 to A9
A12 (/BC)
Burst chop
BA0, BA1, BA2
Bank select address
DQ0 to DQ63
Data input/output
/RAS
Row address strobe command
/CAS
Column address strobe command
/WE
Write enable
/CS0, /CS1
Chip select
CKE0, CKE1
Clock enable
CK0, CK1
Clock input
/CK0, /CK1
Differential clock input
DQS0 to DQS7, /DQS0 to /DQS7
Input and output data strobe
DM0 to DM7
Input mask
SCL
Clock input for serial PD
SDA
Data input/output for serial PD
SA0, SA1, SA2
Serial address input
VDD
Power for internal circuit
VDDSPD
Power for serial EEPROM
VREFCA
Reference voltage for CA
VREFDQ
Reference voltage for DQ
VSS
Ground
VTT
I/O termination supply for SDRAM
/RESET
Set DRAM to known state
ODT0, ODT1
ODT control
NC
No connection
Preliminary Data Sheet E1515E10 (Ver. 1.0)
5
EBJ21UE8BDF0
Serial PD Matrix
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
1
0
0
1
0
0
1
1
93H
256/256/0-116
-DJ, -AE
1
0
0
1
0
0
1
0
92H
176/256/0-116
SPD revision
0
0
0
1
0
0
0
0
10H
Revision 1.0
2
Key byte/DRAM device type
0
0
0
0
1
0
1
1
0BH
DDR3 SDRAM
3
Key byte/module type
0
0
0
0
0
0
1
0
02H
Unbuffered
4
SDRAM density and banks
0
0
0
0
0
0
1
0
02H
1G bits, 8 banks
5
SDRAM addressing
0
0
0
1
0
0
0
1
11H
14 rows, 10 columns
6
Module nominal voltage, VDD
0
0
0
0
0
0
0
0
00H
1.5V
7
Module organization
0
0
0
0
1
0
0
1
09H
2 ranks/×8 bits
8
Module memory bus width
0
0
0
0
0
0
1
1
03H
64 bits/non-ECC
9
Fine timebase (FTB) dividend/divisor
0
1
0
1
0
0
1
0
52H
5/2
10
Medium timebase (MTB) dividend
0
0
0
0
0
0
0
1
01H
1
11
Medium timebase (MTB) divisor
0
0
0
0
1
0
0
0
08H
8
12
SDRAM minimum cycle time
(tCK (min.))
-GN
0
0
0
0
1
0
1
0
0AH
1.25ns
0
0
0
0
1
1
0
0
0CH
1.5ns
Byte No. Function described
0
1
Number of serial PD bytes written/SPD
device size/CRC coverage
-GN
-DJ
0
0
0
0
1
1
1
1
0FH
1.875ns
13
Reserved
-AE
0
0
0
0
0
0
0
0
00H
—
14
SDRAM /CAS latencies supported, LSB
-GN
1
0
1
1
1
1
0
0
BCH
CL = 6, 7, 8, 9, 11
-DJ
0
0
1
1
1
1
0
0
3CH
CL = 6, 7, 8, 9
-AE
0
0
0
1
1
1
0
0
1CH
CL = 6, 7, 8
15
SDRAM /CAS latencies supported, MSB
0
0
0
0
0
0
0
0
00H
—
16
SDRAM minimum /CAS latencies time
(tAA (min.))
0
1
1
0
1
0
0
1
69H
13.125ns
SDRAM write recovery time (tWR (min))
0
1
1
1
1
0
0
0
78H
15ns
1
1
0
1
0
0
1
69H
13.125ns
0
1
1
0
0
0
0
30H
6ns
17
18
19
SDRAM minimum /RAS to /CAS delay
0
(tRCD)
SDRAM minimum row active to row active
delay (tRRD)
0
-GN, -DJ
0
0
1
1
1
1
0
0
3CH
7.5ns
SDRAM minimum row precharge time
(tRP)
-AE
0
1
1
0
1
0
0
1
69H
13.125ns
21
SDRAM upper nibbles for tRAS and tRC
0
0
0
1
0
0
0
1
11H
22
SDRAM minimum active to precharge time
(tRAS), LSB
0
-GN
0
0
1
1
0
0
0
18H
35ns
20
-DJ
0
0
1
0
0
0
0
0
20H
36ns
-AE
0
0
1
0
1
1
0
0
2CH
37.5ns
Preliminary Data Sheet E1515E10 (Ver. 1.0)
6
EBJ21UE8BDF0
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
1
0
0
0
0
0
0
1
81H
48.125ns
-DJ
1
0
0
0
1
0
0
1
89H
49.125ns
-AE
1
0
0
1
0
1
0
1
95H
50.625ns
0
1
1
1
0
0
0
0
70H
110ns
0
0
0
0
0
0
1
1
03H
110ns
0
0
1
1
1
1
0
0
3CH
7.5ns
0
0
1
1
1
1
0
0
3CH
7.5ns
0
0
0
0
0
0
0
0
00H
30.0ns
0
0
0
0
0
0
0
1
01H
37.5ns
1
1
1
1
0
0
0
0
F0H
30.0ns
Byte No. Function described
23
24
25
26
27
28
SDRAM minimum active to active /autorefresh time (tRC), LSB
-GN
SDRAM minimum refresh recovery time
delay (tRFC), LSB
SDRAM minimum refresh recovery time
delay (tRFC), MSB
SDRAM minimum internal write to read
command delay (tWTR)
SDRAM minimum internal read to
precharge command delay (tRTP)
Upper nibble for tFAW
-GN, -DJ
-AE
29
Minimum four activate window delay time
(tFAW)
-GN, -DJ
0
0
1
0
1
1
0
0
2CH
37.5ns
30
SDRAM output drivers supported
1
0
0
0
0
0
1
1
83H
DLL-off/RZQ/6, 7
31
SDRAM refresh options
1
0
0
0
0
0
0
1
81H
PASR/2X refresh rate
at +85°C to +95°C
32
Module thermal sensor
0
0
0
0
0
0
0
0
00H
Not incorporated
33
SDRAM device type
0
0
0
0
0
0
0
0
00H
Standard
-AE
34 to 59 Reserved
0
0
0
0
0
0
0
0
00H
—
60
Module nominal height
0
0
0
0
1
1
1
1
0FH
29 < height ≤ 30mm
61
Module maximum thickness
0
0
0
1
0
0
0
1
11H
62
Reference raw card used
0
0
0
0
0
0
0
1
01H
Raw Card B
63
Address mapping from edge connecter to
0
DRAM
0
0
0
0
0
0
1
01H
Mirrored
64 to
116
Module specific section
0
0
0
0
0
0
0
0
00H
—
0
0
0
0
0
0
1
0
02H
Elpida Memory
1
1
1
1
1
1
1
0
FEH
Elpida Memory
117
118
Module ID: manufacturer’s JEDEC ID
code, LSB
Module ID: manufacturer’s JEDEC ID
code, MSB
119
Module ID: manufacturing location
×
×
×
×
×
×
×
×
××
120
Module ID: manufacturing date
×
×
×
×
×
×
×
×
××
Year code (BCD)
121
Module ID: manufacturing date
×
×
×
×
×
×
×
×
××
Week code (BCD)
122 to
125
Module ID: module serial number
×
×
×
×
×
×
×
×
××
126
Cyclical redundancy code (CRC)
-GN
0
0
0
0
0
0
1
1
03H
-DJ
1
0
1
0
1
0
1
1
ABH
-AE
1
1
1
0
1
0
0
1
E9H
Preliminary Data Sheet E1515E10 (Ver. 1.0)
7
EBJ21UE8BDF0
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
0
0
0
1
0
1
0
0
14H
-DJ
1
0
1
0
0
1
1
1
A7H
-AE
0
0
0
0
1
1
1
0
0EH
Byte No. Function described
127
Cyclical redundancy code (CRC)
-GN
Comments
128
Module part number
0
1
0
0
0
1
0
1
45H
E
129
Module part number
0
1
0
0
0
0
1
0
42H
B
130
Module part number
0
1
0
0
1
0
1
0
4AH
J
131
Module part number
0
0
1
1
0
0
1
0
32H
2
132
Module part number
0
0
1
1
0
0
0
1
31H
1
133
Module part number
0
1
0
1
0
1
0
1
55H
U
134
Module part number
0
1
0
0
0
1
0
1
45H
E
135
Module part number
0
0
1
1
1
0
0
0
38H
8
136
Module part number
0
1
0
0
0
0
1
0
42H
B
137
Module part number
0
1
0
0
0
1
0
0
44H
D
138
Module part number
0
1
0
0
0
1
1
0
46H
F
139
Module part number
0
0
1
1
0
0
0
0
30H
0
140
Module part number
0
0
1
0
1
1
0
1
2DH
—
141
Module part number
-GN
0
1
0
0
0
1
1
1
47H
G
-DJ
0
1
0
0
0
1
0
0
44H
D
-AE
0
1
0
0
0
0
0
1
41H
A
0
1
0
0
1
1
1
0
4EH
N
-DJ
0
1
0
0
1
0
1
0
4AH
J
-AE
0
1
0
0
0
1
0
1
45H
E
142
Module part number
-GN
143
Module part number
0
0
1
0
1
1
0
1
2DH
—
144
Module part number
0
1
0
0
0
1
1
0
46H
F
145
Module part number
0
0
1
0
0
0
0
0
20H
(Space)
146
Module revision code
0
0
1
1
0
0
0
0
30H
Initial
147
Module revision code
0
0
1
0
0
0
0
0
20H
(Space)
0
0
0
0
0
0
1
0
02H
Elpida Memory
1
1
1
1
1
1
1
0
FEH
Elpida Memory
148
149
150 to
175
176 to
254
SDRAM manufacturer’s JEDEC ID code,
LSB
SDRAM manufacturer’s JEDEC ID code,
MSB
Manufacturer's specific data
Intel extreme memory profile
-GN
-DJ, -AE
255
Refer to SPD for Intel Extreme Memory Profile Section
0
0
0
Open for customer use
Preliminary Data Sheet E1515E10 (Ver. 1.0)
8
0
0
0
0
0
00H
Not supported
EBJ21UE8BDF0
SPD for Intel Extreme Memory Profile (EBJ21UE8BDF0-GN)
Byte No. Function described
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
176
Intel extreme memory profile ID string
0
0
0
0
1
1
0
0
0CH
177
Intel extreme memory profile ID string
0
1
0
0
1
0
1
0
4AH
178
Intel extreme memory profile
organization type
0
0
0
0
0
0
1
1
03H
179
Intel extreme memory profile revision
0
0
0
1
0
0
0
1
11H
Revision 1.1
0
0
0
0
0
0
0
1
01H
1
0
0
0
0
1
0
0
0
08H
8
0
0
0
0
0
0
0
1
01H
1
0
0
0
0
1
0
0
0
08H
8
0
0
0
0
0
0
0
0
00H
180
181
182
183
184
Medium timebase (MTB) dividend
for profile 1
Medium timebase (MTB) divisor
for profile 1
Medium timebase (MTB) dividend
for profile 2
Medium timebase (MTB) divisor
for profile 2
Reserved for global byte
Comments
Intel Extreme Memory
Profile ID String
Intel Extreme Memory
Profile ID String
Profile 1: Enabled /
Profile 2: Enabled /
Profile 1: 1 DIMM per
CH / Profile 2: 1
DIMM per CH /
[For Profile 1]
Byte No. Function described
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
185
0
0
1
0
1
0
1
0
2AH
1.50V
0
0
0
0
1
0
1
0
0AH
DDR3-1600
0
1
1
0
1
0
0
1
69H
13.125ns
1
0
1
1
1
1
0
0
BCH
6, 7, 8, 9, 11
0
0
0
0
0
0
0
0
00H
0
1
1
0
1
0
0
1
69H
13.125ns
0
1
1
0
1
0
0
1
69H
13.125ns
0
1
1
0
1
0
0
1
69H
13.125ns
15ns
186
187
188
189
190
191
192
Module VDD voltage level
SDRAM minimum cycle time
(tCK (min.))
SDRAM minimum /CAS latencies time
(tAA (min.))
SDRAM /CAS latencies supported, LSB
(CL MASK)
SDRAM /CAS latencies supported, MSB
(CL MASK)
Minimum CAS write latency time
(tCWL(min))
SDRAM minimum row precharge time
(tRP)
SDRAM minimum /RAS to /CAS delay
(tRCD)
193
SDRAM write recovery time (tWR (min))
0
1
1
1
1
0
0
0
78H
194
SDRAM upper nibbles for tRAS and tRC
0
0
0
1
0
0
0
1
11H
0
0
0
1
1
0
0
0
18H
35ns
1
0
0
0
0
1
1
0
86H
48.75ns
0
0
1
1
1
1
1
1
3FH
7.8µs
0
0
0
0
0
0
0
0
00H
7.8µs
0
1
1
1
0
0
0
0
70H
110ns
0
0
0
0
0
0
1
1
03H
110ns
0
0
1
1
1
1
0
0
3CH
7.5ns
195
196
197
198
199
200
201
SDRAM minimum active to precharge
time (tRAS), LSB
SDRAM minimum active to active /autorefresh time (tRC), LSB
Maximum average periodic refresh interval
(tREFI), LSB
Maximum average periodic refresh interval
(tREFI), MSB
SDRAM minimum refresh recovery time
delay (tRFC), LSB
SDRAM minimum refresh recovery time
delay (tRFC), MSB
SDRAM minimum internal read to
precharge command delay (tRTP)
Preliminary Data Sheet E1515E10 (Ver. 1.0)
9
EBJ21UE8BDF0
Byte No. Function described
202
203
204
205
206
207
208
209
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
SDRAM minimum row active to row active
0
delay (tRRD)
0
1
1
0
0
0
0
30H
6ns
Upper nibble for tFAW
0
0
0
0
0
0
0
0
00H
30.0ns
1
1
1
1
0
0
0
0
F0H
30.0ns
0
0
1
1
1
1
0
0
3CH
7.5ns
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
Minimum four activate window delay time
(tFAW)
SDRAM minimum internal write to read
command delay (tWTR)
Write to read & read to write command
turn-around time pull-in
Back to back command turn-around time
pull-in
System address/ command rate (1N or 2N
mode)
Auto self-refresh performance (sub 1x
refresh and IDD6 impacts)
Default - No
adjustment
Default - No
adjustment
System operates in
default mode
TBD
210 to
218
Reserved
0
0
0
0
0
0
0
0
00H
219
Vendor personality byte
0
0
0
0
0
0
0
0
00H
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
220
Module VDD voltage level (extreme
settings)
0
0
1
0
1
1
0
0
2CH
1.60V
221
SDRAM minimum cycle time (tCK (min))
0
0
0
0
1
0
1
0
0AH
DDR3-1600
Minimum CAS latency time (tAA (min))
0
1
1
0
1
0
0
1
69H
13.125ns
1
0
1
1
1
1
0
0
BCH
6, 7, 8, 9, 11
0
0
0
0
0
0
0
0
00H
0
1
1
0
1
0
0
1
69H
13.125ns
0
1
1
0
1
0
0
1
69H
13.125ns
0
1
1
0
1
0
0
1
69H
13.125ns
15ns
[For Profile 2]
Byte No. Function described
222
223
224
225
226
227
SDRAM /CAS latencies supported, LSB
(CL MASK)
SDRAM /CAS latencies supported, MSB
(CL MASK)
Minimum CAS write latency time
(tCWL (min))
SDRAM minimum row precharge time
(tRP)
SDRAM minimum /RAS to /CAS delay
(tRCD)
228
SDRAM write recovery time (tWR (min))
0
1
1
1
1
0
0
0
78H
229
SDRAM upper nibbles for tRAS and tRC
0
0
0
1
0
0
0
1
11H
0
0
0
1
1
0
0
0
18H
35ns
1
0
0
0
0
1
1
0
86H
48.75ns
0
0
1
1
1
1
1
1
3FH
7.8us
0
0
0
0
0
0
0
0
00H
7.8us
0
1
1
1
0
0
0
0
70H
110ns
0
0
0
0
0
0
1
1
03H
110ns
0
0
1
1
1
1
0
0
3CH
7.5ns
0
0
1
1
0
0
0
0
30H
6ns
230
231
232
233
234
235
236
237
SDRAM minimum active to precharge time
(tRAS), LSB
SDRAM minimum active to active /autorefresh time (tRC), LSB
Maximum average periodic refresh interval
(tREFI), LSB
Maximum average periodic refresh interval
(tREFI), MSB
SDRAM minimum refresh recovery time
delay (tRFC), LSB
SDRAM minimum refresh recovery time
delay (tRFC), MSB
SDRAM minimum internal read to
precharge command delay (tRTP)
SDRAM minimum row active to row active
delay (tRRD)
Preliminary Data Sheet E1515E10 (Ver. 1.0)
10
EBJ21UE8BDF0
Byte No. Function described
Bit7 Bit6
Bit5
Hex
Bit4 Bit3 Bit2 Bit1 Bit0 value
Comments
238
0
0
0
0
0
0
0
0
00H
30.0ns
1
1
1
1
0
0
0
0
F0H
30.0ns
0
0
1
1
1
1
0
0
3CH
7.5ns
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
00H
239
240
241
242
243
244
Upper nibble for tFAW
Minimum four activate window delay time
(tFAW)
SDRAM minimum internal write to read
command delay (tWTR)
Write to read & read to write command
turn-around time pull-in
Back to back command turn-around time
pull-in
System address/ command rate (1N or 2N
mode)
Auto self-refresh performance (sub 1x
refresh and IDD6 impacts)
245 to
253
Reserved
0
0
0
0
0
0
0
0
00H
254
Vendor personality byte
0
0
0
0
0
0
0
0
00H
Preliminary Data Sheet E1515E10 (Ver. 1.0)
11
Default - No
adjustment
Default - No
adjustment
System operates in
default mode
TBD
EBJ21UE8BDF0
Block Diagram
Rs3
Rs3
Rs2
Rs2
Rs2
Rs2
Rs2
Rs3
Rs3
Rs2
Rs2
Rs2
Rs2
Rs2
Rs4
/CK
CK
Rs4
/CK
CK
/CS
ODT
CKE
Address
BA
Command
/CK
ZQ
CK
DQ0
to DQ7
/CS
ODT
CKE
Address
BA
Command
DM
Rs4
/CK
ZQ
Rs4
D15
/DQS
CK
DQ0
to DQ77
/RESET
SCL
SA0
SCL
SA1
SA2
A1
A2
A0
SDA
U0
WP
V3
D10
D11
V4
D12
V5
D13
V6
D14
V7
D15
V8
D16
V1
V1
V3
V2
D0
D1
V4
D2
V5
D3
V6
D4
V7
D5
V8
D6
D7
Address and Control lines
Preliminary Data Sheet E1515E10 (Ver. 1.0)
12
VTT
* D0 to D15: 1G bits DDR3 SDRAM
Address, BA: A0 to A13, BA0 to BA2
Command: /RAS, /CAS, /WE
U0: 256 bytes EEPROM
Rs1: 15Ω
Rs2: 39Ω
Rs3: 36Ω
Rs4: 240Ω
VTT
V2
SDA
Rs4
CK
/CK
Rs4
/CK
ZQ
CK
/CS
ODT
CKE
Address
BA
Command
DQ0
to DQ7
SDRAMs (D0 to D15), SPD
Notes :
1. DQ wiring may be changed within a byte.
2. DQ, DQS, /DQS, ODT, DM, CKE, /CS relationships
must be maintained as shown.
D9
/CS
ODT
CKE
Address
BA
Command
/CK
Rs4
DM
Rs4
/CK
ZQ
Serial PD
SPD
SDRAMs (D0 to D15)
SDRAMs (D0 to D15)
SDRAMs (D0 to D15)
VSS
ZQ
D13
/DQS
CK
Rs4
DQ0
to DQ7
/CS
ODT
CKE
Address
BA
Command
DM
8 Rs1
/RESET:SDRAMs (D0 to D15)
VTT
VDDSPD
VREFCA
VREFDQ
VDD
DQ0
to DQ7
DQS
D4
/DQS
DM4
DQ32
to DQ39
DM
DQS
Rs1
ZQ
ZQ
CK
/CS
ODT
CKE
Address
BA
Command
/CK
DQ0
to DQ7
Rs1
/CK
DQ0
to DQ7
DM
D14
/DQS
Rs1
/DQS4
CK
DM
ZQ
/CS
ODT
CKE
Address
BA
Command
DQ0
to DQ7
Rs4
DM
/DQS
/CK
/DQS
D12
DQS
D5
/DQS
DM5
8 Rs1
DQ40
to DQ47
Rs4
ZQ
DQS4
DQS
D3
CK
DQS
Rs1
DM3
8 Rs1
DQ24
to DQ31
DM
Rs1
Rs1
Rs1
ZQ
DQS
DQS
Rs1
/DQS5
CK
DQ0
to DQ7
/CS
ODT
CKE
Address
BA
Command
DM
ZQ
Rs4
DQ0
to DQ7
D11
/DQS
/CK
DM
DQS5
DQS
D2
CK
/DQS
DM2
8 Rs1
DQ16
to DQ23
DQ0
to DQ7
Rs1
DQS
Rs1
DM
D6
/DQS
DM6
8 Rs1
DQ48
to DQ55
Rs1
/DQS2
ZQ
DQS
/CS
ODT
CKE
Address
BA
Command
ZQ
D16
/DQS
Rs1
Rs1
Rs4
DQ0
to DQ7
/CS
ODT
CKE
Address
BA
Command
Rs4
/CK
CK
/CS
ODT
CKE
Address
BA
Command
Rs4
DM
ZQ
DQ0
to DQ7
Rs1
/CK
DQ0
to DQ7
Rs1
/DQS3
8 Rs1
/DQS6
CK
DM
/CS
ODT
CKE
Address
BA
Command
8 Rs1
Rs4
DM1
DM
DM7
DQ56
to DQ63
D10
/DQS
/CK
/DQS
Rs1
DQS3
ZQ
DQS
D7
/DQS
Rs1
DQS6
DQS
D1
CK
DQS
/DQS1
DQS2
DQ0
to DQ7
DQS
Rs1
/DQS7
Rs1
Rs1
DQ8
to DQ15
DM
ZQ
/CK
DQ0
to DQ7
CK
DM
DQS7
D9
/DQS
/CS
ODT
CKE
Address
BA
Command
DQS1
8 Rs1
DQS
D0
/CS
ODT
CKE
Address
BA
Command
DM0
DQ0
to DQ7
/DQS
Rs1
VTT
Rs1
DQS
Rs1
/CS
ODT
CKE
Address
BA
Command
/DQS0
VDD
VDD
VTT
/CS
ODT
CKE
Address
BA
Command
/CK1
CK1
/CS1
ODT1
CKE1
/CK0
CK0
3
Command
17
Address, BA
/CS0
ODT0
CKE0
Rs1
DQS0
EBJ21UE8BDF0
Electrical Specifications
• All voltages are referenced to VSS (GND).
Absolute Maximum Ratings
Parameter
Symbol
Value
Unit
Notes
Power supply voltage
VDD
−0.4 to +1.975
V
1, 3, 4
Input voltage
VIN
−0.4 to +1.975
V
1, 4
Output voltage
VOUT
−0.4 to +1.975
V
1, 4
Reference voltage
VREFCA
−0.4 to 0.6 × VDD
V
3, 4
Reference voltage for DQ
VREFDQ
−0.4 to 0.6 × VDDQ
V
3, 4
Storage temperature
Tstg
−55 to +100
°C
1, 2, 4
Power dissipation
PD
8
W
Short circuit output current
IOUT
50
mA
1, 4
Notes: 1. Stresses greater than those listed under Absolute Maximum Ratings may cause permanent damage to
the device. This is a stress rating only and functional operation of the device at these or any other
conditions above those indicated in the operational sections of this specification is not implied. Exposure
to absolute maximum rating conditions for extended periods may affect reliability.
2. Storage temperature is the case surface temperature on the center/top side of the DRAM.
3. VDD and VDDQ must be within 300mV of each other at all times; and VREF must be not greater than
0.6 × VDDQ, When VDD and VDDQ are less than 500mV; VREF may be equal to or less than 300mV.
4. DDR3 SDRAM component specification.
Caution
Exposing the device to stress above those listed in Absolute Maximum Ratings could cause
permanent damage. The device is not meant to be operated under conditions outside the limits
described in the operational section of this specification Exposure to Absolute Maximum Rating
conditions for extended periods may affect device reliability.
Operating Temperature Condition
Parameter
Symbol
Rating
Unit
Notes
Operating case temperature
TC
0 to +95
°C
1, 2, 3
Notes: 1. Operating temperature is the case surface temperature on the center/top side of the DRAM.
2. The Normal Temperature Range specifies the temperatures where all DRAM specifications will be
supported. During operation, the DRAM case temperature must be maintained between 0°C to +85°C
under all operating conditions.
3. Some applications require operation of the DRAM in the Extended Temperature Range between +85°C
and +95°C case temperature. Full specifications are guaranteed in this range, but the following additional
conditions apply:
a)
Refresh commands must be doubled in frequency, therefore reducing the refresh interval tREFI to
3.9µs. (This double refresh requirement may not apply for some devices.)
b)
If Self-refresh operation is required in the Extended Temperature Range, then it is mandatory to
either use the Manual Self-Refresh mode with Extended Temperature Range capability (MR2 bit
[A6, A7] = [0, 1]) or enable the optional Auto Self-Refresh mode (MR2 bit [A6, A7] = [1, 0]).
Preliminary Data Sheet E1515E10 (Ver. 1.0)
13
EBJ21UE8BDF0
Recommended DC Operating Conditions (TC = 0°C to +85°C)
Parameter
Symbol
min.
typ.
max.
Unit
Notes
Supply voltage
VDD, VDDQ
1.425
1.5
1.575
V
1, 2, 3
VSS
0
0
0
V
1
3.6
VDDSPD
3.0
3.3
Input reference voltage
VREFCA (DC)
0.49 × VDDQ
0.50 × VDDQ 0.51 × VDDQ
V
1, 4, 5
Input reference voltage for DQ
VREFDQ (DC)
0.49 × VDDQ
0.50 × VDDQ 0.51 × VDDQ
V
1, 4, 5
Termination voltage
VTT
VDDQ/2 – TBD
TBD
V
Notes: 1.
2.
3.
4.
VDDQ/2 + TBD
V
DDR3 SDRAM component specification.
Under all conditions VDDQ must be less than or equal to VDD.
VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
The AC peak noise on VREF may not allow VREF to deviate from VREF(DC) by more than ±1% VDD (for
reference: approx ±15 mV).
5. For reference: approx. VDD/2 ±15 mV.
Preliminary Data Sheet E1515E10 (Ver. 1.0)
14
EBJ21UE8BDF0
DC Characteristics 1 (TC = 0°C to +85°C, VDD = 1.5V ± 0.075V, VSS = 0V)
Parameter
Operating current
(ACT-PRE)
(Another rank is in IDD2P1)
Operating current
(ACT-PRE)
(Another rank is in IDD3N)
Operating current
(ACT-READ-PRE)
(Another rank is in IDD2P1)
Operating current
(ACT-READ-PRE)
(Another rank is in IDD3N)
Symbol
IDD0
IDD0
IDD1
IDD1
IDD2P1
Precharge power-down standby current
IDD2P0
Precharge standby current
IDD2N
Precharge standby
ODT current
IDD2NT
Precharge quiet standby current
IDD2Q
Active power-down current
(Always fast exit)
IDD3P
Active standby current
IDD3N
Operating current
(Burst read operating)
(Another rank is in IDD2P1)
Operating current
(Burst read operating)
(Another rank is in IDD3N)
Operating current
(Burst write operating)
(Another rank is in IDD2P1)
Operating current
(Burst write operating)
(Another rank is in IDD3N)
IDD4R
IDD4R
IDD4W
IDD4W
Burst refresh current
(Another rank is in IDD2P1)
IDD5B
Burst refresh current
(Another rank is in IDD3N)
IDD5B
All bank interleave read current
(Another rank is in IDD2P1)
IDD7
All bank interleave read current
(Another rank is in IDD3N)
IDD7
Data rate (Mbps)
max.
1600
1333
1066
1600
1333
1066
1600
1333
1066
1200
1080
960
1440
1280
1160
1320
1200
1080
1600
1333
1066
1560
1400
1280
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
1600
1333
1066
720
640
560
240
224
208
1040
960
880
1040
960
880
960
880
800
720
640
560
1200
1040
960
2200
1920
1560
2440
2120
1760
2280
2000
1640
2520
2200
1840
2600
2480
2360
2840
2680
2560
3160
2800
2440
3400
3000
2640
Preliminary Data Sheet E1515E10 (Ver. 1.0)
15
Unit
Notes
mA
mA
mA
mA
mA
Fast PD Exit
mA
Slow PD Exit
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
mA
EBJ21UE8BDF0
Self-Refresh Current (TC = 0°C to +85°C, VDD = 1.5V ± 0.075V)
Parameter
Self-refresh current
normal temperature range
Self-refresh current
extended temperature range
Auto self-refresh current (optional)
Symbol
max.
Unit
IDD6
160
mA
IDD6ET
288
mA
IDD6TC

mA
Notes
Timings used for IDD and IDDQ Measurement-Loop Patterns
Parameter
DDR3-1600
DDR3-1333
DDR3-1066
11-11-11
9-9-9
7-7-7
Unit
CL
11
9
7
tCK
tCK min.
1.25
1.5
1.875
ns
nRCD min.
11
9
7
nCK
nRC min.
39
33
27
nCK
nRAS min.
28
24
20
nCK
nRP min.
11
9
7
nCK
nFAW
24
20
20
nCK
nRRD
5
4
4
nCK
nRFC
88
74
59
nCK
DC Characteristics 2 (TC = 0°C to +85°C, VDD, VDDQ = 1.5V ± 0.075V)
(DDR3 SDRAM Component Specification)
Parameter
Symbol
Value
Input leakage current
ILI
2
µA
VDD ≥ VIN ≥ VSS
Output leakage current
ILO
5
µA
DDQ ≥ VOUT ≥ VSS
Preliminary Data Sheet E1515E10 (Ver. 1.0)
16
Unit
Notes
EBJ21UE8BDF0
Pin Functions
CK, /CK (input pin)
CK and /CK are differential clock inputs. All address and control input signals are sampled on the crossing of the
positive edge of CK and negative edge of /CK. Output (read) data is referenced to the crossings of CK and /CK
(both directions of crossing).
/CS (input pin)
All commands are masked when /CS is registered high. /CS provides for external rank selection on systems with
multiple ranks. /CS is considered part of the command code.
/RAS, /CAS, and /WE (input pins)
/RAS, /CAS and /WE (along with /CS) define the command being entered.
A0 to A13 (input pins)
Provided the row address for active commands and the column address for read/write commands to select one
location out of the memory array in the respective bank. (A10(AP) and A12(/BC) have additional functions, see
below) The address inputs also provide the op-code during mode register set commands.
[Address Pins Table]
Address (A0 to A13)
Row address (RA)
Column address (CA)
AX0 to AX13
AY0 to AY9
Notes
A10(AP) (input pin)
A10 is sampled during read/write commands to determine whether auto-precharge should be performed to the
accessed bank after the read/write operation. (high: auto-precharge; low: no auto-precharge)
A10 is sampled during a precharge command to determine whether the precharge applies to one bank (A10 = low)
or all banks (A10 = high). If only one bank is to be precharged, the bank is selected by bank addresses (BA).
A12 (/BC) (input pin)
A12 is sampled during read and write commands to determine if burst chop (on-the-fly) will be performed.
(A12 = high: no burst chop, A12 = low: burst chopped.)
BA0 to BA2 (input pins)
BA0, BA1 and BA2 define to which bank an active, read, write or precharge command is being applied. BA0 and
BA1 also determine if a mode register is to be accessed during a MRS cycle.
[Bank Select Signal Table]
BA0
BA1
BA2
Bank 0
L
L
L
Bank 1
H
L
L
Bank 2
L
H
L
Bank 3
H
H
L
Bank 4
L
L
H
Bank 5
H
L
H
Bank 6
L
H
H
Bank 7
H
H
H
Remark: H: VIH. L: VIL.
Preliminary Data Sheet E1515E10 (Ver. 1.0)
17
EBJ21UE8BDF0
CKE (input pin)
CKE high activates, and CKE low deactivates, internal clock signals and device input buffers and output drivers.
Taking CKE low provides precharge power-down and self-refresh operation (all banks idle), or active power-down
(row active in any bank). CKE is asynchronous for self-refresh exit. After VREF has become stable during the
power-on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper
self-refresh entry and exit, VREF must be maintained to this input. CKE must be maintained high throughout read
and write accesses. Input buffers, excluding CK, /CK, ODT and CKE are disabled during power-down. Input
buffers, excluding CKE, are disabled during self-refresh.
DQ (input and output pins)
Bi-directional data bus.
DQS and /DQS (input and output pin)
Output with read data, input with write data. Edge-aligned with read data, centered in write data.
The data strobe DQS is paired with differential signals /DQS to provide differential pair signaling to the system during
READs and WRITEs.
ODT (input pins)
ODT (registered high) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is only
applied to each DQ, DQS, /DQS, DM. The ODT pin will be ignored if the mode register (MR1) is programmed to
disable ODT.
DM (input pins)
DM is the reference signal of the data input mask function. DMs are sampled at the cross point of DQS and /DQS.
VDD (power supply pins)
1.5V is applied. (VDD is for the internal circuit.)
VDDSPD (power supply pin)
3.3V is applied (For serial EEPROM).
VSS (power supply pin)
Ground is connected.
VTT (power supply pin)
I/O termination supply for SDRAM.
VREFDQ (power supply)
Reference voltage for DQ.
VREFCA (power supply)
Reference voltage for CA.
/RESET (input pin)
/RESET is negative active signal (active low) and is referred to GND.
Detailed Operation Part, Electrical Characteristics and Timing Waveforms
Refer to the EDJ1104BDSE, EDJ1108BDSE datasheet (E1494E).
Preliminary Data Sheet E1515E10 (Ver. 1.0)
18
EBJ21UE8BDF0
Physical Outline
Unit: mm
Front side
4.00 max
0.5 min
(DATUM -A-)
4.00 min
Component area
(Front)
1
120
B
A
47.00
1.27 ± 0.10
71.00
133.35
Component area
(Back)
2.80 min
C
±
±
± 30.00
240
17.30
121
9.50
Back side
± ±
ECA-TS2-0192-03
Preliminary Data Sheet E1515E10 (Ver. 1.0)
19
EBJ21UE8BDF0
CAUTION FOR HANDLING MEMORY MODULES
When handling or inserting memory modules, be sure not to touch any components on the modules, such as
the memory ICs, chip capacitors and chip resistors. It is necessary to avoid undue mechanical stress on
these components to prevent damaging them.
In particular, do not push module cover or drop the modules in order to protect from mechanical defects,
which would be electrical defects.
When re-packing memory modules, be sure the modules are not touching each other.
Modules in contact with other modules may cause excessive mechanical stress, which may damage the
modules.
MDE0202
NOTES FOR CMOS DEVICES
1
PRECAUTION AGAINST ESD FOR MOS DEVICES
Exposing the MOS devices to a strong electric field can cause destruction of the gate
oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop
generation of static electricity as much as possible, and quickly dissipate it, when once
it has occurred. Environmental control must be adequate. When it is dry, humidifier
should be used. It is recommended to avoid using insulators that easily build static
electricity. MOS devices must be stored and transported in an anti-static container,
static shielding bag or conductive material. All test and measurement tools including
work bench and floor should be grounded. The operator should be grounded using
wrist strap. MOS devices must not be touched with bare hands. Similar precautions
need to be taken for PW boards with semiconductor MOS devices on it.
2
HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES
No connection for CMOS devices input pins can be a cause of malfunction. If no
connection is provided to the input pins, it is possible that an internal input level may be
generated due to noise, etc., hence causing malfunction. CMOS devices behave
differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed
high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected
to VDD or GND with a resistor, if it is considered to have a possibility of being an output
pin. The unused pins must be handled in accordance with the related specifications.
3
STATUS BEFORE INITIALIZATION OF MOS DEVICES
Power-on does not necessarily define initial status of MOS devices. Production process
of MOS does not define the initial operation status of the device. Immediately after the
power source is turned ON, the MOS devices with reset function have not yet been
initialized. Hence, power-on does not guarantee output pin levels, I/O settings or
contents of registers. MOS devices are not initialized until the reset signal is received.
Reset operation must be executed immediately after power-on for MOS devices having
reset function.
CME0107
Preliminary Data Sheet E1515E10 (Ver. 1.0)
20
EBJ21UE8BDF0
The information in this document is subject to change without notice. Before using this document, confirm that this is the latest version.
No part of this document may be copied or reproduced in any form or by any means without the prior
written consent of Elpida Memory, Inc.
Elpida Memory, Inc. does not assume any liability for infringement of any intellectual property rights
(including but not limited to patents, copyrights, and circuit layout licenses) of Elpida Memory, Inc. or
third parties by or arising from the use of the products or information listed in this document. No license,
express, implied or otherwise, is granted under any patents, copyrights or other intellectual property
rights of Elpida Memory, Inc. or others.
Descriptions of circuits, software and other related information in this document are provided for
illustrative purposes in semiconductor product operation and application examples. The incorporation of
these circuits, software and information in the design of the customer's equipment shall be done under
the full responsibility of the customer. Elpida Memory, Inc. assumes no responsibility for any losses
incurred by customers or third parties arising from the use of these circuits, software and information.
[Product applications]
Be aware that this product is for use in typical electronic equipment for general-purpose applications.
Elpida Memory, Inc. makes every attempt to ensure that its products are of high quality and reliability.
However, users are instructed to contact Elpida Memory's sales office before using the product in
aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment,
medical equipment for life support, or other such application in which especially high quality and
reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk
of bodily injury.
[Product usage]
Design your application so that the product is used within the ranges and conditions guaranteed by
Elpida Memory, Inc., including the maximum ratings, operating supply voltage range, heat radiation
characteristics, installation conditions and other related characteristics. Elpida Memory, Inc. bears no
responsibility for failure or damage when the product is used beyond the guaranteed ranges and
conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure
rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so
that the equipment incorporating Elpida Memory, Inc. products does not cause bodily injury, fire or other
consequential damage due to the operation of the Elpida Memory, Inc. product.
[Usage environment]
Usage in environments with special characteristics as listed below was not considered in the design.
Accordingly, our company assumes no responsibility for loss of a customer or a third party when used in
environments with the special characteristics listed below.
Example:
1) Usage in liquids, including water, oils, chemicals and organic solvents.
2) Usage in exposure to direct sunlight or the outdoors, or in dusty places.
3) Usage involving exposure to significant amounts of corrosive gas, including sea air, CL 2 , H 2 S, NH 3 ,
SO 2 , and NO x .
4) Usage in environments with static electricity, or strong electromagnetic waves or radiation.
5) Usage in places where dew forms.
6) Usage in environments with mechanical vibration, impact, or stress.
7) Usage near heating elements, igniters, or flammable items.
If you export the products or technology described in this document that are controlled by the Foreign
Exchange and Foreign Trade Law of Japan, you must follow the necessary procedures in accordance
with the relevant laws and regulations of Japan. Also, if you export products/technology controlled by
U.S. export control regulations, or another country's export control laws or regulations, you must follow
the necessary procedures in accordance with such laws or regulations.
If these products/technology are sold, leased, or transferred to a third party, or a third party is granted
license to use these products, that third party must be made aware that they are responsible for
compliance with the relevant laws and regulations.
M01E0706
Preliminary Data Sheet E1515E10 (Ver. 1.0)
21
Similar pages