AMD AM27C4096-150DEB 4 megabit (256 k x 16-bit) cmos eprom Datasheet

FINAL
Am27C4096
4 Megabit (256 K x 16-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
■ Fast access time
■ Single +5 V power supply
■ ±10% power supply tolerance standard
— Speed options as fast as 90 ns
■ Low power consumption
■ 100% Flashrite programming
— 100 µA maximum CMOS standby current
■ JEDEC-approved pinout
— Typical programming time of 32 seconds
— Plug-in upgrade of 1 Mbit and 2 Mbit EPROMs
■ Latch-up protected to 100 mA from –1 V to
VCC + 1 V
— 40-pin DIP/PDIP
■ High noise immunity
— 44-pin PLCC
GENERAL DESCRIPTION
The Am27C4096 is a 4 Mbit, ultraviolet erasable programmable read-only memory. It is organized as 256
Kwords, operates from a single +5 V supply, has a
static standby mode, and features fast single address
location programming. The Am27C4096 is ideal for use
in 16-bit microprocessor systems. The device is available in windowed ceramic DIP packages, and plastic
one time programmable (OTP) PDIP and PLCC packages.
Data can be typically accessed in less than 90 ns, allowing high-performance microprocessors to operate
without any WAIT states. The device offers separate
Output Enable (OE#) and Chip Enable (CE#) controls,
thus eliminating bus contention in a multiple bus microprocessor system.
AMD’s CMOS process technology provides high
speed, low power, and high noise immunity. Typical
power consumption is only 125 mW in active mode,
and 125 µW in standby mode.
All signals are TTL levels, including programming signals. Bit locations may be programmed singly, in
blocks, or at random. The device supports AMD’s
Flashrite programming algorithm (100 µs pulses), resulting in a typical programming time of 32 seconds.
BLOCK DIAGRAM
VCC
VSS
Data Outputs
DQ0–DQ15
VPP
OE#
CE#/PGM#
A0–A17
Address
Inputs
Output Enable
Chip Enable
and
Prog Logic
Output
Buffers
Y
Decoder
Y
Gating
X
Decoder
4,194,304
Bit Cell
Matrix
11408F-1
Publication# 11408 Rev: F Amendment/0
Issue Date: May 1998
PRODUCT SELECTOR GUIDE
Family Part Number
Am27C4096
VCC = 5.0 V ± 5%
Speed Options
-95
VCC = 5.0 V ± 10%
-105
-255
-100
-120
-150
-200
Max Access Time (ns)
90
100
120
150
200
250
CE# (E#) Access (ns)
90
100
120
150
200
250
OE# (G#) Access (ns)
50
50
50
65
75
75
CONNECTION DIAGRAMS
Top View
DQ14
DQ15
CE# (E#)/PGM# (P#)
VPP
DU (Note 2)
PLCC
DQ13
DIP
6
5
4
3
2
1 44 43 42 41 40
5
36
A14
DQ12
6
35
A13
DQ11
7
34
A12
DQ12
7
39
A13
DQ10
8
33
A11
DQ11
8
38
A12
DQ9
9
32
A10
DQ10
9
37
A11
DQ8
10
31
A9
DQ9
10
36
A10
VSS
11
30
VSS
DQ8
11
35
A9
A8
VSS
12
34
VSS
NC
13
33
NC
DQ7
14
32
A8
DQ6
15
31
A7
DQ5
16
30
A6
DQ4
29
17
18 19 20 21 22 23 24 25 26 27 28
A5
28
A7
DQ5
14
27
A6
DQ4
15
26
A5
DQ3
16
25
A4
DQ2
17
24
A3
DQ1
18
23
A2
DQ0
19
22
A1
OE# (G#)
20
21
A0
11408F-2
A4
13
A3
DQ6
A2
29
A1
12
A0
DQ7
A14
A15
DQ13
A15
37
A16
4
A17
A16
DQ14
VCC
38
DU (Note 2)
A17
3
OE# (G#)
2
DQ15
DQ0
CE# (E#)/PGM# (P#)
DQ1
VCC
39
DQ2
40
DQ3
1
VPP
11408F-3
Notes:
1. JEDEC nomenclature is in parenthesis.
2. Don’t use (DU) for PLCC.
PIN DESIGNATIONS
A0–A17
LOGIC SYMBOL
= Address Inputs
18
CE# (E#)/
= Chip Enable Input/
PGM#/ (P#)
Program Enable Input
A0–A17
16
DQ0–DQ15 = Data Input/Outputs
OE# (G#)
= Output Enable Input
VCC
= VCC Supply Voltage
VPP
= Program Voltage Input
VSS
= Ground
DQ0–DQ15
CE# (E#)/PGM# (P#)
OE# (G#)
11408F-4
2
Am27C4096
ORDERING INFORMATION
UV EPROM Products
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of the following:
AM27C4096
-95
D
C
B
OPTIONAL PROCESSING
Blank = Standard Processing
B
= Burn-In
TEMPERATURE RANGE
C = Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
E = Extended (–55°C to +125°C)
PACKAGE TYPE
D = 40-Pin Ceramic DIP (CDV040)
SPEED OPTION
See Product Selector Guide and
Valid Combinations
DEVICE NUMBER/DESCRIPTION
Am27C4096
4 Megabit (256 K x 16-Bit) CMOS UV EPROM
Valid Combinations
Valid Combinations
AM27C4096-95
VCC = 5.0 V ± 5%
Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales
office to confirm availability of specific valid combinations and
to check on newly released combinations.
DC, DCB
AM27C4096-100
AM27C4096-105
VCC = 5.0 V ± 5%
DC, DCB, DI, DIB
AM27C4096-120
AM27C4096-150
DC, DCB, DE, DEB, DI, DIB
AM27C4096-200
AM27C4096-255
VCC = 5.0 V ± 5%
DC, DCB, DI, DIB
Am27C4096
3
ORDERING INFORMATION
OTP EPROM Products
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of the following:
AM27C4096
-105
P
C
OPTIONAL PROCESSING
Blank = Standard Processing
TEMPERATURE RANGE
C = Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
PACKAGE TYPE
P = 40-Pin Plastic DIP (PD 040)
J = 44-Pin Plastic Leaded Chip Carrier (PL 044)
SPEED OPTION
See Product Selector Guide and
Valid Combinations
DEVICE NUMBER/DESCRIPTION
Am27C4096
4 Megabit (256 K x 16-Bit) CMOS OTP EPROM
Valid Combinations
Valid Combinations
AM27C4096-105
VCC = 5.0 V ± 5%
PC, JC
AM27C4096-120
Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales
office to confirm availability of specific valid combinations and
to check on newly released combinations.
AM27C4096-150
AM27C4096-200
PC, PI, JC, JI
AM27C4096-255
VCC = 5.0 V ± 5%
4
Am27C4096
FUNCTIONAL DESCRIPTION
Device Erasure
In order to clear all locations of their programmed contents, the device must be exposed to an ultraviolet light
source. A dosage of 15 W seconds/cm2 is required to
completely erase the device. This dosage can be obtained by exposure to an ultraviolet lamp—wavelength
of 2537 Å—with intensity of 12,000 µW/cm2 for 15 to 20
minutes. The device should be directly under and about
one inch from the source, and all filters should be removed from the UV light source prior to erasure.
Note that all UV erasable devices will erase with light
sources having wavelengths shorter than 4000 Å, such
as fluorescent light and sunlight. Although the erasure
process happens over a much longer time period, exposure to any light source should be prevented for
maximum system reliability. Simply cover the package
window with an opaque label or substance.
Device Programming
Upon delivery, or after each erasure, the device has
all of its bits in the “ONE”, or HIGH state. “ZEROs” are
loaded into the device through the programming procedure.
CE#/PGM# input inhibits the other devices from being
programmed.
Program Verify
A verification should be performed on the programmed
bits to determine that they were correctly programmed.
The verify should be performed with OE# at VIL, CE#/
PGM# at VIH, and VPP between 12.5 V and 13.0 V.
Autoselect Mode
The autoselect mode provides manufacturer and device identification through identifier codes on DQ0–
DQ7. This mode is primarily intended for programming
equipment to automatically match a device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C ± 5°C
ambient temperature range that is required when programming the device.
To activate this mode, the programming equipment
must force VH on address line A9. Two identifier bytes
may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH (that is, changing
the address from 00h to 01h). All other address lines
must be held at VIL during the autoselect mode.
The device enters the programming mode when 12.75
V ± 0.25 V is applied to the VPP pin, and CE#/PGM# is
at VIL and OE# is at VIH.
Byte 0 (A0 = VIL) represents the manufacturer code,
and Byte 1 (A0 = VIH), the device identifier code. Both
codes have odd parity, with DQ7 as the parity bit.
For programming, the data to be programmed is applied 16 bits in parallel to the data pins.
Read Mode
The flowchart in the Programming section (Section 5,
Figure 5-1) shows AMD’s Flashrite algorithm. The
Flashrite algorithm reduces programming time by using
a 100 µs programming pulse and by giving each address
only as many pulses to reliably program the data. After
each pulse is applied to a given address, the data in that
address is verified. If the data does not verify, additional
pulses are given until it verifies or the maximum pulses
allowed is reached. This process is repeated while sequencing through each address of the device. This part
of the algorithm is done at VCC = 6.25 V to assure that
each EPROM bit is programmed to a sufficiently high
threshold voltage. After the final address is completed,
the entire EPROM memory is verified at VCC = VPP =
5.25 V.
Please refer to Section 5 for additional programming information and specifications.
Program Inhibit
Programming different data to multiple devices in parallel is easily accomplished. Except for CE#/PGM#, all
like inputs of the devices may be common. A TTL
low-level program pulse applied to one device’s CE#/
PGM# input with VPP = 12.75 V ± 0.25 V and OE#
HIGH will program that particular device. A high-level
To obtain data at the device outputs, Chip Enable (CE#/
PGM#) and Output Enable (OE#) must be driven low.
CE#/PGM# controls the power to the device and is typically used to select the device. OE# enables the device
to output data, independent of device selection. Addresses must be stable for at least tACC–tOE. Refer to
the Switching Waveforms section for the timing diagram.
Standby Mode
The device enters the CMOS standby mode when
CE#/PGM# is at VCC ± 0.3 V. Maximum VCC current is
reduced to 100 µA. The device enters the TTL-standby
mode when CE#/PGM# is at VIH. Maximum VCC current is reduced to 1.0 mA. When in either standby
mode, the device places its outputs in a high-impedance state, independent of the OE# input.
Output OR-Tieing
To accommodate multiple memory connections, a
two-line control function provides:
■ low memory power dissipation, and
■ assurance that output bus contention will not occur.
CE#/PGM# should be decoded and used as the primary device-selecting function, while OE# be made a
Am27C4096
5
common connection to all devices in the array and connected to the READ line from the system control bus.
This assures that all deselected memory devices are in
their low-power standby mode and that the output pins
are only active when data is desired from a particular
memory device.
System Applications
During the switch between active and standby conditions, transient current peaks are produced on the rising and falling edges of Chip Enable. The magnitude of
these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a
0.1 µF ceramic capacitor (high frequency, low inherent
inductance) should be used on each device between
VCC and VSS to minimize transient effects. In addition,
to overcome the voltage drop caused by the inductive
effects of the printed circuit board traces on EPROM arrays, a 4.7 µF bulk electrolytic capacitor should be used
between VCC and VSS for each eight devices. The location of the capacitor should be close to where the
power supply is connected to the array.
MODE SELECT TABLE
Mode
CE#/PGM#
OE#
A0
A9
VPP
Outputs
Read
VIL
VIL
X
X
X
DOUT
Output Disable
VIL
VIH
X
X
X
High Z
Standby (TTL)
VIH
X
X
X
X
High Z
VCC ± 0.3 V
X
X
X
X
High Z
Program
VIL
VIH
X
X
VPP
DIN
Program Verify
VIH
VIL
X
X
VPP
DOUT
Program Inhibit
VIH
X
X
X
VPP
High Z
Manufacturer Code
VIL
VIL
VIL
VH
X
01h
Device Code
VIL
VIL
VIH
VH
X
19h
Standby (CMOS)
Autoselect
(Note 3)
Notes:
1. VH = 12.0 V ± 0.5 V.
2. X = Either VIH or VIL.
3. A1–A8 and A10–17 = VIL.
4. See DC Programming Characteristics for VPP voltage during programming.
6
Am27C4096
ABSOLUTE MAXIMUM RATINGS
OPERATING RANGES
Storage Temperature
OTP Products. . . . . . . . . . . . . . . . . . –65°C to +125°C
All Other Products . . . . . . . . . . . . . . –65°C to +150°C
Commercial (C) Devices
Ambient Temperature
with Power Applied. . . . . . . . . . . . . . –55°C to +125°C
Ambient Temperature (TA) . . . . . . . . . . .0°C to +70°C
Industrial (I) Devices
Ambient Temperature (TA) . . . . . . . . .–40°C to +85°C
Voltage with Respect to VSS
All pins except A9, VPP, VCC . . –0.6 V to VCC + 0.6 V
Extended (E) Devices
A9 and VPP (Note 2) . . . . . . . . . . . . . –0.6 V to 13.5 V
Supply Read Voltages
VCC (Note 1). . . . . . . . . . . . . . . . . . . . . –0.6 V to 7.0 V
VCC for ± 5% devices . . . . . . . . . . +4.75 V to +5.25 V
VCC for ± 10% devices . . . . . . . . . +4.50 V to +5.50 V
Notes:
1. Minimum DC voltage on input or I/O pins –0.5 V. During
voltage transitions, the input may overshoot VSS to –2.0 V
for periods of up to 20 ns. Maximum DC voltage on input
and I/O pins is VCC + 5 V. During voltage transitions, input
and I/O pins may overshoot to VCC + 2.0 V for periods up
to 20 ns.
Ambient Temperature (TA) . . . . . . . .–55°C to +125°C
Operating ranges define those limits between which the functionality of the device is guaranteed.
2. Minimum DC input voltage on A9 is –0.5 V. During voltage
transitions, A9 and VPP may overshoot VSS to –2.0 V for
periods of up to 20 ns. A9 and VPP must not exceed+13.5
V at any time.
Stresses above those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a
stress rating only; functional operation of the device at these
or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure of
the device to absolute maximum ratings for extended periods
may affect device reliability.
Am27C4096
7
DC CHARACTERISTICS over operating range (unless otherwise specified)
Parameter
Symbol
Parameter Description
Test Conditions
VOH
Output HIGH Voltage
IOH = –400 µA
VOL
Output LOW Voltage
IOL = 2.1 mA
VIH
Input HIGH Voltage
VIL
Input LOW Voltage
ILI
Input Load Current
ILO
ICC1
Min
Max
2.4
Unit
V
0.45
V
2.0
VCC + 0.5
V
–0.5
+0.8
V
VIN = 0 V to VCC
1.0
µA
Output Leakage Current
VOUT = 0 V to VCC
5.0
µA
VCC Active Current (Note 2)
CE# = VIL, f = 5 MHz,
IOUT = 0 mA
C/I Devices
50
E Devices
60
mA
ICC2
VCC TTL Standby Current
CE# = VIH
1.0
mA
ICC3
VCC CMOS Standby Current
CE# = VCC ± 0.3 V
100
µA
IPP1
VPP Supply Current (Read)
CE# = OE# = VIL, VPP = VCC
100
µA
Caution: The device must not be removed from (or inserted into) a socket when VCC or VPP is applied.
Notes:
1. VCC must be applied simultaneously or before VPP, and removed simultaneously or after VPP..
35
35
30
30
Supply Current
in mA
Supply Current
in mA
2. ICC1 is tested with OE# = VIH to simulate open outputs.
3. Minimum DC Input Voltage is –0.5 V. During transitions, the inputs may overshoot to –2.0 V for periods less than 20 ns.
Maximum DC Voltage on output pins is VCC + 0.5 V, which may overshoot to VCC + 2.0 V for periods less than 20 ns.
25
20
Figure 1.
8
2
3
4
5
6
7
Frequency in MHz
8
9
20
15
–75 –50 –55 0 25 50 75 100 125 150
Temperature in °C
15
1
25
10
11408F-5
11408F-6
Typical Supply Current vs. Frequency
VCC = 5.5 V, T = 25°C
Figure 2. Typical Supply Current vs. Temperature
VCC = 5.5 V, f = 5 MHz
Am27C4096
TEST CONDITIONS
Table 1.
5.0 V
Test Specifications
Test Condition
2.7 kΩ
Device
Under
Test
CL
Output Load
Unit
1 TTL gate
Output Load Capacitance, CL
(including jig capacitance)
100
pF
Input Rise and Fall Times
≤ 20
ns
Input Pulse Levels
0.45–2.4
V
Input timing measurement reference
levels
0.8, 2.0
V
Output timing measurement
reference levels
0.8, 2.0
V
6.2 kΩ
Note:
Diodes are IN3064 or equivalents.
All
11408F-7
Figure 3.
Test Setup
SWITCHING TEST WAVEFORM
2.4 V
2.0 V
2.0 V
Test Points
0.8 V
0.8 V
0.45 V
Input
Output
Note: For CL = 100 pF.
11408F-8
KEY TO SWITCHING WAVEFORMS
WAVEFORM
INPUTS
OUTPUTS
Steady
Changing from H to L
Changing from L to H
Don’t Care, Any Change Permitted
Changing, State Unknown
Does Not Apply
Center Line is High Impedance State (High Z)
KS000010-PAL
Am27C4096
9
AC CHARACTERISTICS
Parameter Symbols
JEDEC
Standard
tAVQV
tACC
tELQV
Am27C4096
Description
Test Setup
-95
-105
-120
-150
-200
-255
Unit
Address to Output Delay
CE#,
Max
OE# = VIL
90
100
120
150
200
250
ns
tCE
Chip Enable to Output Delay
OE# = VIL Max
90
100
120
150
200
250
ns
tGLQV
tOE
Output Enable to Output Delay
CE# = VIL Max
50
50
50
65
75
75
ns
tEHQZ
tGHQZ
tDF
(Note 2)
Chip Enable High or Output Enable
High to Output High Z, Whichever
Occurs First
Max
30
30
40
40
40
60
ns
tAXQX
tOH
Output Hold Time from Addresses,
CE# or OE#, Whichever Occurs
First
Min
0
0
0
0
0
0
ns
Caution: Do not remove the device from (or insert it into) a socket or board that has VPP or VCC applied.
Notes:
1. VCC must be applied simultaneously or before VPP, and removed simultaneously or after VPP.
2. This parameter is sampled and not 100% tested.
3. Switching characteristics are over operating range, unless otherwise specified.
4. See Figure 3 and Table 1 for test specifications.
SWITCHING WAVEFORMS
2.4
Addresses
0.45
2.0
0.8
2.0
0.8
Addresses Valid
CE#/PGM#
tCE
OE#
tDF (Note 2)
tOE
High Z
Output
tACC
(Note 1)
tOH
High Z
Valid Output
11408F-9
Notes:
1. OE# may be delayed up to tACC – tOE after the falling edge of the addresses without impact on tACC.
2. tDF is specified from OE# or CE#, whichever occurs first.
PACKAGE CAPACITANCE
Parameter
Symbol
CIN
COUT
Parameter
Description
CDV040
Test Conditions
PL 044
Typ
Max
Typ
Max
Typ
Max
Unit
Input Capacitance
VIN = 0
10
13
6
8
10
13
pF
Output Capacitance
VOUT = 0
10
13
8
10
12
14
pF
Notes:
1. This parameter is only sampled and not 100% tested.
2. TA = +25°C, f = 1 MHz.
10
PD 040
Am27C4096
PHYSICAL DIMENSIONS*
CDV040—40-Pin Ceramic Dual In-Line Package, UV Lens (measured in inches)
DATUM D
CENTER PLANE
UV Lens
.565
.605
1
INDEX AND
TERMINAL NO. 1
I.D. AREA
TOP VIEW
DATUM D
CENTER PLANE
2.035
2.080
.160
.220
BASE PLANE
SEATING PLANE
.015
.060
.700
MAX
94°
105°
.125
.200
.300 BSC
.005 MIN
.600
BSC
.045
.065
.008
.018
.100 BSC
.014
.026
END VIEW
SIDE VIEW
16-000038H-3
CDV040
DF11
3-30-95 ae
* For reference only. BSC is an ANSI standard for Basic Space Centering.
PD 040—40-Pin Plastic Dual In-Line Package (measured in inches)
2.040
2.080
.600
.625
21
40
.008
.015
.530
.580
Pin 1 I.D.
.630
.700
20
.045
.065
0°
10°
.005 MIN
.140
.225
SEATING PLANE
.120
.160
.090
.110
.014
.022
.015
.060
Am27C4096
16-038-SC_AF
PD 040
DG76
2-28-95 ae
11
PHYSICAL DIMENSIONS
PL 044—44-Pin Plastic Leaded Chip Carrier (measured in inches)
.685
.695
.042
.056
.650
.656
.062
.083
Pin 1 I.D.
.685
.695
.650
.656
.500 .590
REF .630
.013
.021
.026
.032
.009
.015
.050 REF
TOP VIEW
.090
.120
.165
.180
SEATING PLANE
SIDE VIEW
REVISION SUMMARY FOR AM27C4096
Revision F
Global
Changed formatting to match current data sheets.
Trademarks
Copyright © 1998 Advanced Micro Devices, Inc. All rights reserved.
AMD, the AMD logo, and combinations thereof are trademarks of Advanced Micro Devices, Inc.
Flashrite is a trademark of Advanced Micro Devices, Inc.
Product names used in this publication are for identification purposes only and may be trademarks of their respective companies.
12
Am27C4096
16-038-SQ
PL 044
EC80
11.3.97 lv
Similar pages