To all our customers Regarding the change of names mentioned in the document, such as Mitsubishi Electric and Mitsubishi XX, to Renesas Technology Corp. The semiconductor operations of Hitachi and Mitsubishi Electric were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Mitsubishi Electric, Mitsubishi Electric Corporation, Mitsubishi Semiconductors, and other Mitsubishi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Note : Mitsubishi Electric will continue the business operations of high frequency & optical devices and power devices. Renesas Technology Corp. Customer Support Dept. April 1, 2003 MITSUBISHI LSIs January 14, 2003 Rev.0.6 M5M5Y5636TG – 25,22,20 Preliminary Notice: This is not final specification. Some parametric limits are subject to change. 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM DESCRIPTION FUNCTION The M5M5Y5636TG is a family of 18M bit synchronous SRAMs organized as 524288-words by 36-bit. It is designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. Mitsubishi's SRAMs are fabricated with high performance, low power CMOS technology, providing greater reliability. M5M5Y5636TG operates on a single 1.8V power supply and are 1.8V CMOS compatible. Synchronous circuitry allows for precise cycle control triggered by a positive edge clock transition. Synchronous signals include : all Addresses, all Data Inputs, all Chip Enables (E1#, E2, E3), Address Advance/Load (ADV), Byte Write Enables (BWa#, BWb#, BWc#, BWd#), Echo Clock outputs (CQ1, CQ1#, CQ2, CQ2#) and Read/Write (W#). Write operations are controlled by the eight Byte Write Enables (BWa# - BWd#) and Read/Write(W#) inputs. All writes are conducted with on-chip synchronous self-timed write circuitry. The Echo Clocks are delayed copies of the RAM clock, CLK. Echo Clocks are designed to track changes in output driver delays due to variance in die temperature and supply voltage. The ZQ pin supplied with selectable impedance drivers, allows selection between nominal drive strength (ZQ LOW) for multi-drop bus application and low drive strength (ZQ floating or HIGH) point-to-point applications. The sense of two User-Programmable Chip Enable inputs (E2, E3), whether they function as active LOW or active HIGH inputs, is determined by the state of the programming inputs, EP2 and EP3. The Linear Burst order (LBO#) is DC operated pin. LBO# pin will allow the choice of either an interleaved burst, or a linear burst. All read, write and deselect cycles are initiated by the ADV Low input. Subsequent burst address can be internally generated as controlled by the ADV HIGH input. FEATURES • Fully registered inputs and outputs for pipelined operation • Fast clock speed: 250, 225, and 200 MHz • Fast access time: 2.1, 2.8, 3.2 ns • Single 1.8V +150/-100mV power supply VDD • Separate VDDQ for 1.8V I/O • Individual byte write (BWa# - BWd#) controls may be tied LOW • Single Read/Write control pin (W#) • Echo Clock outputs track data output drivers • ZQ mode pin for user-selectable output drive strength • 2 User programmable chip enable inputs for easy depth expansion • Linear or Interleaved Burst Modes • JTAG boundary scan support APPLICATION High-end networking products that require high bandwidth, such as switches and routers. PACKAGE M5M5Y5636TG Bump Body Size Bump Pitch 209(11X19) bump BGA 14mm X 22mm 1mm PART NAME TABLE Part Name Access Cycle Active Current (max.) Standby Current (max.) M5M5Y5636TG -25 2.1ns 4.0ns 550mA 20mA M5M5Y5636TG -22 2.8ns 4.4ns 500mA 20mA M5M5Y5636TG -20 3.2ns 5.0ns 450mA 20mA 1/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM BUMP LAYOUT(TOP VIEW) 209 bump BGA 1 2 3 4 5 6 7 8 9 10 11 A NC NC A6 E2 A7 ADV A8 E3 A9 DQb DQb B NC NC BWc# NC A18 W# A17 BWb# NC DQb DQb C NC NC NC BWd# NC E1# NC NC BWa# DQb DQb D NC NC VSS NC NC MCL NC NC VSS DQb DQb E NC DQPc VDDQ VDDQ VDD VDD VDD VDDQ VDDQ NC DQPb F DQc DQc VSS VSS VSS ZQ VSS VSS VSS NC NC G DQc DQc VDDQ VDDQ VDD EP2 VDD VDDQ VDDQ NC NC H DQc DQc VSS VSS VSS EP3 VSS VSS VSS NC NC J DQc DQc VDDQ VDDQ VDD MCH VDD VDDQ VDDQ NC NC K CQ2 CQ2# CLK NC VSS MCL VSS NC NC CQ1# CQ1 L NC NC VDDQ VDDQ VDD MCH VDD VDDQ VDDQ DQa DQa M NC NC VSS VSS VSS MCL VSS VSS VSS DQa DQa N NC NC VDDQ VDDQ VDD MCH VDD VDDQ VDDQ DQa DQa P NC NC VSS VSS VSS MCL VSS VSS VSS DQa DQa R DQPd NC VDDQ VDDQ VDD VDD VDD VDDQ VDDQ DQPa NC T DQd DQd VSS NC NC LBO# NC NC VSS NC NC U DQd DQd NC A3 NC A15 NC A11 NC NC NC V DQd DQd A5 A4 A16 A1 A13 A12 A10 NC NC W DQd DQd TMS TDI A2 A0 A14 TDO TCK NC NC Note1. MCH means “Must Connect High”. MCH should be connected to HIGH. Note2. MCL means “Must Connect Low”. MCL should be connected to LOW. 2/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM BLOCK DIAGRAM VDD A0 A1 A2~18 VDDQ 19 19 17 ADDRESS REGISTER A1' A1 D1 LINEAR/ Q1 D0 INTERLEAVED Q0 A0 A0' BURST COUNTER LBO# 19 CLK WRITE ADDRESS REGISTER1 WRITE ADDRESS REGISTER2 19 36 MEMORY ARRAY INPUT INPUT REGISTER1 REGISTER0 ECHO CLOCK OUTPUT REGISTERS W# E1# E2 E3 WRITE DRIVERS READ LOGIC CHIP ENABLE CONTROL LOGIC EP2 EP3 OUTPUT BUFFERS DATA COHERENCY CONTROL LOGIC BYTE a | BYTE d ECHO CLOCK OUTPUT BUFFERS WRITE REGISTRY AND OUTPUT SELECT 256Kx36 BWa# BWb# BWc# BWd# OUTPUT REGISTERS ADV DQa DQPa DQb DQPb DQc DQPc DQd DQPd CQ1 CQ1# CQ2 CQ2# ZQ VSS Note3. The BLOCK DIAGRAM does not include the Boundary Scan logic. See Boundary Scan chapter. Note4. The BLOCK DIAGRAM illustrates simplified device operation. See TRUTH TABLE, PIN FUNCTION and timing diagrams for detailed information. 3/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM PIN FUNCTION Pin Name Function A0~A18 Synchronous Address Inputs These inputs are registered and must meet the setup and hold times around the rising edge of CLK. A0 and A1 are the two least significant bits (LSB) of the address field and set the internal burst counter if burst is desired. BWa#, BWb#, BWc#, BWd# Synchronous Byte Write Enables These active LOW inputs allow individual bytes to be written when a WRITE cycle is active and must meet the setup and hold times around the rising edge of CLK. BYTE WRITEs need to be asserted on the same cycle as the address. BWa are associated with addresses and apply to subsequent data. BWa# controls DQa, DQPa pins; BWb# controls DQb, DQPb pins; BWc# controls DQc, DQPc pins; BWd# controls DQd, DQPd pins. CLK Clock Input E1# Synchronous Chip Enable E2, E3 Synchronous Chip Enable EP2, EP3 ADV Chip Enable Program Pin Synchronous Address Advance/Load This signal registers the address, data, chip enables, byte write enables and burst control inputs on its rising edge. All synchronous inputs must meet setup and hold times around the clock's rising edge. This active LOW input is used to enable the device and is sampled only when a new external address is loaded (ADV is LOW). These pins are user-programmable chip enable inputs. The sense of the inputs, whether they function as active LOW or HIGH inputs, is determined by the state of the programming inputs, EP2 and EP3. These pins determine the sense of the user-programmable chip enable inputs, whether they function as active LOW or active HIGH inputs. When HIGH, this input is used to advance the internal burst counter, controlling burst access after the external address is loaded. When HIGH, W# is ignored. A LOW on this pin permits a new address to be loaded at CLK rising edge. CQ1, CQ1#, CQ2, CQ2# Echo Clock Outputs The Echo Clocks are delayed copies of the main RAM clock, CLK. ZQ Output Impedance Control This pin allows selection between RAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive strength (ZQ floating or high) point-to-point application. W# Synchronous Read/Write This active input determines the cycle type when ADV is LOW. This is the only means for determining READs and WRITEs. READ cycles may not be converted into WRITEs (and vice versa) other than by loading a new address. A LOW on the pin permits BYTE WRITE operations and must meet the setup and hold times around the rising edge of CLK. Full bus width WRITEs occur if all byte write enables are LOW. DQa,DQPa,DQb,DQPb, DQc,DQPc,DQd,DQPd Synchronous Data I/O Byte “a” is DQa , DQPa pins; Byte “b” is DQb, DQPb pins; Byte “c” is DQc, DQPc pins; Byte “d” is DQd,DQPd pins. Input data must meet setup and hold times around CLK rising edge. Burst Mode Control This DC operated pin allows the choice of either an interleaved burst or a linear burst. If this pin is HIGH or NC, an interleaved burst occurs. When this pin is LOW, a linear burst occurs, and input leak current to this pin. LBO# VDD VDD Core Power Supply VSS VSS Ground VDDQ I/O buffer Power supply VDDQ TDI Test Data Input TDO Test Data Output TCK Test Clock TMS Test Mode Select MCH Must Connect High These pins should be connected to HIGH MCL Must Connect Low These pins should be connected to LOW No Connect These pins are not internally connected and may be connected to ground. NC These pins are used for Boundary Scan Test. 4/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Read Operation Pipelined Read Read operation is initiated when the following conditions are satisfied at the rising edge of clock: All three chip enables (E1#, E2 and E3) are active, the write enable input signal (W#) is deasserted high, and ADV is asserted low. The address presented to the address inputs is latched into the address register and presented to the memory core and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the next rising edge of clock the read data is allowed to propagate through the output register and onto the output pins. CLK E1# ADV W# BWx# ADD A B C Q(A) DQ D Q(B) E Q(C) CQ Read A Deselect Read B Read C Read D Read E 5/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Write Operation Double Late Write Write operation occurs when the following conditions are satisfied at the rising edge of clock: All three chip enables (E1#, E2 and E3) are active and the write enable input signal (W#) is asserted low. Double Late Write means that Data In is required on the third rising edge of clock. It is designed to eliminate dead bus cycles when turning the bus around between reads and writes, or writes and reads. CLK E1# ADV W# BWx# ADD A B C Q(A) DQ D D(B) E Q(C) F D(D) CQ Read A Write B Read C Write D Read E Read F 6/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Special Function Burst Cycles The SRAM provides an on-chip burst address generator that can be utilized, if desired, to further simplify burst read or write implementations. The ADV control pin, when driven high, commands the SRAM to advance the internal address counter and use the counter generated address to read or write the SRAM. The starting address for the first cycle in a burst cycle series is loaded into the SRAM by driving the ADV pin low, into Load mode. Burst Read CLK E1# ADV W# BWx# ADD A B Q(A) DQ Q(A+1) Q(A+2) Q(A+3) CQ Read A Burst Read A+1 Burst Read A+2 Burst Read A+3 Read B Burst Read B+1 Burst Write CLK E1# ADV W# BWx# ADD A B DQ D(A) D(A+1) D(A+2) Burst Write A+2 Burst Write A+3 Burst Write A D(A+3) CQ Write A Burst Write A+1 Write B 7/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM DC OPERATED TRUTH TABLE Name LBO# Input Status HIGH or NC Operation Interleaved Burst Sequence LOW Linear Burst Sequence Note5. LBO# is DC operated pin. Note6. NC means No Connection. Note7. See BURST SEQUENCE TABLE about interleaved and Linear Burst Sequence. BURST SEQUENCE TABLE (1) Interleaved Burst Sequence (when LBO# = HIGH or NC) Operation First access, latch external address A18~A2 A18~A2 A1,A0 0,0 0,1 1,0 1,1 Second access(first burst address) latched A18~A2 0,1 0,0 1,1 1,0 Third access(second burst address) latched A18~A2 1,0 1,1 0,0 0,1 Fourth access(third burst address) latched A18~A2 1,1 1,0 0,1 0,0 1,0 1,1 (2) Linear Burst Sequence (when LBO# = LOW) Operation First access, latch external address A18~A2 A18~A2 A1,A0 0,0 0,1 Second access(first burst address) latched A18~A2 0,1 1,0 1,1 0,0 Third access(second burst address) latched A18~A2 1,0 1,1 0,0 0,1 Fourth access(third burst address) latched A18~A2 Note8. The burst sequence wraps around to its initial state upon completion. 1,1 0,0 0,1 1,0 8/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Echo Clock The SRAM features Echo Clocks, CQ1,CQ2, CQ1#, and CQ2# that track the performance of the output drivers. The Echo Clocks are delayed copies of the main RAM clock, CLK. Echo Clocks are designed to track changes in output driver delays due to variance in die temperature and supply voltage. The Echo Clocks are designed to fire with the rest of the data output drivers. The SRAM provide both in-phase, or true, Echo Clock outputs (CQ1 and CQ2) and inverted Echo Clock outputs (CQ1# and CQ2#). It should be noted that deselection of the SRAM via E2 and E3 also deselects the Echo Clock output drivers. The deselection of Echo Clock drivers is always pipelined to the same degree as output data. Deselection of the SRAM via E1# does not deactivate the Echo Clocks. Programmable Enable The SRAM features two user programmable chip enable inputs, E2 and E3. The sense of the inputs, whether they function as active low or active high inputs, is determined by the state of the programming inputs, EP2 and EP3. For example, if EP2 is held at HIGH, E2 functions as an active high enable. If EP2 is held to LOW, E2 functions as an active low chip enable input. Programmability of E2 and E3 allows for banks of depth expansion to be accomplished with no additional logic. By programming the enable inputs of four SRAMs in binary sequence (00,01,10,11) and driving the enable inputs with two address inputs, four SRAMs can be made to look like one larger SRAM to the system. Example Four Bank Depth Schematic A0~A20 E1# CK W# DQa~DQd A0~A18 A19 A20 Bank0 A E3# E2# E1# CK W# DQ CQ Bank1 A0~A18 A19 A20 A E3 E2# E1# CK W# DQ CQ Bank2 A0~A18 A19 A20 A E3# E2 E1# CK W# DQ CQ Bank3 A0~A18 A19 A20 A E3 E2 E1# CK W# DQ CQ CQ Bank Enable Truth Table EP2 EP3 E2 E3 LOW LOW Active Low Active Low Bank1 LOW HIGH Active Low Active High Bank2 HIGH LOW Active High Active Low Bank3 HIGH HIGH Active High Active High Bank0 9/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Echo Clock Control in Two Banks CLK ADD A B C D E F E1# E2# Bank1 E2 Bank2 DQ Bank1 Q(A) Q(C) CQ Bank1 CQ Bank1 + CQ Bank2 CQ Bank2 DQ Bank2 Q(B) Q(D) Note9. E1# does not deselect the Echo Clock Outputs. Echo Clock outputs are synchronously deselected by E2 or E3 being sampled false. It should be noted that deselection of the SRAM via E2 and E3 also deselects the Echo Clock output drivers. The deselection of Echo Clock drivers is always pipelined to the same degree as output data. Deselection of the SRAM via E1# does not deactivate the Echo Clocks. 10/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Pipelined Read Bank Switch with E1# Deselect CLK ADD A B C D E E1# E2# Bank1 E2 Bank2 DQ Bank1 Q(A) CQ Bank1 CQ Bank1 + CQ Bank2 CQ Bank2 DQ Bank2 Q(B) Q(C) Note10. E1# does not deselect the Echo Clock Outputs. Echo Clock outputs are synchronously deselected by E2 or E3 being sampled false. In some applications it may be appropriate to pause between banks; to deselect both SRAMs with E1# before resuming read operations. An E1# deselect at a bank switch will allow at least one clock to be issued from the new bank before the first read cycle in the bank. Although the following drawing illustrates a E1# read pause upon switching from Bank 1 to Bank 2, a write to Bank 2 would have the same effect, causing the SRAM in Bank 2 to issue at least one clock before it is needed. Output Driver Impedance Control The ZQ pin of SRAMs supplied with selectable impedance drivers, allows selection between SRAM nominal drive strength (ZQ low) for multi-drop bus applications and low drive strength (ZQ floating or high) point-to-point applications. 11/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM TRUTH TABLE CLK E1# (tn) E (tn) ADV (tn) W# (tn) BW# (tn) Previous Operation Current Operation DQ/CQ (tn) DQ/CQ (tn+1) DQ/CQ (tn+2) L->H X F L X X X Bank Deselect *** High-Z --- L->H X X H X X Bank Deselect Bank Deselect (Continue) High-Z High-Z --- L->H H T L X X X Deselect *** High-Z / CQ --- L->H X X H X X Deselect Deselect (Continue) High-Z / CQ High-Z / CQ --- *** *** Dn / CQ (tn) *** *** High-Z / CQ *** Dn-1 / CQ (tn-1) Dn / CQ (tn) *** Dn-1 / CQ (tn-1) High-Z / CQ L->H L T L L T X L->H L T L L F X L->H X X H X T Write L->H X X H X F Write L->H L T L H X X L->H X X H X X Read Write Loads new address Stores DQx if BWx#=LOW Write (Abort) Loads new address No data stored Write Continue Increments address by 1 Stores DQx if BWx#=LOW Write Continue (Abort) Increments address by 1 No data stored Read Loads new address Read Continue Increments address by 1 *** Qn-1 / CQ (tn-1) Qn / CQ (tn) Qn / CQ (tn) ----- Note11. If E2=EP2 and E3=EP3 then E=”T” else E=”F”. Note12. If one or more BWx#=VIL and other BWx#=VIH then BW#=”T”. If all BWx#=VIH then BW#=”F”. Note13.“H” = input VIH; “L” = input VIL; “X” = input VIH or VIL; “T” = input “true”; “F” = input “false”. Note14. “ *** “ = indicates that the DQ input requirement / output state and CQ output state are determined by the previous operation. Note15. “ --- “ = indicates that the DQ input requirement / output state and CQ output state are determined by the next operation. Note16. DQs are tri-stated in response to Bank Deselect, Deselect and Write commands, one full cycle after the command is sampled. Note17. CQs are tri-stated in response to Bank Deselect commands only, one full cycle after the command is sampled. Note18. Up to three (3) Continue operations may be initiated after a Read or Write operation is initiated to burst transfer up to four (4) distinct pieces of data per single external address input. If a fourth (4) Continue operation is initiated, the internal address wraps back to the initial external (base) address. WRITE TRUTH TABLE BWb# BWc# Function W# BWa# BWd# H X X X X Read L L H H H Write Byte “a” L H L H H Write Byte “b” L H H L H Write Byte “c” L H H H L Write Byte “d” L L L L L Write All Bytes L H H H H Write Abort / NOP Note19. “H” = input VIH; “L” = input VIL; “X” = input VIH or VIL. Note20. All inputs must meet setup and hold times around the rising edge (LOW to HIGH) of CLK. 12/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM STATE DIAGRAM X, F, L, X or X, X, H, X L, T, L, H Bank Deselect L, T, L, L H, T, L, X X, F, L, X Deselect L, T, L, H L, T, L, L H, T, L, X or X, X, H, X H, T, L, X H, T, L, X L, T, L, L Read Write X, F, L, X L, T, L, H L, T, L, H X, F, L, X X, X, H, X X, X, H, X L, T, L, H H, T, L, X Read Continue X, F, L, X L, T, L, L L, T, L, L L, T, L, L L, T, L, H H, T, L, X Write Continue X, X, H, X X, F, L, X X, X, H, X Key n Input Command Code n+1 n+2 n+3 Clock f Transition Command Current State (n) Next State (n+1) f Current State f f f Next State Current State & Next State Definition for Read/Write Control State Diagram Note21. The notation “X, X, X, X” controlling the state transitions above indicate the states of inputs E1#, E, ADV, and W# respectively. Note22. If (E2=EP2 and E3=EP3) then E=”T” else E=”F”. Note23. “H” = input VIH; “L” = input VIL; “X” = input VIH or VIL; “T” = input “true”; “F” = input “false”. 13/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM ABSOLUTE MAXIMUM RATINGS Symbol Parameter Conditions Ratings Unit VDD Power Supply Voltage -0.5*~2.5 V VDDQ I/O Buffer Power Supply Voltage -0.5*~2.5 V VI Input Voltage VO Output Voltage PD Maximum Power Dissipation (VDD) TOPR Operating Temperature TSTG(bias) Storage Temperature(bias) With respect to VSS -0.5~VDDQ+0.5(≤2.5V max.) ** V -0.5~VDDQ+0.5(≤2.5V max.) ** V 780 mW 0~70 °C -10~85 °C TSTG Storage Temperature -55~125 Note24. * This is -1.0V~3.6V when pulse width≤2ns, and -0.5V~2.5V in case of DC. ** This is -1.0V~VDDQ+1.0V(≤3.6V max.) when pulse width≤2ns, and –0.5V~VDDQ+0.5V in case of DC. °C DC ELECTRICAL CHARACTERISTICS (1) Power Supplies Symbol Parameter Condition Limits Min Max Unit VDD Power Supply Voltage 1.70 1.95 V VDDQ I/O Buffer Power Supply Voltage 1.70 1.95 V (2) CMOS I/O DC Input Characteristics Symbol VIH Parameter Condition High-level Input Voltage Limits Unit Min Max 0.65*VDDQ VDDQ+0.3 V 0.35*VDDQ V VIL Low-level Input Voltage -0.3* Note25. *VIL min is –1.0V and VIH max is VDDQ+1.0V(max. 3.6V) in case of AC (Pulse width ≤ 2ns). (3) Input and Output Leakage Characteristics Symbol Parameter Input Leakage Current IOL Limits Min Max Unit VI = 0V~VDDQ 10 µA Input Leakage Current of EP2, EP3, MCH, MCL pins Input Leakage Current of ZQ Input Leakage Current of LBO# VI = 0V~VDDQ 10 µA VI = 0V~VDDQ VI = 0V~VDDQ 100 100 µA µA Output Leakage Current VI/O = 0V~VDDQ 10 µA (except EP2, EP3, LBO#, ZQ, MCH, MCL pins) IIL Condition 14/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM (4) Selectable Impedance Output Driver DC Electrical Characteristics Symbol Parameter Limits Condition VOHL Low Drive Output High Voltage IOHL = -4mA VOLL Low Drive Output Low Voltage IOLL = 4mA VOHH High Drive Output High Voltage IOHH = -8mA Min Unit Max VDDQ-0.4V V 0.4 V VDDQ-0.4V V VOLH High Drive Output Low Voltage IOLH = 8mA Note26. ZQ=H; High Impedance output driver setting Note27. ZQ=L; Low Impedance output driver setting 0.4 V (5) Operating Currents Symbol ICC1 ICC2 ICC3 Parameter Limits Condition Min Max Device selected; Output open All other inputs VI≤VIL or VI≥VIH 4.0ns cycle (250MHz) 550 Power Supply Current : Operating 4.4ns cycle (225MHz) 500 5.0ns cycle (200MHz) 450 Power Supply Current :Chip Disable and Bank Deselect E1#≥VIH or (E2 or E3 False) Output open All other inputs VI≤VIL or VI≥VIH 4.0ns cycle (250MHz) 160 4.4ns cycle (225MHz) 150 5.0ns cycle (200MHz) 140 CMOS Standby Current (CLK stopped standby mode) Device deselected; Output open CLK frequency=0Hz All inputs VI≤VSS+0.1V or VI≥VDDQ-0.1V 20 Unit mA mA mA CAPACITANCE Symbol CI Parameter Input Capacitance CO Input / Output (DQ) Capacitance Note28. This parameter is sampled. Condition Limits Min Typ Max Unit VI=GND, VI=25mVrms, f=1MHz 6 pF VO=GND, VO=25mVrms, f=1MHz 8 pF THERMAL RESISTANCE 4-Layer PC board mounted (70x70x1.6mmT) Symbol Parameter θJA Thermal resistance Junction Ambient θJC Thermal resistance Junction to Case Condition Limits Min Typ Max Unit Air velocity=0m/sec 25.56 Air velocity=2m/sec 17.63 °C/W 6.12 °C/W °C/W 15/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM AC ELECTRICAL CHARACTERISTICS (Ta=0~70°C, VDD=1.70~1.95V, unless otherwise noted) (1) MEASUREMENT CONDITION Input pulse levels ········································ VIH=VDDQ, VIL=0V Input rise and fall times ······························· faster than or equal to 1V/ns Input timing reference levels ······················· VIH=VIL=VDDQ / 2 Output reference levels ······························· VIH=VIL=VDDQ / 2 Output load ·················································· Fig.1 30pF (Including wiring and JIG) Q ZO=50Ω 50Ω VT=VDDQ / 2 Fig.1 Output load Input Waveform VDDQ / 2 toff tplh Output Waveform Input Waveform VDDQ / 2 VDDQ / 2 Fig.2 Tdly measurement tphl Vh Output Waveform (toff) Vl ton Vh-(0.2(Vh-Vz)) Vz+(0.2(Vh-Vz)) Vz 0.2(Vz-Vl) Vz-(0.2(Vz-Vl)) (ton) Fig.3 Tri-State measurement Note29.Valid Delay Measurement is made from the VDDQ/2 on the input waveform to the VDDQ/2 on the output waveform. Input waveform should have a slew rate of faster than or equal to 1V/ns. Note30.Tri-state toff measurement is made from the VDDQ/2 on the input waveform to the output waveform moving 20% from its initial to final Value VDDQ/2. Note:the initial value is not VOL or VOH as specified in DC ELECTRICAL CHARACTERISTICS table. Note31. Tri-state ton measurement is made from the VDDQ/2 on the input waveform to the output waveform moving 20% from its initial Value VDDQ/2 to its final Value. Note:the final value is not VOL or VOH as specified in DC ELECTRICAL CHARACTERISTICS table. Note32.Clocks,Data,Address and control signals will be tested with a minimum input slew rate of faster than or equal to 1V/ns. 16/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM (2)TIMING CHARACTERISTICS Symbol Parameter Clock tKHKH Clock Cycle Time tKHKL Clock HIGH Time tKLKH Clock LOW Time Output times tKHQV Clock HIGH to Output Valid tKHQX Clock HIGH to Output Invalid tKHQX1 Clock HIGH to Output in Low-Z tKHQZ Clock HIGH to Output in High-Z tCHCL Echo Clock HIGH Time Echo Clock LOW Time tCLCH Clock HIGH to Echo Clock HIGH tKHCH Clock LOW to Echo Clock LOW tKLCL tKHCX1 Clock HIGH to Echo Clock Low-Z tKHCZ Clock HIGH to Echo Clock High-Z tCHQV Echo Clock HIGH to Output Valid tCHQX Echo Clock HIGH to Output Invalid Setup Times tAVKH Address Valid to Clock HIGH tadvVKH ADV Valid to Clock HIGH tWVKH Write Valid to Clock HIGH tBxVKH Byte Write Valid to Clock HIGH (BWa#~BWd#) tEVKH Enable Valid to Clock HIGH (E1#,E2,E3) tDVKH Data In Valid Clock HIGH Hold Times tKHAX Clock HIGH to Address don’t care tKHadvX Clock HIGH to ADV don’t care tKHWX Clock HIGH to Write don’t care tKHBxX Clock HIGH to Byte Write don’t care (BWa#~BWd#) tKHEX Clock HIGH to Enable don’t care (E1#,E2,E3) Clock HIGH to Data In don’t care tKHDX 250MHz -25 Min Max Limits 225MHz -22 Min Max 200MHz -20 Min Max 4.0 1.5 1.5 4.4 1.6 1.6 5.0 1.8 1.8 2.1 ns ns ns -0.5 -0.5 -0.5 ns ns ns ns ns ns ns ns ns ns ns ns 0.8 0.8 0.8 0.8 0.8 0.8 1.0 1.0 1.0 1.0 1.0 1.0 1.2 1.2 1.2 1.2 1.2 1.2 ns ns ns ns ns ns 0.5 0.5 0.5 0.5 0.5 0.5 ns ns ns ns ns ns 0.5 0.5 0.5 2.1 tKHKL+0.25/-0.25 tKLKH +0.25/-0.25 0.5 0.5 0.5 0.5 2.0 2.0 2.0 0.5 2.8 Unit 0.6 0.6 0.6 2.8 tKHKL+0.25/-0.25 tKLKH +0.25/-0.25 0.5 0.5 0.5 0.5 2.7 2.7 2.7 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 0.5 Note33. Test conditions is specified with the output loading shown in Fig.1 unless otherwise noted. Note34. tKHQX1, tKHQZ, tKHCX1, tKHCZ are sampled. Note35. LBO#, EP2, EP3, ZQ is static and must not change during normal operation. 3.2 0.7 0.7 0.7 3.2 tKHKL+0.25/-0.25 tKLKH +0.25/-0.25 0.5 0.5 0.5 0.5 3.1 3.1 3.1 0.5 17/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Timing Parameter Key tKHKH CLK tKHAX tKHKL tKLKH tAVKH ADD C D E tKHQV tKHQZ tKHQX1 tKHQX DQ QB tCHQV tKHCH tCHQX tKLCL tKHCZ CQ tKHCX1 tCLCH tCHCL =CQ High-Z tKHKH CLK tKHAX tKHKL tKLKH tAVKH ADD A B C tnVKH tKHnX E1#, E2, E3 W#, BWx#, ADV tDVKH tKHDX DQ DA Note36. tnVKH=tEVKH, tWVKH, tBxVKH, tadvVKH, etc. and tKHnX=tKHEX, tKHWX, tKHBxX, tKHadvX, etc. 18/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM JTAG PORT OPERATION Overview The JTAG Port on this SRAM operates in a manner consistent with IEEE Standard 1149.1-1990, a serial boundary scan interface standard (commonly referred to as JTAG), but dose not implement all of the function required for 1149.1 compliance. Unlike JTAG implementations that have been common among SRAM vendors for the last several years, this implementation dose offer a form of EXTEST, known as Clock Assisted EXTEST, reducing or eliminating the "hand coding" that has been required to overcome the test program compiler errors caused by previous non-compliant implementation. The JTAG Port interfaces with conventional CMOS logic level signaling. Disabling the JTAG port It is possible to use this device without utilizing the JTAG port. The port is reset at power-up and will remain inactive unless clocked. To assure normal operation of the SRAM with the JTAG Port unused, the TCK, TDI and TMS pins may be left floating or tied to High. The TDO pin should be left unconnected. JTAG Pin Description Test Clock (TCK) The TCK input is clock for all TAP events. All inputs are captured on the rising edge of TCK and the Test Data Out (TDO) propagates from the falling edge of TCK. Test Mode Select (TMS) The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP Controller state machine. An undriven TMS input will produce the same result as a logic one input level. Test Data In (TDI) The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between the TDI and TDO pins. the register placed between the TDI and TDO pins is determined by the state of the TAP Controller state machine and the instruction that is currently loaded in the TAP Instruction Resister (refer to the TAP Controller State Diagram). An undriven TDI Input will produce the same result as a logic one input level. Test Data Out (TDO) The TDO output is active depending on the state of the TAP Controller state machine. Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between the TDI and TDO pins. Note: This device dose not have a TRST (TAP Reset) pin. TRST is optional in IEEE 1149.1. The Test-Logic-Reset state is entered while TMS is held high for five rising edges of TCK. The TAP Controller is also reset automatically at power-up. JTAG Port Registers Overview The various JTAG registers, referred to as Test Access Port or TAP Registers, are selected (one at a time) via the sequence of 1s and 0s applied to TMS as TCK is strobed. Each of TAP Registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on the next falling edge of TCK. When a register is selected, it is placed between the TDI and TDO pins. Instruction Register The Instruction Register holds the instructions that are executed by the TAP Controller when it is moved into the Run-Test/Idle, or the 19/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM various data register states. Instructions are 3 bits long. The Instruction Resister can be loaded when it is placed between the TDI and TDO pins. The Instruction Resister is automatically preloaded with the IDCODE instruction at power-up or whenever the controller is placed in the Test-Logic-Reset state. Bypass Register The Bypass resister is a single-bit register that can be placed between the TDI and TDO pins. It allows serial test data to be passed through the SRAM's JTAG Port to another device in the scan chain with as little delay as possible. Boundary Scan Register The Boundary Scan Register is a collection of flip flops that can be preset by the logic level found on the SRAM's input or I/O pins. The flip flops are then daisy chained together so the levels found can be shifted serially out of the JTAG Port's TDO pins. The Boundary Scan Register also includes a number of place holder flip flops (always set to a logic 1). The relationship between the device pins and the bits in the Boundary Scan Register is described in the Scan Order Table following. The Boundary Scan Register, under the control of the TAP Controller, is loaded with the contents of the SRAM's I/O ring when the controller is in the Capture-RD state and then is placed between the TDI and TDO pins when the controller is moved to the Shift-DR state. SAMPLE-Z, SAMPLE/PRELOAD and EXTEST instruction can be used to activate the Boundary Scan Register. Identification (ID) Register The ID register is a 32-bit register that is loaded with a device and vender specific 32-bit code when the controllers put in the Capture-DR state with the IDCODE Instruction loaded in the Instruction Register. The code is loaded from 32-bit on-chip ROM. It describes various attributes of the SRAM (see page 25). The register is then placed between the TDI and TDO pins when the controller is moved into the Shift-DR state. Bit 0 in the register is the LSB and the first to reach the TDO pin when shifting begins. TAP Controller Instruction Set Overview There are two classes of instructions defined in the Standard 1149.1-1990; standard (Public) instructions, and device specific (Private) instructions. Some Public instructions are mandatory for 1149.1 compliance. Optional Public instructions must be implemented in prescribed ways. Although the TAP Controller in this device follows the 1149.1 conventions, it is not 1194.1-compliant because one of the mandatory instructions, EXTEST, is uniquely implemented. The TAP on this device may be used to monitor all input and I/O pads. This device will not perform INTEST but can perform the preload portion of the SAMPLE/PRELOAD command. When the TAP controller is placed in the Capture-IR state, the two least significant bits of the instruction register are loaded with 01. When the TAP controller is moved to the Shift-IR state, the Instruction Register is placed between the TDI and TDO pins. In this state the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at the TDO output). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to the Update-IR state. The TAP Instruction Set for this device is listed in the following table. Instruction Descriptions BYPASS When the BYPASS instruction is loaded in the Instruction Register, the Bypass Register is placed between the TDI and TDO pins. This occurs when the TAP Controller is moved to the Shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. SAMPLE/PRELOAD SAMPLE/PRELOAD is a Standard1149.1 mandatory public instruction. When the SAMPLE/PRELOAD instruction is loaded in the Instruction Register, moving the TAP Controller into the Capture-DR state loads the data in the SRAM's input and I/O buffers into the Boundary Scan Register. Some Boundary Scan Register locations are not associated with an input or I/O pin, and are loaded with the default state identified in the BSDL file. Because the SRAM clock is independent from the TAP Clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e. in a metastable state). Although allowing the TAP to 20/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM sample metastable inputs will not harm the device, repeatable results cannot be expected. SRAM input signals must be stabilized for long enough to meet the TAP's input data capture set-up plus hold time (tTS plus tTH). The SRAM's clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the Boundary Scan Register. Moving the controller to the Shift-DR state then places the Boundary Scan Register between the TDI and TDO pins. EXTEST-A EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the Instruction Register is loaded with all logic 0s. The EXTEST command dose not block or override the SRAM's input pins; therefore, the SRAM's internal state is still determined by its input pins. Typically, the Boundary Scan Register is loaded with the desired pattern with the SAMPLE/PRELOAD command. Then the EXTEST command is used to output the Boundary Scan Register's contents, in parallel, on the SRAM's data output drivers on the falling edge of TCK when the controller is in the Update-IR state. Alternately, the Boundary Scan Register may loaded in parallel using the EXTEST command. When the EXTEST instruction is selected, the state of all SRAM's input and I/O pins, as well as the default values at Scan Register locations not associated with a pin, are transferred in parallel into the Boundary Scan Register on the rising edge of TCK in the Capture-DR state, the SRAM's output pins drive out the value of the Boundary Scan Register location with which each output pin is associated. The EXTEST implementation in this device dose not, without further user intervention, actually move the contents of the scan chain onto the SRAM's output pins. Therefore this device is not strictly 1149.1-compliant. To push data from the Boundary Scan Registers, in parallel, out onto the SRAM's I/O and output pins, the SRAM's main clock (CK) must be pulsed. A single CK transition is sufficient to transfer the data, but more transitions will do no harm. IDCODE The IDCODE instruction cause the ID ROM to be loaded into the ID register when the controller is in the Capture-DR state and places the ID Register between the TDI and TDO pins in the Shift-DR state. The IDCODE instruction is the default instruction loaded in at power-up and any time the controller is placed in the Test-Logic-Reset state. SAMPLE-Z If the SAMPLE-Z instruction is loaded in the Instruction Register, all SRAM outputs are forced to an inactive drive state (High-Z) and the Boundary Scan Register is placed between the TDI and TDO pins when the TAP Controller is moved to the Shift-DR state. RFU These instructions are reserved for future use. Do not use these instructions. 21/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM JTAG TAP BLOCK DIAGRAM Bypass Register 0 Instruction Register 2 1 0 TDI Identification Register TDO 31 30 29 . . . . . . . . 2 1 0 Boundary Scan Register .. .............. .. 2 1 0 TMS TCK Test Access Port (TAP) Controller 22/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM BOUNDARY SCAN ORDER Bit 0 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 Bump 6H 6G 6N 6F 5V 6U 8U 7V 7W 8V 9V 10R 11P 10P 11N 10N 11M 10M 11L 10L 11K 6P 6J 10K 11E 10D 11D Pin Name EP3 EP2 MCH ZQ A16 A15 A11 A13 A14 A12 A10 DQPa DQa DQa DQa DQa DQa DQa DQa DQa CQ1 MCL MCH CQ1# DQPb DQb DQb Bit 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 Bump 10C 11C 10B 11B 10A 11A 9A 7A 7B 5B 6A 6D 6K 6B 3K 8A 9C 8B 3B 4C 4A 6C 5A 3A 2E 1F 2F Pin Name DQb DQb DQb DQb DQb DQb A9 A8 A17 A18 ADV MCL MCL W# CLK E3 BWa# BWB# BWc# BWd# E2 E1# A7 A6 DQPc DQc DQc Bit 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 Bump 1G 2G 1H 2H 1J 2J 2K 6L 6M 1K 1R 2T 1T 2U 1U 2V 1V 2W 1W 6T 3V 4V 4U 5W 6V 6W Pin Name DQc DQc DQc DQc DQc DQc CQ2# MCH MCL CQ2 DQPd DQd DQd DQd DQd DQd DQd DQd DQd LBO# A5 A4 A3 A2 A1 A0 23/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM JTAG TAP CONTROLLER STATE DIAGRAM Test-Logic-Reset 1 0 Run-Test/Idle 1 Select-DR-Scan 0 1 Select-IR-Scan 0 1 0 1 Capture-DR 0 Capture-IR 0 Shift-DR Shift-IR 0 1 1 0 1 1 Exit1-DR Exit1-IR 0 0 Pause-DR Pause-IR 0 1 Exit2-DR 0 0 1 Exit2-IR 1 0 1 Update-DR 1 1 Update-IR 0 1 0 TAP CONTROLLER DC ELECTRICAL CHARACTERISTICS (Ta=0~70°C, VDD=1.70~1.95V, unless otherwise noted) Limits Unit Min Max Test Port Input High Voltage 0.65*VDDQ VDDQ+0.3 ** V VIHT VILT Test Port Input Low Voltage -0.3 ** 0.35*VDDQ V VOHT Test Port Output High Voltage IOH=-100µA VDDQ-0.1 V VOLT Test Port Output Low Voltage IOL=+100µA 0.1 V IINT TMS, TCK and TDI Input Leakage Current -10 10 µA IOLT TDO Output Leakage Current Output Disable, VOUT=0V~VDDQ -10 10 µA Note37. **Input Undershoot/Overshoot voltage must be –1.0V<Vi<VDDQ+1V(max. 3.6V) with a pulse width not to exceed 20% tTCK. Symbol Parameter Condition 24/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM TAP CONTROLLER AC ELECTRICAL CHARACTERISTICS (Ta=0~70°C, VDD=1.70~1.95V, unless otherwise noted) (1)MEASUREMENT CONDITION Input pulse levels ········································ VIH=VDDQ, VIL=0V Input rise and fall times ······························· faster than or equal to 1V/ns Input timing reference levels ······················· VIH=VIL=VDDQ / 2 Output reference levels ·······························VIH=VIL=VDDQ / 2 Output load ·················································· Fig.4 30pF (Including wiring and JIG) Q ZO=50Ω 50Ω VT=VDDQ / 2 Fig.4 Output load (2)TIMING CHARACTERISTICS Symbol Limits Min Max 20 50 20 20 10 10 20 Parameter tTF tTKC tTKH tTKL tTS tTH tTKQ TCK Frequency TCK Cycle Time TCK High Pulse Width TCK Low Pulse Width TDI, TMS setup time TDI, TMS hold time TCK Low to TDO valid Unit MHz ns ns ns ns ns ns (3) TIMING tTKC tTKH tTKL TCK tTS tTH TMS tTS tTH TDI tTKQ TDO 25/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM JTAG TAP INSTRUCTION SET SUMMARY Instruction Code EXTEST-A 000 IDCODE 001 SAMPLE-Z 010 RFU SAMPLE/PRELOAD RFU RFU BYPASS 011 100 101 110 111 Description Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. This SRAM implements an Clock Assisted EXTEST function. Not 1149.1 Compliant. Preloads ID Register and places it between TDI and TDO Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Forces all Data and Clock output drivers to High-Z Do not use this instruction; Reserved for Future Use. Captures I/O ring contents. Places the Boundary Scan Register between TDI and TDO. Do not use this instruction; Reserved for Future Use. Do not use this instruction; Reserved for Future Use. Places the BYPASS Register between TDI and TDO. STRUCTURE OF IDENTIFICATION REGISTER Revision Bit No. M5M5Y5636 Device Information Capacity Function VDD Width Gen. JEDEC Vendor Code of MITSUBISHI 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 0 0 0 0 1 0 0 1 0 1 0 1 0 0 0 1 1 0 0 0 0 0 0 0 0 1 1 1 0 0 MSB 0 1 LSB Note38. Bit of Device Information “Gen.(Generation)” means Bit No. 1st Generation 2nd Generation 3rd Generation 13 0 0 1 12 0 1 0 Note39. Bit of Device Information ”Width” means Bit No. X16 X18 X32 X36 X64 X72 16 0 0 0 0 1 1 15 0 0 1 1 0 0 14 0 1 0 1 0 1 Note40. Bit of Device Information ”Function” means Bit No. Network SRAM PB 20 0 0 19 1 0 18 0 0 17 0 1 Note41. Bit of Device Information ”Capacity” means Bit No. 1M or 1.15M 2M or 2.3M 4M or 4.5M 8M or 9M 16M or 18M 32M or 36M 24 0 0 0 0 0 0 23 0 0 0 1 1 1 22 0 1 1 0 0 1 21 1 0 1 0 1 0 Note42. Bit of Device Information ”VDD” means Bit No. 3.3V 2.5V 1.8V 1.5V 27 0 0 0 0 26 0 0 1 1 25 0 1 0 1 26/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM PACKAGE OUTLINE 209(11x19) bump Ball Grid Array(BGA) Pin Pitch 1.0mm Refer to JEDEC Standard MS-028, Variation BC, which can be seen at: http://www.jedec.org/download/search/MS-028C.pdf 27/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM REVISION HISTORY Rev.No. 0.0 0.1 0.2 0.3 0.4 0.5 0.6 History First revision AC ELECTRICAL CHARACTERISTICS Changed tKHQV and tKHQZ from 2.6ns to 2.1ns Changed tKHCH, tKLCL and tKHCZ from 2.5ns to 2.0ns Fixed tCHCL, tCLCH and tCHQX ABSOLUTE MAXIMUM RATINGS Changed TSTG from -65~150 to -55~125 Added Boundary Scan Order Fixed THERMAL RESISTANCE DC ELECTRICAL CHARACTERISTICS Changed ICC1 limit from 400mA to 470mA at 250MHz(-25) Changed ICC2 limit from 140mA to 160mA at 250MHz(-25) Changed ICC1 limit from 380mA to 450mA at 225MHz(-22) Changed ICC2 limit from 110mA to 150mA at 225MHz(-22) Changed ICC1 limit from 360mA to 420mA at 200MHz(-20) Changed ICC2 limit from 100mA to 140mA at 200MHz(-20) DC ELECTRICAL CHARACTERISTICS Changed ILI limit from 10uA to 100uA (Input Current of ZQ and LBO#) Changed ICC1 limit from 470mA to 550mA at 250MHz(-25) Changed ICC1 limit from 450mA to 500mA at 225MHz(-22) Changed ICC1 limit from 420mA to 450mA at 200MHz(-20) Date June 6, 2001 Advanced Information July 13, 2001 Advanced Information November 15, 2001 Advanced Information March 28, 2002 July 5, 2002 Advanced Information Preliminary August 7, 2002 Preliminary January 14, 2003 Preliminary 28/29 Preliminary M5M5Y5636TG REV.0.6 MITSUBISHI LSIs M5M5Y5636TG – 25,22,20 18874368-BIT(524288-WORD BY 36-BIT) NETWORK SRAM Keep safety first in your circuit designs! Mitsubishi Electric Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of non-flammable material or (iii) prevention against any malfunction or mishap. Notes regarding these materials These materials are intended as a reference to assist our customers in the selection of the Mitsubishi semiconductor product best suited to the customer’s application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Mitsubishi Electric Corporation or a third party. Mitsubishi Electric Corporation assumes no responsibility for any damage, or infringement of any third-party’s rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Mitsubishi Electric Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for the latest product information before purchasing a product listed herein. The information described here may contain technical inaccuracies or typographical errors. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Mitsubishi Electric Corporation by various means, including the Mitsubishi Semiconductor home page (http://www.mitsubishichips.com). When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Mitsubishi Electric Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. Mitsubishi Electric Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. The prior written approval of Mitsubishi Electric Corporation is necessary to reprint or reproduce in whole or in part these materials. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. Please contact Mitsubishi Electric Corporation or an authorized Mitsubishi Semiconductor product distributor for further details on these materials or the products contained therein. 29/29 Preliminary M5M5Y5636TG REV.0.6