LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 High-Voltage 1-A Step-Down Switching Regulator Check for Samples: LM5010A, LM5010A-Q1 FEATURES APPLICATIONS • • • • • • 1 2 • • • • • • • • • • • Wide 6V to 75V Input Voltage Range Valley Current Limiting At 1.25A Programmable Switching Frequency Up To 1 MHz Integrated 80V N-Channel Buck Switch Integrated High Voltage Bias Regulator No Loop Compensation Required Ultra-Fast Transient Response Nearly Constant Operating Frequency With Line and Load Variations Adjustable Output Voltage 2.5V, ±2% Feedback Reference Programmable Soft-Start Thermal Shutdown LM5010AQ is AEC-Q100 Grade 1 and 0 qualified Packages – WSON-10 (4 mm x 4 mm) – HTSSOP-14 – Both Packages Have Exposed Thermal Pad For Improved Heat Dissipation Non-Isolated Telecommunications Regulator Secondary Side Post Regulator Automotive Electronics DESCRIPTION The LM5010A Step-Down Switching Regulator is an enhanced version of the LM5010 with the input operating range extended to 6V minimum. The LM5010A features all the functions needed to implement a low cost, efficient, buck regulator capable of supplying in excess of 1A load current. This high voltage regulator integrates an N-Channel Buck Switch, and is available in thermally enhanced WSON-10 and HTSSOP-14 packages. The constant on-time regulation scheme requires no loop compensation resulting in fast load transient response and simplified circuit implementation. The operating frequency remains constant with line and load variations due to the inverse relationship between the input voltage and the on-time. The valley current limit detection is set at 1.25A. Additional features include: VCC under-voltage lock-out, thermal shutdown, gate drive under-voltage lock-out, and maximum duty cycle limiter. Basic Step-Down Regulator 6V - 75V Input VCC VIN C3 C1 LM5010A RON BST C4 L1 RON/SD SHUTDOWN VOUT SW D1 SS R1 R3 ISEN C2 C6 FB RTN SGND R2 1 2 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2005–2013, Texas Instruments Incorporated LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com Connection Diagram 1 2 3 4 SW VIN BST VCC ISEN RON/SD SGND SS RTN FB 5 10 1 9 2 8 3 7 4 6 5 6 7 14 NC NC SW VIN BST VCC ISEN RON/SD SGND SS RTN FB NC NC 13 12 11 10 9 8 Table 1. PIN DESCRIPTIONS Pin Number Name Description Application Information WSON-10 HTSSOP14 1 2 SW Switching Node Internally connected to the buck switch source. Connect to the inductor, free-wheeling diode, and bootstrap capacitor. 2 3 BST Boost pin for bootstrap capacitor Connect a capacitor from SW to the BST pin. The capacitor is charged from VCC via an internal diode during the buck switch off-time. 3 4 ISEN Current sense During the buck switch off-time, the inductor current flows through the internal sense resistor, and out of the ISEN pin to the free-wheeling diode. The current limit comparator keeps the buck switch off if the ISEN current exceeds 1.25A (typical). 4 5 SGND Current Sense Ground Recirculating current flows into this pin to the current sense resistor. 5 6 RTN Circuit Ground Ground return for all internal circuitry other than the current sense resistor. 6 9 FB Voltage feedback input from the regulated output Input to both the regulation and over-voltage comparators. The FB pin regulation level is 2.5V. 7 10 SS Softstart An internal 11.5 µA current source charges the SS pin capacitor to 2.5V to soft-start the reference input of the regulation comparator. 8 11 RON/SD 9 12 VCC Output of the bias regulator The voltage at VCC is nominally equal to VIN for VIN < 8.9V, and regulated at 7V for VIN > 8.9V. Connect a 0.47 µF, or larger capacitor from VCC to ground, as close as possible to the pins. An external voltage can be applied to this pin to reduce internal dissipation if VIN is greater than 8.9V. MOSFET body diodes clamp VCC to VIN if VCC > VIN. 10 13 VIN Input supply voltage Nominal input range is 6V to 75V. Input bypass capacitors should be located as close as possible to the VIN pin and RTN pins. 1,7,8,14 NC No connection No internal connection. Can be connected to ground plane to improve heat dissipation. EP Exposed Pad Exposed metal pad on the underside of the device. It is recommended to connect this pad to the PC board ground plane to aid in heat dissipation. 2 Submit Documentation Feedback On-time control and shutdown An external resistor from VIN to the RON/SD pin sets the buck switch on-time. Grounding this pin shuts down the regulator. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. Absolute Maximum Ratings (1) VIN to RTN -0.3V to 76V BST to RTN -0.3V to 90V SW to RTN (Steady State) -1.5V BST to VCC 76V BST to SW 14V VCC to RTN -0.3V to 14V SGND to RTN -0.3V to +0.3V SS to RTN -0.3V to 4V VIN to SW 76V All Other Inputs to RTN -0.3V to 7V ESD Rating, Human Body Model (2) 2kV Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering 4 sec) (3) (1) (2) (3) 260°C Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see the Electrical Characteristics. The human body model is a 100pF capacitor discharged through a 1.5kΩ resistor into each pin. For detailed information on soldering plastic HTSSOP and WSON packages, refer to the Packaging Data Book. Operating Ratings (1) VIN Voltage 6.0V to 75V Junction Temperature (1) LM5010A, LM5010AQ1 −40°C to + 125°C LM5010AQ0 −40°C to + 150°C Absolute Maximum Ratings are limits beyond which damage to the device may occur. Operating Ratings are conditions under which operation of the device is intended to be functional. For specifications and test conditions, see the Electrical Characteristics. Electrical Characteristics Specifications with standard type are for TJ = 25°C only; limits in boldface type apply over the full Operating Junction Temperature (TJ) range. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at TJ = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: VIN = 48V, RON = 200kΩ. See (1). Symbol Parameter Conditions Min Typ Max Unit 7 7.4 Volts VCC Regulator VCCReg UVLOVcc (1) (2) VCC regulated output 6.6 VIN - VCC ICC = 0 mA, FS < 200 kHz, 6.0V ≤ VIN ≤ 8.5V VCC Bypass Threshold VIN Increasing 8.9 V VCC Bypass Hysteresis VIN Decreasing 260 mV VCC output impedance (0 mA ≤ ICC ≤ 5 mA) VIN = 6.0V 55 Ω VIN = 8.0V 50 VIN = 48V 0.21 100 mV VCC current limit (2) VIN = 48V, VCC = 0V 15 mA VCC under-voltage lock-out threshold VCC Increasing 5.25 V UVLOVCC hysteresis VCC Decreasing 180 mV UVLOVCC filter delay 100 mV overdrive IIN operating current Non-switching, FB = 3V 675 950 µA IIN shutdown current RON/SD = 0V 100 200 µA 3 µs Typical specifications represent the most likely parametric norm at 25°C operation. VCC provides bias for the internal gate drive and control circuits. Device thermal limitations limit external loading. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 3 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com Electrical Characteristics (continued) Specifications with standard type are for TJ = 25°C only; limits in boldface type apply over the full Operating Junction Temperature (TJ) range. Minimum and Maximum limits are specified through test, design, or statistical correlation. Typical values represent the most likely parametric norm at TJ = 25°C, and are provided for reference purposes only. Unless otherwise stated the following conditions apply: VIN = 48V, RON = 200kΩ. See (1). Symbol Parameter Conditions Min Typ Max Unit 0.35 0.80 Ω Switch Characteristics RDS(on) UVLOGD Buck Switch RDS(on) at ISW = 200 mA TJ ≤ 125°C Gate Drive UVLO VBST - VSW Increasing TJ ≤ 150°C 0.85 1.7 UVLOGD hysteresis 3.0 4.0 400 V mV SOFT-START Pin ISS Internal current source 8.0 11.5 15 1 1.25 1.5 µA Current Limit ILIM Threshold Current out of ISEN A Resistance from ISEN to SGND 130 mΩ Response time 150 ns On Timer, RON/SD Pin tON - 1 On-time VIN = 10V, RON = 200 kΩ 2.1 2.75 tON - 2 On-time Shutdown threshold 3.4 µs VIN = 75V, RON = 200 kΩ 290 Voltage at RON/SD rising 0.30 390 496 ns 0.7 1.05 V Threshold hysteresis 40 mV Minimum Off-time 260 ns Off Timer tOFF Regulation and Over-Voltage Comparators (FB Pin) VREF FB regulation threshold TJ ≤ 125°C 2.445 TJ ≤ 150°C 2.435 FB over-voltage threshold 2.50 2.550 V 2.9 V 1 nA Thermal shutdown temperature 175 °C Thermal shutdown hysteresis 20 °C °C/W FB bias current Thermal Shutdown TSD Thermal Resistance θJA θJC 4 Junction to Ambient, 0 LFPM Air Flow WSON-10 Package 40 HTSSOP-14 Package 40 Junction to Case WSON-10 Package 5.2 HTSSOP-14 Package 5.2 Submit Documentation Feedback °C/W Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 Typical Performance Characteristics VCC vs VIN VCC vs ICC 10 8 VIN = 8V 7 8.0 VCC (V) VCC (V) VIN = 6V 5 6.0 4.0 VIN = 48V VIN = 9V 6 4 VCC UVLO 3 2 ICC = 0 mA 2.0 VCC Externally Loaded 1 0 FS = 400 kHz 0 0 1 2 3 4 5 6 7 8 9 10 0 3 6 12 15 ICC (mA) VIN (V) Figure 1. Figure 2. ICC vs Externally Applied VCC On-Time vs VIN and RON 10 100 9 FS = 700 kHz 8 FS = 400 kHz 7 ON-TIME (Ps) ICC INPUT CURRENT(mA) 9 6 5 4 FS = 80 kHz 3 10 RON = 500k 300k 1.0 100k 2 VIN = 48V 1 0.1 0 7 8 9 10 11 12 13 0 6 14 20 40 60 80 60 80 VIN (V) EXTERNALLY APPLIED VCC (V) Figure 3. Figure 4. Voltage at RON/SD Pin IIN vs VIN 1000 4.0 800 3.0 700 FB = 3V 115k IIN (PA) RON/SD PIN VOLTAGE (V) 900 RON = 50k 301k 2.0 511k 600 500 400 300 1.0 200 RON/SD = 0V 100 0 0 0 6 20 40 60 80 0 6 20 40 VIN (V) VIN (V) Figure 5. Figure 6. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 5 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com BLOCK DIAGRAM Input 6V-75V LM5010A 7V BIAS REGULATOR VIN VIN SENSE C1 C5 VCC Q2 UVL BYPASS SWITCH VCC THERMAL SHUTDOWN C3 BST Gate Drive UVLO GND RON 0.7V ON TIMER START RON COMPLETE RON/SD 260 ns OFF TIMER START COMPLETE SD VIN C4 Q1 LEVEL SHIFT L1 DRIVER SW Shutdown Input Driver D1 CURRENT LIMIT COMPARATOR 2.5V 62.5 mV 11.5 PA SS C6 6 Submit Documentation Feedback RCL RSENSE (optional) 50 m: + SGND R1 2.9V R3 FB OVER-VOLTAGE COMPARATOR RTN VOUT ISEN LOGIC C2 R2 REGULATION COMPARATOR GND Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 FUNCTIONAL DESCRIPTION VIN 7.0V UVLO VCC SW Pin Inductor Current 2.5V SS Pin VOUT t2 t1 Figure 7. Startup Sequence The LM5010A Step Down Switching Regulator features all the functions needed to implement a low cost, efficient buck DC-DC converter capable of supplying in excess of 1A to the load. This high voltage regulator integrates an 80V N-Channel buck switch, with an easy to implement constant on-time controller. It is available in the thermally enhanced WSON-10 and HTSSOP-14 packages. The regulator compares the feedback voltage to a 2.5V reference to control the buck switch, and provides a switch on-time which varies inversely with VIN. This feature results in the operating frequency remaining relatively constant with load and input voltage variations. The switching frequency can range from less than 100 kHz to 1.0 MHz. The regulator requires no loop compensation resulting in very fast load transient response. The valley current limit circuit holds the buck switch off until the free-wheeling inductor current falls below the current limit threshold, nominally set at 1.25A. The LM5010A can be applied in numerous applications to efficiently step down higher DC voltages. This regulator is well suited for 48V telecom applications, as well as the 42V automotive power bus. Features include: Thermal shutdown, VCC under-voltage lock-out, gate drive under-voltage lock-out, and maximum duty cycle limit. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 7 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com Control Circuit Overview The LM5010A employs a control scheme based on a comparator and a one-shot on-timer, with the output voltage feedback (FB) compared to an internal reference (2.5V). If the FB voltage is below the reference the buck switch is turned on for a time period determined by the input voltage and a programming resistor (RON). Following the on-time the switch remains off for a fixed 260 ns off-time, or until the FB voltage falls below the reference, whichever is longer. The buck switch then turns on for another on-time period. Referring to the Block Diagram, the output voltage is set by R1 and R2. The regulated output voltage is calculated as follows: VOUT = 2.5V x (R1 + R2) / R2 (1) The LM5010A requires a minimum of 25 mV of ripple voltage at the FB pin for stable fixed-frequency operation. If the output capacitor’s ESR is insufficient additional series resistance may be required (R3 in the Block Diagram). The LM5010A operates in continuous conduction mode at heavy load currents, and discontinuous conduction mode at light load currents. In continuous conduction mode current always flows through the inductor, never decaying to zero during the off-time. In this mode the operating frequency remains relatively constant with load and line variations. The minimum load current for continuous conduction mode is one-half the inductor’s ripple current amplitude. The operating frequency in the continuous conduction mode is calculated as follows: FS = VOUT x (VIN ± 1.4V) 1.18 x 10 -10 x (RON + 1.4 k:) x VIN (2) The buck switch duty cycle is equal to: DC = VOUT tON tON + tOFF = tON x FS = VIN (3) Under light load conditions, the LM5010A operates in discontinuous conduction mode, with zero current flowing through the inductor for a portion of the off-time. The operating frequency is always lower than that of the continuous conduction mode, and the switching frequency varies with load current. Conversion efficiency is maintained at a relatively high level at light loads since the switching losses diminish as the power delivered to the load is reduced. The discontinuous mode operating frequency is approximately: FS = VOUT2 x L1 x 1.4 x 1020 RL x RON 2 (4) where RL = the load resistance. Start-Up Bias Regulator (VCC) A high voltage bias regulator is integrated within the LM5010A. The input pin (VIN) can be connected directly to line voltages between 6V and 75V. Referring to the block diagram and the graph of VCC vs. VIN, when VIN is between 6V and the bypass threshold (nominally 8.9V), the bypass switch (Q2) is on, and VCC tracks VIN within 100 mV to 150 mV. The bypass switch on-resistance is approximately 50Ω, with inherent current limiting at approximately 100 mA. When VIN is above the bypass threshold, Q2 is turned off, and VCC is regulated at 7V. The VCC regulator output current is limited at approximately 15 mA. When the LM5010A is shutdown using the RON/SD pin, the VCC bypass switch is shut off, regardless of the voltage at VIN. When VIN exceeds the bypass threshold, the time required for Q2 to shut off is approximately 2 - 3 µs. The capacitor at VCC (C3) must be a minimum of 0.47 µF to prevent the voltage at VCC from rising above its absolute maximum rating in response to a step input applied at VIN. C3 must be located as close as possible to the LM5010A pins. In applications with a relatively high input voltage, power dissipation in the bias regulator is a concern. An auxiliary voltage of between 7.5V and 14V can be diode connected to the VCC pin (D2 in Figure 8) to shut off the VCC regulator, reducing internal power dissipation. The current required into the VCC pin is shown in the Typical Performance Characteristics. Internally a diode connects VCC to VIN requiring that the auxiliary voltage be less than VIN. 8 Submit Documentation Feedback Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 The turn-on sequence is shown in Figure 7. When VCC exceeds the under-voltage lock-out threshold (UVLO) of 5.25V (t1 in Figure 7), the buck switch is enabled, and the SS pin is released to allow the soft-start capacitor (C6) to charge up. The output voltage VOUT is regulated at a reduced level which increases to the desired value as the soft-start voltage increases (t2 in Figure 7). VCC C3 BST C4 LM5010A L1 D2 SW VOUT D1 ISEN R1 R3 SGND R2 C2 FB Figure 8. Self Biased Configuration Regulation Comparator The feedback voltage at the FB pin is compared to the voltage at the SS pin (2.5V, ±2%). In normal operation an on-time period is initiated when the voltage at FB falls below 2.5V. The buck switch conducts for the on-time programmed by RON, causing the FB voltage to rise above 2.5V. After the on-time period the buck switch remains off until the FB voltage falls below 2.5V. Input bias current at the FB pin is less than 5 nA over temperature. Over-Voltage Comparator The feedback voltage at FB is compared to an internal 2.9V reference. If the voltage at FB rises above 2.9V the on-time is immediately terminated. This condition can occur if the input voltage, or the output load, changes suddenly. The buck switch remains off until the voltage at FB falls below 2.5V. ON-Time Control The on-time of the internal buck switch is determined by the RON resistor and the input voltage (VIN), and is calculated as follows: 1.18 x 10 tON = -10 x (RON + 1.4k) (VIN - 1.4V) + 67 ns (5) The RON resistor can be determined from the desired on-time by re-arranging Equation 5 to the following: RON = (tON - 67 ns) x (VIN - 1.4V) 1.18 x 10 -10 - 1.4 k: (6) To set a specific continuous conduction mode switching frequency (fS), the RON resistor is determined from the following: VOUT x (VIN - 1.4V) RON = -10 - 1.4 k: VIN x FS x 1.18 x 10 (7) In high frequency applications the minimum value for tON is limited by the maximum duty cycle required for regulation and the minimum off-time of the LM5010A (260 ns, ±15%). The fixed off-time limits the maximum duty cycle achievable with a low voltage at VIN. The minimum allowed on-time to regulate the desired VOUT at the minimum VIN is determined from the following: Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 9 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com VOUT x 300 ns tON(min) = (VIN(min) ± VOUT) (8) Shutdown The LM5010A can be remotely shut down by forcing the RON/SD pin below 0.7V with a switch or open drain device. See Figure 9. In the shutdown mode the SS pin is internally grounded, the on-time one-shot is disabled, the input current at VIN is reduced, and the VCC bypass switch is turned off. The VCC regulator is not disabled in the shutdown mode. Releasing the RON/SD pin allows normal operation to resume. The nominal voltage at RON/SD is shown in the Typical Performance Characteristics. When switching the RON/SD pin, the transition time should be faster than one to two cycles of the regulator’s nominal switching frequency. VIN Input Voltage RON LM5010A RON/SD STOP RUN Figure 9. Shutdown Implementation Current Limit Current limit detection occurs during the off-time by monitoring the recirculating current through the internal current sense resistor (RSENSE). The detection threshold is 1.25A, ±0.25A. Referring to the Block Diagram, if the current into SGND during the off-time exceeds the threshold level the current limit comparator delays the start of the next on-time period. The next on-time starts when the current into SGND is below the threshold and the voltage at FB is below 2.5V. Figure 10 illustrates the inductor current waveform during normal operation and during current limit. The output current IO is the average of the inductor ripple current waveform. The Low Load Current waveform illustrates continuous conduction mode operation with peak and valley inductor currents below the current limit threshold. When the load current is increased (High Load Current), the ripple waveform maintains the same amplitude and frequency since the current falls below the current limit threshold at the valley of the ripple waveform. Note the average current in the High Load Current portion of Figure 10 is above the current limit threshold. Since the current reduces below the threshold in the normal off-time each cycle, the start of each on-time is not delayed, and the circuit’s output voltage is regulated at the correct value. When the load current is further increased such that the lower peak would be above the threshold, the off-time is lengthened to allow the current to decrease to the threshold before the next on-time begins (Current Limited portion of Figure 10). Both VOUT and the switching frequency are reduced as the circuit operates in a constant current mode. The load current (IOCL) is equal to the current limit threshold plus half the ripple current (ΔI/2). The ripple amplitude (ΔI) is calculated from: 'I = (VIN - VOUT) x tON L1 (9) The current limit threshold can be increased by connecting an external resistor (RCL) between SGND and ISEN. RCL typically is less than 1Ω, and the calculation of its value is explained in Applications Information. If the current limit threshold is increased by adding RCL, the maximum continuous load current should not exceed 1.5A, and the peak current out of the SW pin should not exceed 2A. 10 Submit Documentation Feedback Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 IPK IOCL Inductor Current Current Limit Threshold Io 'I High Load Current Low Load Current Current Limited Normal Operation Figure 10. Inductor Current - Current Limit Operation N-Channel Buck Switch and Driver The LM5010A integrates an N-Channel buck switch and associated floating high voltage gate driver. The peak current through the buck switch should not exceed 2A, and the load current should not exceed 1.5A. The gate driver circuit is powered by the external bootstrap capacitor between BST and SW (C4), which is recharged each off-time from VCC through the internal high voltage diode. The minimum off-time, nominally 260 ns, ensures sufficient time during each cycle to recharge the bootstrap capacitor. A 0.022 µF ceramic capacitor is recommended for C4. Soft-start The soft-start feature allows the regulator to gradually reach a steady state operating point, thereby reducing startup stresses and current surges. At turn-on, while VCC is below the under-voltage threshold (t1 in Figure 7), the SS pin is internally grounded, and VOUT is held at 0V. When VCC exceeds the under-voltage threshold (UVLO) an internal 11.5 µA current source charges the external capacitor (C6) at the SS pin to 2.5V (t2 in Figure 7). The increasing SS voltage at the non-inverting input of the regulation comparator gradually increases the output voltage from zero to the desired value. The soft-start feature keeps the load inductor current from reaching the current limit threshold during start-up, thereby reducing inrush currents. An internal switch grounds the SS pin if VCC is below the under-voltage lock-out threshold, or if the circuit is shutdown using the RON/SD pin. Thermal Shutdown The LM5010A should be operated below the Maximum Operating Junction Temperature rating. If the junction temperature increases during a fault or abnormal operating condition, the internal Thermal Shutdown circuit activates typically at 175°C. The Thermal Shutdown circuit reduces power dissipation by disabling the buck switch and the on-timer. This feature helps prevent catastrophic failures from accidental device overheating. When the junction temperature reduces below approximately 155°C (20°C typical hysteresis), normal operation resumes. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 11 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com APPLICATIONS INFORMATION EXTERNAL COMPONENTS The procedure for calculating the external components is illustrated with a design example. Referring to the Block Diagram, the circuit is to be configured for the following specifications: • VOUT = 5V • VIN = 6V to 60V • FS = 175 kHz • Minimum load current = 200 mA • Maximum load current = 1.0A • Softstart time = 5 ms R1 and R2: These resistors set the output voltage, and their ratio is calculated from: R1/R2 = (VOUT/2.5V) - 1 (10) R1/R2 calculates to 1.0. The resistors should be chosen from standard value resistors in the range of 1.0 kΩ - 10 kΩ. A value of 1.0 kΩ will be used for R1 and for R2. RON, FS: RON can be chosen using Equation 7 to set the nominal frequency, or from Equation 6 if the on-time at a particular VIN is important. A higher frequency generally means a smaller inductor and capacitors (value, size and cost), but higher switching losses. A lower frequency means a higher efficiency, but with larger components. Generally, if PC board space is tight, a higher frequency is better. The resulting on-time and frequency have a ±25% tolerance. Using Equation 7 at a nominal VIN of 8V, RON = 5V x (8V - 1.4V) 8V x 175 kHz x 1.18 x 10 -10 - 1.4 k: = 198 k: (11) A value of 200 kΩ will be used for RON, yielding a nominal frequency of 161 kHz at VIN = 6V, and 205 kHz at VIN = 60V. L1: The guideline for choosing the inductor value in this example is that it must keep the circuit’s operation in continuous conduction mode at minimum load current. This is not a strict requirement since the LM5010A regulates correctly when in discontinuous conduction mode, although at a lower frequency. However, to provide an initial value for L1 the above guideline will be used. IPK+ L1 Current IO IOR IPK- 0 mA 1/Fs Figure 11. Inductor Current To keep the circuit in continuous conduction mode, the maximum allowed ripple current is twice the minimum load current, or 400 mAp-p. Using this value of ripple current, the inductor (L1) is calculated using the following: VOUT x (VIN(max) - VOUT) L1 = IOR x FS(min) x VIN(max) (12) where FS(min) is the minimum frequency of 154 kHz (205 kHz - 25%) at VIN(max). L1 = 12 5V x (60V - 5V) 0.40A x 154 kHz x 60V Submit Documentation Feedback = 74.4 PH (13) Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 This provides a minimum value for L1 - the next higher standard value (100 µH) will be used. To prevent saturation, and possible destructive current levels, L1 must be rated for the peak current which occurs if the current limit and maximum ripple current are reached simultaneously (IPK in Figure 10). The maximum ripple amplitude is calculated by re-arranging Equation 12 using VIN(max), FS(min), and the minimum inductor value, based on the manufacturer’s tolerance. Assume, for this exercise, the inductor’s tolerance is ±20%. VOUT x (VIN(max) - VOUT) IOR(max) = IOR(max) = L1min x FS(min) x VIN(max) 5V x (60V - 5V) (14) = 372 mAp-p 80 PH x 154 kHz x 60V (15) (16) IPK = ILIM + IOR(max) = 1.5A + 0.372A = 1.872A where ILIM is the maximum current limit threshold. At the nominal maximum load current of 1.0A, the peak inductor current is 1.186A. RCL: Since it is obvious that the lower peak of the inductor current waveform does not exceed 1.0A at maximum load current (see Figure 11), it is not necessary to increase the current limit threshold. Therefore RCL is not needed for this exercise. For applications where the lower peak exceeds 1.0A, see INCREASING THE CURRENT LIMIT THRESHOLD. C1: This capacitor limits the ripple voltage at VIN resulting from the source impedance of the supply feeding this circuit, and the on/off nature of the switch current into VIN. At maximum load current, when the buck switch turns on, the current into VIN steps up from zero to the lower peak of the inductor current waveform (IPK-in Figure 11), ramps up to the peak value (IPK+), then drops to zero at turn-off. The average current into VIN during this on-time is the load current. For a worst case calculation, C1 must supply this average current during the maximum ontime. The maximum on-time is calculated at VIN = 6V using Equation 5, with a 25% tolerance added: tON(max) = 1.18 x 10 -10 x (200k + 1.4k) 6V - 1.4V + 67 ns x 1.25 = 6.5 Ps (17) The voltage at VIN should not be allowed to drop below 5.5V in order to maintain VCC above its UVLO. C1 = IO x tON 'V = 1.0A x 6.5 Ps = 13 PF 0.5V (18) Normally a lower value can be used for C1 since the above calculation is a worst case calculation which assumes the power source has a high source impedance. A quality ceramic capacitor with a low ESR should be used for C1. C2 and R3: Since the LM5010A requires a minimum of 25 mVp-p of ripple at the FB pin for proper operation, the required ripple at VOUT is increased by R1 and R2, and is equal to: VRIPPLE = 25 mVp-p x (R1 + R2)/R2 = 50 mVp-p (19) This necessary ripple voltage is created by the inductor ripple current acting on C2’s ESR + R3. First, the minimum ripple current, which occurs at minimum VIN, maximum inductor value, and maximum frequency, is determined. VOUT x (VIN(min) - VOUT) IOR(min) = = L1max x FS(max) x VIN(min) 5V x (6V - 5V) 120 PH x 201 kHz x 6V = 34.5 mAp-p (20) The minimum ESR for C2 is then equal to: ESR(min) = 50 mV = 1.45: 34.5 mA (21) Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 13 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com If the capacitor used for C2 does not have sufficient ESR, R3 is added in series as shown in the Block Diagram. The value chosen for C2 is application dependent, and it is recommended that it be no smaller than 3.3 µF. C2 affects the ripple at VOUT, and transient response. Experimentation is usually necessary to determine the optimum value for C2. C3: The capacitor at the VCC pin provides noise filtering and stability, prevents false triggering of the VCC UVLO at the buck switch on/off transitions, and limits the peak voltage at VCC when a high voltage with a short rise time is initially applied at VIN. C3 should be no smaller than 0.47 µF, and should be a good quality, low ESR, ceramic capacitor, physically close to the IC pins. C4: The recommended value for C4 is 0.022 µF. A high quality ceramic capacitor with low ESR is recommended as C4 supplies the surge current to charge the buck switch gate at each turn-on. A low ESR also ensures a complete recharge during each off-time. C5: This capacitor suppresses transients and ringing due to lead inductance at VIN. A low ESR, 0.1 µF ceramic chip capacitor is recommended, located physically close to the LM5010A. C6: The capacitor at the SS pin determines the soft-start time, i.e. the time for the reference voltage at the regulation comparator, and the output voltage, to reach their final value. The capacitor value is determined from the following: C6 = tSS x 11.5 PA 2.5V (22) For a 5 ms softstart time, C6 calculates to 0.022 µF. D1: A Schottky diode is recommended. Ultra-fast recovery diodes are not recommended as the high speed transitions at the SW pin may inadvertently affect the IC’s operation through external or internal EMI. The diode should be rated for the maximum VIN (60V), the maximum load current (1A), and the peak current which occurs when current limit and maximum ripple current are reached simultaneously (IPK in Figure 10), previously calculated to be 1.87A. The diode’s forward voltage drop affects efficiency due to the power dissipated during the off-time. The average power dissipation in D1 is calculated from: PD1 = VF x IO x (1 - D) (23) where IO is the load current, and D is the duty cycle. FINAL CIRCUIT The final circuit is shown in Figure 12, and its performance is shown in Figure 13 and Figure 14. Current limit measured approximately 1.3A. 6 - 60V Input VIN C1 4.4 PF VCC 12 13 C5 0.1 PF LM5010A RON BST 3 C4 200k C3 0.47 PF 0.022 PF L1 100 PH RON/SD SW 11 C6 0.022 PF 5V 2 VOUT D1 SS 10 ISEN R1 1.0k 4 SGND 5 FB 9 6 R2 1.0k RTN R3 1.5 C2 22 PF GND Figure 12. Example Circuit 14 Submit Documentation Feedback Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 Table 2. Bill of Materials Item Description Value C1 Ceramic Capacitor (2) 2.2 µF, 100V C2 Ceramic Capacitor 22 µF, 16V C3 Ceramic Capacitor 0.47 µF, 16V C4, C6 Ceramic Capacitor 0.022 µF, 16V C5 Ceramic Capacitor 0.1 µF, 100V D1 Schottky Diode 100V, 6A L1 Inductor 100 µH R1 Resistor 1.0 kΩ R2 Resistor 1.0 kΩ R3 Resistor 1.5 Ω RON Resistor 200 kΩ U1 LM5010A 100 250 200 VIN = 6V FREQUENCY (kHz) EFFICIENCY (%) 80 12V 60V 60 40 20 0 200 150 100 Load Curent = 500 mA 50 400 600 800 1000 0 6 LOAD CURRENT (mA) Figure 13. Efficiency vs Load Current and VIN Circuit of Figure 12 20 40 60 VIN (V) Figure 14. Frequency vs VIN Circuit of Figure 12 MINIMUM LOAD CURRENT The LM5010A requires a minimum load current of 500 µA. If the load current falls below that level, the bootstrap capacitor (C4) may discharge during the long off-time, and the circuit will either shutdown, or cycle on and off at a low frequency. If the load current is expected to drop below 500 µA in the application, R1 and R2 should be chosen low enough in value so they provide the minimum required current at nominal VOUT. LOW OUTPUT RIPPLE CONFIGURATIONS For applications where low output voltage ripple is required the output can be taken directly from the low ESR output capacitor (C2) as shown in Figure 15. However, R3 slightly degrades the load regulation. The specific component values, and the application determine if this is suitable. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 15 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com L1 SW LM5010A R3 R1 FB VOUT R2 C2 Figure 15. Low Ripple Output Where the circuit of Figure 15 is not suitable, the circuits of Figure 16 or Figure 17 can be used. L1 SW VOUT LM5010A Cff R1 R3 FB R2 C2 Figure 16. Low Output Ripple Using a Feed-Forward Capacitor In Figure 16, Cff is added across R1 to AC-couple the ripple at VOUT directly to the FB pin. This allows the ripple at VOUT to be reduced, in some cases considerably, by reducing R3. In the circuit of Figure 12, the ripple at VOUT ranged from 50 mVp-p at VIN = 6V to 320 mVp-p at VIN = 60V. By adding a 1000 pF capacitor at Cff and reducing R3 to 0.75Ω, the VOUT ripple was reduced by 50%, ranging from 25 mVp-p to 160 mVp-p. L1 SW LM5010A FB VOUT RA CB C2 CA R1 R2 Figure 17. Low Output Ripple Using Ripple Injection To reduce VOUT ripple further, the circuit of Figure 17 can be used. R3 has been removed, and the output ripple amplitude is determined by C2’s ESR and the inductor ripple current. RA and CA are chosen to generate a 40-50 mVp-p sawtooth at their junction, and that voltage is AC-coupled to the FB pin via CB. In selecting RA and CA, VOUT is considered a virtual ground as the SW pin switches between VIN and -1V. Since the on-time at SW varies inversely with VIN, the waveform amplitude at the RA/CA junction is relatively constant. R1 and R2 must typically be increased to more than 10k each to not significantly attenuate the signal provided to FB through CB. Typical values for the additional components are RA = 200k, CA = 680 pF, and CB = 0.01 µF. INCREASING THE CURRENT LIMIT THRESHOLD The current limit threshold is nominally 1.25A, with a minimum value of 1.0A. If, at maximum load current, the lower peak of the inductor current (IPK-in Figure 11) exceeds 1.0A, resistor RCL must be added between SGND and ISEN to increase the current limit threshold to equal or exceed that lower peak current. This resistor diverts some of the recirculating current from the internal sense resistor so that a higher current level is needed to switch the internal current limit comparator. IPK-is calculated from: 16 Submit Documentation Feedback Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 LM5010A LM5010A-Q1 www.ti.com SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 IPK- = IO(max) - IOR(min) 2 (24) where IO(max) is the maximum load current, and IOR(min) is the minimum ripple current calculated using Equation 20. RCL is calculated from: RCL = 1.0A x 0.11: IPK- - 1.0A (25) where 0.11Ω is the minimum value of the internal resistance from SGND to ISEN. The next smaller standard value resistor should be used for RCL. With the addition of RCL, and when the circuit is in current limit, the upper peak current out of the SW pin (IPK in Figure 10) can be as high as: 1.5A x (150 m: + RCL) IPK = RCL + IOR(MAX) (26) where IOR(max) is calculated using Equation 14. The inductor L1 and diode D1 must be rated for this current. If IPK exceeds 2A , the inductor value must be increased to reduce the ripple amplitude. This will necessitate recalculation of IOR(min), IPK-, and RCL. Increasing the circuit’s current limit will increase power dissipation and the junction temperature within the LM5010A. See PC BOARD LAYOUT AND THERMAL CONSIDERATIONS for guidelines on this issue. PC BOARD LAYOUT AND THERMAL CONSIDERATIONS The LM5010A regulation, over-voltage, and current limit comparators are very fast, and will respond to short duration noise pulses. Layout considerations are therefore critical for optimum performance. The layout must be as neat and compact as possible, and all the components must be as close as possible to their associated pins. The two major current loops have currents which switch very fast, and so the loops should be as small as possible to minimize conducted and radiated EMI. The first loop is that formed by C1, through the VIN to SW pins, L1, C2, and back to C1. The second loop is that formed by D1, L1, C2, and the SGND and ISEN pins. The ground connection from C2 to C1 should be as short and direct as possible, preferably without going through vias. Directly connect the SGND and RTN pin to each other, and they should be connected as directly as possible to the C1/C2 ground line without going through vias. The power dissipation within the IC can be approximated by determining the total conversion loss (PIN - POUT), and then subtracting the power losses in the free-wheeling diode and the inductor. The power loss in the diode is approximately: PD1 = IO x VF x (1-D) (27) where IO is the load current, VF is the diode’s forward voltage drop, and D is the duty cycle. The power loss in the inductor is approximately: PL1 = IO2 x RL x 1.1 (28) where RL is the inductor’s DC resistance, and the 1.1 factor is an approximation for the AC losses. If it is expected that the internal dissipation of the LM5010A will produce high junction temperatures during normal operation, good use of the PC board’s ground plane can help considerably to dissipate heat. The exposed pad on the IC package bottom should be soldered to a ground plane, and that plane should both extend from beneath the IC, and be connected to exposed ground plane on the board’s other side using as many vias as possible. The exposed pad is internally connected to the IC substrate. The use of wide PC board traces at the pins, where possible, can help conduct heat away from the IC. The four No Connect pins on the HTSSOP package are not electrically connected to any part of the IC, and may be connected to ground plane to help dissipate heat from the package. Judicious positioning of the PC board within the end product, along with the use of any available air flow (forced or natural convection) can help reduce the junction temperature. Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 Submit Documentation Feedback 17 LM5010A LM5010A-Q1 SNVS376E – OCTOBER 2005 – REVISED FEBRUARY 2013 www.ti.com REVISION HISTORY Changes from Revision D (February 2013) to Revision E • 18 Page Changed layout of National Data Sheet to TI format .......................................................................................................... 17 Submit Documentation Feedback Copyright © 2005–2013, Texas Instruments Incorporated Product Folder Links: LM5010A LM5010A-Q1 PACKAGE OPTION ADDENDUM www.ti.com 11-Apr-2013 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish (2) MSL Peak Temp Op Temp (°C) Top-Side Markings (3) (4) LM5010AMH/NOPB ACTIVE HTSSOP PWP 14 94 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 150 L5010 AMH LM5010AMHE/NOPB ACTIVE HTSSOP PWP 14 250 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 150 L5010 AMH LM5010AMHX ACTIVE HTSSOP PWP 14 2500 TBD Call TI Call TI -40 to 150 L5010 AMH LM5010AMHX/NOPB ACTIVE HTSSOP PWP 14 2500 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 150 L5010 AMH LM5010AQ0MH/NOPB ACTIVE HTSSOP PWP 14 94 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 150 L5010A Q0MH LM5010AQ0MHX/NOPB ACTIVE HTSSOP PWP 14 2500 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 150 L5010A Q0MH LM5010AQ1MH/NOPB ACTIVE HTSSOP PWP 14 94 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 L5010A Q1MH LM5010AQ1MHX/NOPB ACTIVE HTSSOP PWP 14 2500 Green (RoHS & no Sb/Br) CU SN Level-1-260C-UNLIM -40 to 125 L5010A Q1MH LM5010ASD ACTIVE WSON DPR 10 1000 TBD Call TI Call TI -40 to 150 L00065B LM5010ASD/NOPB ACTIVE WSON DPR 10 1000 Green (RoHS & no Sb/Br) SN Level-1-260C-UNLIM -40 to 150 L00065B LM5010ASDX ACTIVE WSON DPR 10 4500 TBD Call TI Call TI -40 to 150 L00065B LM5010ASDX/NOPB ACTIVE WSON DPR 10 4500 Green (RoHS & no Sb/Br) SN Level-1-260C-UNLIM -40 to 150 L00065B (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 11-Apr-2013 Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. OTHER QUALIFIED VERSIONS OF LM5010A, LM5010A-Q1 : • Catalog: LM5010A • Automotive: LM5010A-Q1 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 21-Mar-2013 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) LM5010AMHE/NOPB HTSSOP PWP 14 250 178.0 12.4 LM5010AMHX HTSSOP PWP 14 2500 330.0 LM5010AMHX/NOPB HTSSOP PWP 14 2500 330.0 LM5010AQ0MHX/NOPB HTSSOP PWP 14 2500 LM5010AQ1MHX/NOPB HTSSOP PWP 14 W Pin1 (mm) Quadrant 6.95 8.3 1.6 8.0 12.0 Q1 12.4 6.95 8.3 1.6 8.0 12.0 Q1 12.4 6.95 8.3 1.6 8.0 12.0 Q1 330.0 12.4 6.95 8.3 1.6 8.0 12.0 Q1 2500 330.0 12.4 6.95 8.3 1.6 8.0 12.0 Q1 LM5010ASD WSON DPR 10 1000 178.0 12.4 4.3 4.3 1.3 8.0 12.0 Q1 LM5010ASD/NOPB WSON DPR 10 1000 178.0 12.4 4.3 4.3 1.3 8.0 12.0 Q1 LM5010ASDX WSON DPR 10 4500 330.0 12.4 4.3 4.3 1.3 8.0 12.0 Q1 LM5010ASDX/NOPB WSON DPR 10 4500 330.0 12.4 4.3 4.3 1.3 8.0 12.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 21-Mar-2013 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LM5010AMHE/NOPB HTSSOP PWP LM5010AMHX HTSSOP PWP 14 250 203.0 190.0 41.0 14 2500 367.0 367.0 35.0 LM5010AMHX/NOPB HTSSOP PWP 14 2500 367.0 367.0 35.0 LM5010AQ0MHX/NOPB HTSSOP PWP 14 2500 367.0 367.0 35.0 LM5010AQ1MHX/NOPB HTSSOP PWP 14 2500 367.0 367.0 35.0 LM5010ASD WSON DPR 10 1000 203.0 190.0 41.0 LM5010ASD/NOPB WSON DPR 10 1000 203.0 190.0 41.0 LM5010ASDX WSON DPR 10 4500 367.0 367.0 35.0 LM5010ASDX/NOPB WSON DPR 10 4500 367.0 367.0 35.0 Pack Materials-Page 2 MECHANICAL DATA PWP0014A MXA14A (Rev A) www.ti.com MECHANICAL DATA DPR0010A SDC10A (Rev A) www.ti.com IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated