STMicroelectronics M93C46-W (8-bit or 16-bit wide) microwire serial access eeprom Datasheet

M93C86-x M93C76-x M93C66-x
M93C56-x M93C46-x
16-Kbit, 8-Kbit, 4-Kbit, 2-Kbit and 1-Kbit
(8-bit or 16-bit wide) MICROWIRE serial access EEPROM
Datasheet - production data
 READY/BUSY signal during programming
 2 MHz clock rate
 Sequential read operation
 Enhanced ESD/latch-up behavior
 More than 4 million write cycles
PDIP8 (BN)
 More than 200-year data retention
 Packages
– SO8, TSSOP8, UFDFPN8 packages:
RoHS-compliant and Halogen-free
(ECOPACK®)
– PDIP8 package: 
RoHS-compliant (ECOPACK1®)
SO8 (MN)
150 mil width
Table 1. Device summary
Reference
TSSOP8 (DW)
169 mil width
M93C46-x
M93C56-x
M93C66-x
UFDFPN8 (MC)
2 x 3 mm
M93C86-x
Features
Part
number
M93C46-W
M93C46-R
M93C56-W
M93C56-R
M93C66-W
M93C66-R
M93C76-R
M93C86-W
M93C86-R
Memory
size
1 Kbit
2 Kbit
4 Kbit
8 Kbit
16 Kbit
Supply
voltage
2.5 V to 5.5 V
1.8 V to 5.5 V
2.5 V to 5.5 V
1.8 V to 5.5 V
2.5 V to 5.5 V
1.8 V to 5.5 V
1.8 V to 5.5 V
2.5 V to 5.5 V
1.8 V to 5.5 V
 Industry standard MICROWIRE bus
 Single supply voltage:
– 2.5 V to 5.5 V for M93Cx6-W
– 1.8 V to 5.5 V for M93Cx6-R
 Dual organization: by word (x16) or byte (x8)
 Programming instructions that work on: byte,
word or entire memory
 Self-timed programming cycle with auto-erase:
5 ms
November 2013
This is information on a product in full production.
DocID4997 Rev 15
1/33
www.st.com
Contents
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Contents
1
Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2
Connecting to the serial bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
3
Operating features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.1
Supply voltage (VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.1.1
Operating supply voltage (VCC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.1.2
Power-up conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.1.3
Power-up and device reset . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.1.4
Power-down . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
4
Memory organization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
5
Instructions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
5.1
Read Data from Memory . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.2
Erase and Write data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.2.1
Write Enable and Write Disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.2.2
Write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.2.3
Write All . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
5.2.4
Erase Byte or Word . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
5.2.5
Erase All . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
6
READY/BUSY status . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
7
Initial delivery state . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
8
Clock pulse counter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
9
Maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
10
DC and AC parameters . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
11
Package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
12
Part numbering . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
2/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
13
Contents
Revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
DocID4997 Rev 15
3/33
3
List of tables
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
List of tables
Table 1.
Table 2.
Table 3.
Table 4.
Table 5.
Table 6.
Table 7.
Table 8.
Table 9.
Table 10.
Table 11.
Table 12.
Table 13.
Table 14.
Table 15.
Table 16.
Table 17.
Table 18.
Table 19.
Table 20.
Table 21.
Table 22.
Table 23.
4/33
Device summary . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Memory size versus organization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Signal names . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
Instruction set for the M93C46 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11
Instruction set for the M93C56 and M93C66 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Instruction set for the M93C76 and M93C86 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12
Absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
Operating conditions (M93Cx6-W) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Operating conditions (M93Cx6-R) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Cycling performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
Memory cell data retention . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20
AC measurement conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Input and output capacitance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
DC characteristics (M93Cx6-W, device grade 6) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
DC characteristics (M93Cx6-R) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
AC characteristics (M93Cx6-W, M93Cx6-R, device grade 6). . . . . . . . . . . . . . . . . . . . . . . 23
AC characteristics (M93Cx6-R) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24
PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, 
package mechanical data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
SO8 narrow – 8 lead plastic small outline, 150 mils body width, 
package data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead
2 x 3 mm, data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
TSSOP8 – 8-lead thin shrink small outline, package mechanical data. . . . . . . . . . . . . . . . 29
Ordering information scheme . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30
Document revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
List of figures
List of figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
Figure 8.
Figure 9.
Figure 10.
Figure 11.
Figure 12.
Figure 13.
Figure 14.
Figure 15.
Figure 16.
Logic diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
8-pin package connections (top view) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Bus master and memory devices on the serial bus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
M93Cx6 ORG input connection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
READ, WRITE, WEN, WDS sequences . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
WRAL sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
ERASE, ERAL sequences . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Write sequence with one clock glitch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18
AC testing input output waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21
Synchronous timing (Start and op-code input) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Synchronous timing (Read) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
Synchronous timing (Write) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25
PDIP8 – 8 lead plastic dual in-line package, 300 mils body width, 
package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
SO8 narrow – 8 lead plastic small outline, 150 mils body width, 
package outline. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27
UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead
2 x 3 mm, outline . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
TSSOP8 – 8 lead thin shrink small outline, package outline . . . . . . . . . . . . . . . . . . . . . . . 29
DocID4997 Rev 15
5/33
5
Description
1
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Description
The M93C46 (1 Kbit), M93C56 (2 Kbit), M93C66 (4 Kbit), M93C76 (8 Kbit) and M93C86
(16 Kbit) are Electrically Erasable PROgrammable Memory (EEPROM) devices accessed
through the MICROWIRE bus protocol. The memory array can be configured either in bytes
(x8b) or in words (x16b).
The M93Cx6-W devices operate within a voltage supply range from 2.5 V to 5.5 V and the
M93Cx6-R devices operate within a voltage supply range from 1.8 V to 5.5 V. All these
devices operate with a clock frequency of 2 MHz (or less), over an ambient temperature
range of -40 °C / +85 °C.
Table 2. Memory size versus organization
Device
Number of bits
Number of 8-bit bytes
Number of 16-bit words
M93C86
16384
2048
1024
M93C76
8192
1024
512
M93C66
4096
512
256
M93C56
2048
256
128
M93C46
1024
128
64
Figure 1. Logic diagram
VCC
D
Q
C
M93Cx6
S
ORG
VSS
AI01928
Table 3. Signal names
Signal name
6/33
Function
Direction
S
Chip Select
Input
D
Serial Data input
Input
Q
Serial Data output
Output
C
Serial Clock
Input
ORG
Organization Select
Input
VCC
Supply voltage
VSS
Ground
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Description
Figure 2. 8-pin package connections (top view)
M93Cx6
S
C
D
Q
1
2
3
4
8
7
6
5
VCC
DU
ORG
VSS
AI01929B
1. See Section 11: Package mechanical data for package dimensions, and how to identify pin-1.
2. DU = Don’t Use. The DU (do not use) pin does not contribute to the normal operation of the device. It is
reserved for use by STMicroelectronics during test sequences. The pin may be left unconnected or may be
connected to VCC or VSS.
DocID4997 Rev 15
7/33
32
Connecting to the serial bus
2
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Connecting to the serial bus
Figure 3 shows an example of three memory devices connected to an MCU, on a serial bus.
Only one device is selected at a time, so only one device drives the Serial Data output (Q)
line at a time, the other devices are high impedance.
The pull-down resistor R (represented in Figure 3) ensures that no device is selected if the
bus master leaves the S line in the high impedance state.
In applications where the bus master may be in a state where all inputs/outputs are high
impedance at the same time (for example, if the bus master is reset during the transmission
of an instruction), the clock line (C) must be connected to an external pull-down resistor so
that, if all inputs/outputs become high impedance, the C line is pulled low (while the S line is
pulled low): this ensures that C does not become high at the same time as S goes low, and
so, that the tSLCH requirement is met. The typical value of R is 100 k.
Figure 3. Bus master and memory devices on the serial bus
VSS
VCC
R
SDO
SDI
SCK
Bus master
C Q D
VCC
C Q D
VCC
VSS
R
M93xxx
memory device
R
C Q D
VCC
VSS
M93xxx
memory device
R
VSS
M93xxx
memory device
CS3 CS2 CS1
S
ORG
S
ORG
S
ORG
AI14377b
8/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
3
Operating features
3.1
Supply voltage (VCC)
3.1.1
Operating supply voltage (VCC)
Operating features
Prior to selecting the memory and issuing instructions to it, a valid and stable VCC voltage
within the specified [VCC(min), VCC(max)] range must be applied. In order to secure a stable
DC supply voltage, it is recommended to decouple the VCC line with a suitable capacitor
(usually of the order of 10 nF to 100 nF) close to the VCC/VSS package pins.
This voltage must remain stable and valid until the end of the transmission of the instruction
and, for a Write instruction, until the completion of the internal write cycle (tW).
3.1.2
Power-up conditions
When the power supply is turned on, VCC rises from VSS to VCC. During this time, the Chip
Select (S) line is not allowed to float and should be driven to VSS, it is therefore
recommended to connect the S line to VSS via a suitable pull-down resistor.
The VCC rise time must not vary faster than 1 V/µs.
3.1.3
Power-up and device reset
In order to prevent inadvertent Write operations during power-up, a power on reset (POR)
circuit is included. At power-up (continuous rise of VCC), the device does not respond to any
instruction until VCC has reached the power on reset threshold voltage (this threshold is
lower than the minimum VCC operating voltage defined in Operating conditions, in
Section 10: DC and AC parameters).
When VCC passes the POR threshold, the device is reset and is in the following state:
3.1.4

Standby Power mode

deselected (assuming that there is a pull-down resistor on the S line)
Power-down
At power-down (continuous decrease in VCC), as soon as VCC drops from the normal
operating voltage to below the power on reset threshold voltage, the device stops
responding to any instruction sent to it.
During power-down, the device must be deselected and in the Standby Power mode (that is,
there should be no internal Write cycle in progress).
DocID4997 Rev 15
9/33
32
Memory organization
4
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Memory organization
The M93Cx6 memory is organized either as bytes (x8) or as words (x16). If Organization
Select (ORG) is left unconnected (or connected to VCC) the x16 organization is selected;
when Organization Select (ORG) is connected to Ground (VSS) the x8 organization is
selected. When the M93Cx6 is in Standby mode, Organization Select (ORG) should be set
either to VSS or VCC to reach the device minimum power consumption (as any voltage
between VSS and VCC applied to ORG input may increase the device Standby current).
Figure 4. M93Cx6 ORG input connection
Vcc
Vcc
Vcc
Not
connected
ORG
ORG
Vss
x16 organization
Vss
x16 organization
ORG
Vss
x8 organization
MSv31690V1
10/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
5
Instructions
Instructions
The instruction set of the M93Cx6 devices contains seven instructions, as summarized in
Table 4 to Table 6. Each instruction consists of the following parts, as shown in Figure 5:
READ, WRITE, WEN, WDS sequences:

Each instruction is preceded by a rising edge on Chip Select Input (S) with Serial Clock
(C) being held low.

A start bit, which is the first ‘1’ read on Serial Data Input (D) during the rising edge of
Serial Clock (C).

Two op-code bits, read on Serial Data Input (D) during the rising edge of Serial Clock
(C). (Some instructions also use the first two bits of the address to define the op-code).

The address bits of the byte or word that is to be accessed. For the M93C46, the
address is made up of 6 bits for the x16 organization or 7 bits for the x8 organization
(see Table 4). For the M93C56 and M93C66, the address is made up of 8 bits for the
x16 organization or 9 bits for the x8 organization (see Table 5). For the M93C76 and
M93C86, the address is made up of 10 bits for the x16 organization or 11 bits for the x8
organization (see Table 6).
The M93Cx6 devices are fabricated in CMOS technology and are therefore able to run as
slow as 0 Hz (static input signals) or as fast as the maximum ratings specified in “AC
characteristics” tables, in Section 10: DC and AC parameters.
Table 4. Instruction set for the M93C46
x8 origination (ORG = 0)
Instruction
Description
Start
bit
Opcode
Address
(1)
Data
x16 origination (ORG = 1)
Required
Address
clock
(1)
cycles
Data
Required
clock
cycles
READ
Read Data from
Memory
1
10
A6-A0
Q7-Q0
-
A5-A0
Q15-Q0
-
WRITE
Write Data to
Memory
1
01
A6-A0
D7-D0
18
A5-A0
D15-D0
25
WEN
Write Enable
1
00
11X XXXX
-
10
11 XXXX
-
9
WDS
Write Disable
1
00
00X
XXXX
-
10
00 XXXX
-
9
ERASE
Erase Byte or
Word
1
11
A6-A0
-
10
A5-A0
-
9
ERAL
Erase All Memory
1
00
10X
XXXX
-
10
10 XXXX
-
9
WRAL
Write All Memory 
with same Data
1
00
01X
XXXX
D7-D0
18
01 XXXX D15-D0
25
1. X = Don't Care bit.
DocID4997 Rev 15
11/33
32
Instructions
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Table 5. Instruction set for the M93C56 and M93C66
Instruction
x8 origination (ORG = 0)
x16 origination (ORG = 1)
OpStart
Required
Required
cod
Address
Address
bit
Data
clock
Data
clock
e
(1) (2)
(1) (3)
cycles
cycles
Description
READ
Read Data from Memory
1
10
A8-A0
Q7Q0
-
A7-A0
Q15Q0
-
WRITE
Write Data to Memory
1
01
A8-A0
D7D0
20
A7-A0
D15-D0
27
WEN
Write Enable
1
00
1 1XXX
XXXX
-
12
11XX
XXXX
-
11
WDS
Write Disable
1
00
0 0XXX
XXXX
-
12
00XX
XXXX
-
11
ERASE
Erase Byte or Word
1
11
A8-A0
-
12
A7-A0
-
11
ERAL
Erase All Memory
1
00
1 0XXX
XXXX
-
12
10XX
XXXX
-
11
WRAL
Write All Memory with
same Data
1
00
0 1XXX
XXXX
D7D0
20
01XX
XXXX
D15-D0
27
1. X = Don't Care bit.
2. Address bit A8 is not decoded by the M93C56.
3. Address bit A7 is not decoded by the M93C56.
Table 6. Instruction set for the M93C76 and M93C86
x8 Origination (ORG = 0)
Instruction
Description
Start Opbit code
Address
(1)(2)
Data
x16 Origination (ORG = 1)
Required
Address
clock
(1) (3)
cycles
Data
Required
clock
cycles
READ
Read Data from
Memory
1
10
A10-A0
Q7-Q0
-
A9-A0
Q15-Q0
-
WRITE
Write Data to
Memory
1
01
A10-A0
D7-D0
22
A9-A0
D15-D0
29
WEN
Write Enable
1
00
11X XXXX
XXXX
-
14
11 XXXX
XXXX
-
13
WDS
Write Disable
1
00
00X XXXX
XXXX
-
14
00 XXXX
XXXX
-
13
ERASE
Erase Byte or Word
1
11
A10-A0
-
14
A9-A0
-
13
ERAL
Erase All Memory
1
00
10X XXXX
XXXX
-
14
10 XXXX
XXXX
-
13
WRAL
Write All Memory 
with same Data
1
00
01X XXXX
XXXX
D7-D0
22
01 XXXX
D15-D0
XXXX
1. X = Don't Care bit.
2. Address bit A10 is not decoded by the M93C76.
3. Address bit A9 is not decoded by the M93C76.
12/33
DocID4997 Rev 15
29
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
5.1
Instructions
Read Data from Memory
The Read Data from Memory (READ) instruction outputs data on Serial Data Output (Q).
When the instruction is received, the op-code and address are decoded, and the data from
the memory is transferred to an output shift register. A dummy 0 bit is output first, followed
by the 8-bit byte or 16-bit word, with the most significant bit first. Output data changes are
triggered by the rising edge of Serial Clock (C). The M93Cx6 automatically increments the
internal address register and clocks out the next byte (or word) as long as the Chip Select
Input (S) is held High. In this case, the dummy 0 bit is not output between bytes (or words)
and a continuous stream of data can be read (the address counter automatically rolls over to
00h when the highest address is reached).
5.2
Erase and Write data
5.2.1
Write Enable and Write Disable
The Write Enable (WEN) instruction enables the future execution of erase or write
instructions, and the Write Disable (WDS) instruction disables it. When power is first
applied, the M93Cx6 initializes itself so that erase and write instructions are disabled. After a
Write Enable (WEN) instruction has been executed, erasing and writing remains enabled
until a Write Disable (WDS) instruction is executed, or until VCC falls below the power-on
reset threshold voltage. To protect the memory contents from accidental corruption, it is
advisable to issue the Write Disable (WDS) instruction after every write cycle. The Read
Data from Memory (READ) instruction is not affected by the Write Enable (WEN) or Write
Disable (WDS) instructions.
5.2.2
Write
For the Write Data to Memory (WRITE) instruction, 8 or 16 data bits follow the op-code and
address bits. These form the byte or word that is to be written. As with the other bits, Serial
Data Input (D) is sampled on the rising edge of Serial Clock (C).
After the last data bit has been sampled, the Chip Select Input (S) must be taken low before
the next rising edge of Serial Clock (C). If Chip Select Input (S) is brought low before or after
this specific time frame, the self-timed programming cycle will not be started, and the
addressed location will not be programmed. The completion of the cycle can be detected by
monitoring the READY/BUSY line, as described later in this document.
Once the Write cycle has been started, it is internally self-timed (the external clock signal on
Serial Clock (C) may be stopped or left running after the start of a Write cycle). The Write
cycle is automatically preceded by an Erase cycle, so it is unnecessary to execute an
explicit erase instruction before a Write Data to Memory (WRITE) instruction.
DocID4997 Rev 15
13/33
32
Instructions
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Figure 5. READ, WRITE, WEN, WDS sequences
Read
S
D
1 1 0 An
A0
Qn
Q
ADDR
Q0
DATA OUT
OP
CODE
Write
S
CHECK
STATUS
D
1 0 1 An
A0 Dn
D0
Q
ADDR
DATA IN
BUSY
READY
OP
CODE
Write
Enable
S
D
Write
Disable
1 0 0 1 1 Xn X0
S
D
OP
CODE
1 0 0 0 0 Xn X0
OP
CODE
AI00878d
1. For the meanings of An, Xn, Qn and Dn, see Table 4, Table 5 and Table 6.
14/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
5.2.3
Instructions
Write All
As with the Erase All Memory (ERAL) instruction, the format of the Write All Memory with
same Data (WRAL) instruction requires that a dummy address be provided. As with the
Write Data to Memory (WRITE) instruction, the format of the Write All Memory with same
Data (WRAL) instruction requires that an 8-bit data byte, or 16-bit data word, be provided.
This value is written to all the addresses of the memory device. The completion of the cycle
can be detected by monitoring the READY/BUSY line, as described next.
Figure 6. WRAL sequence
WRITE
ALL
S
CHECK
STATUS
D
1 0 0 0 1 Xn X0 Dn
D0
Q
ADDR
DATA IN
BUSY
READY
OP
CODE
AI00880C
1. For the meanings of Xn and Dn, please see Table 4, Table 5 and Table 6.
DocID4997 Rev 15
15/33
32
Instructions
5.2.4
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Erase Byte or Word
The Erase Byte or Word (ERASE) instruction sets the bits of the addressed memory byte (or
word) to 1. Once the address has been correctly decoded, the falling edge of the Chip
Select Input (S) starts the self-timed Erase cycle. The completion of the cycle can be
detected by monitoring the READY/BUSY line, as described in Section 6: READY/BUSY
status.
Figure 7. ERASE, ERAL sequences
ERASE
S
CHECK
STATUS
D
1 1 1 An
A0
Q
ADDR
BUSY
READY
OP
CODE
ERASE
ALL
S
CHECK
STATUS
D
1 0 0 1 0 Xn X0
Q
ADDR
BUSY
READY
OP
CODE
AI00879B
1. For the meanings of An and Xn, please see Table 4, Table 5 and Table 6.
5.2.5
Erase All
The Erase All Memory (ERAL) instruction erases the whole memory (all memory bits are set
to 1). The format of the instruction requires that a dummy address be provided. The Erase
cycle is conducted in the same way as the Erase instruction (ERASE). The completion of
the cycle can be detected by monitoring the READY/BUSY line, as described in Section 6:
READY/BUSY status.
16/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
6
READY/BUSY status
READY/BUSY status
While the Write or Erase cycle is underway, for a WRITE, ERASE, WRAL or ERAL
instruction, the Busy signal (Q=0) is returned whenever Chip Select input (S) is driven high.
(Please note, though, that there is an initial delay, of tSLSH, before this status information
becomes available). In this state, the M93Cx6 ignores any data on the bus. When the Write
cycle is completed, and Chip Select Input (S) is driven high, the Ready signal (Q=1)
indicates that the M93Cx6 is ready to receive the next instruction. Serial Data Output (Q)
remains set to 1 until the Chip Select Input (S) is brought low or until a new start bit is
decoded.
7
Initial delivery state
The device is delivered with all bits in the memory array set to 1 (each byte contains FFh).
DocID4997 Rev 15
17/33
32
Clock pulse counter
8
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Clock pulse counter
In a noisy environment, the number of pulses received on Serial Clock (C) may be greater
than the number delivered by the master (the microcontroller). This can lead to a
misalignment of the instruction of one or more bits (as shown in Figure 8) and may lead to
the writing of erroneous data at an erroneous address.
To avoid this problem, the M93Cx6 has an on-chip counter that counts the clock pulses from
the start bit until the falling edge of the Chip Select Input (S). If the number of clock pulses
received is not the number expected, the WRITE, ERASE, ERAL or WRAL instruction is
aborted, and the contents of the memory are not modified.
The number of clock cycles expected for each instruction, and for each member of the
M93Cx6 family, are summarized in Table 4: Instruction set for the M93C46 to Table 6:
Instruction set for the M93C76 and M93C86. For example, a Write Data to Memory (WRITE)
instruction on the M93C56 (or M93C66) expects 20 clock cycles (for the x8 organization)
from the start bit to the falling edge of Chip Select Input (S). That is:
1 Start bit
+ 2 Op-code bits
+ 9 Address bits
+ 8 Data bits
Figure 8. Write sequence with one clock glitch
S
C
D
An
START
"0"
"1"
An-1
An-2
Glitch
D0
ADDRESS AND DATA
ARE SHIFTED BY ONE BIT
WRITE
AI01395
18/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
9
Maximum ratings
Maximum ratings
Stressing the device outside the ratings listed in the Absolute maximum ratings table may
cause permanent damage to the device. These are stress ratings only, and operation of the
device at these, or any other conditions outside those indicated in the operating sections of
this specification, is not implied. Exposure to absolute maximum rating conditions for
extended periods may affect device reliability.
Table 7. Absolute maximum ratings
Symbol
TSTG
Parameter
Min.
Max.
Unit
Ambient operating temperature
–40
130
°C
Storage temperature
–65
150
°C
-
260(1)
PDIP
TLEAD
Lead temperature during soldering
VOUT
Output range (Q = VOH or Hi-Z)
–0.50
VCC+0.5
V
VIN
Input range
–0.50
VCC+1
V
VCC
Supply voltage
–0.50
6.5
V
-
4000
V
VESD
See note (2)
other packages
Electrostatic discharge voltage (human body
model)(3)
°C
1. TLEAD max must not be applied for more than 10 s.
2. Compliant with JEDEC standard J-STD-020D (for small-body, Sn-Pb or Pb assembly), the ST ECOPACK®
7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS
directive 2011/65/EU of July 2011).
3. Positive and negative pulses applied on pin pairs, according to the AEC-Q100-002 (compliant with JEDEC
Std JESD22-A114, C1 = 100 pF, R1 = 1500 , R2 = 500 ).
DocID4997 Rev 15
19/33
32
DC and AC parameters
10
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
DC and AC parameters
This section summarizes the operating and measurement conditions, and the DC and AC
characteristics of the device.
Table 8. Operating conditions (M93Cx6-W)
Symbol
VCC
TA
Parameter
Min.
Max.
Unit
Supply voltage
2.5
5.5
V
Ambient operating temperature
–40
85
°C
Min.
Max.
Unit
Supply voltage
1.8
5.5
V
Ambient operating temperature
–40
85
°C
Table 9. Operating conditions (M93Cx6-R)
Symbol
VCC
TA
Parameter
Table 10. Cycling performance(1)
Symbol
Ncycle
Parameter
Write cycle endurance
Test conditions
Min.
Max.
TA  25 °C,
VCC(min) < VCC < VCC(max)
-
4,000,000
TA = 85 °C,
VCC(min) < VCC < VCC(max)
-
Unit
Write cycle
1,200,000
1. Cycling performance for products identified by process letter K.
Table 11. Memory cell data retention(1)
Parameter
Data retention
Test conditions
TA = 55 °C
Min.
Unit
200
Year
1. For products identified by process letter K. The data retention behavior is checked in production, while the
200-year limit is defined from characterization and qualification results.
20/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
DC and AC parameters
Table 12. AC measurement conditions
Symbol
CL
Parameter
Min.
Load capacitance
Max.
Unit
100
-
pF
-
Input rise and fall times
50
ns
-
Input voltage levels
0.2 VCC to 0.8 VCC
V
-
Input timing reference voltages
0.3 VCC to 0.7 VCC
V
-
Output timing reference voltages
0.3 VCC to 0.7 VCC
V
Figure 9. AC testing input output waveforms
M93CXX
0.8VCC
0.7VCC
Input voltage levels
0.3VCC
0.2VCC
Input and output
timing reference levels
MS19788V3
Table 13. Input and output capacitance
Symbol
Parameter
COUT
Output capacitance
CIN
Input capacitance
Test condition(1)
Min
Max
Unit
VOUT = 0V
-
8
pF
VIN = 0V
-
6
pF
1. Sampled only, not 100% tested, at TA = 25 °C and a frequency of 1 MHz.
DocID4997 Rev 15
21/33
32
DC and AC parameters
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Table 14. DC characteristics (M93Cx6-W, device grade 6)
Symbol
ILI
Input leakage current
ILO
Output leakage current
ICC
ICC1
1.
Parameter
Operating supply current
Standby supply current
Test condition (in addition to
the conditions defined in
Table 8 and Table 12)
Min.
Max.
Unit
0V  VIN  VCC
-
±2.5
µA
0V  VOUT  VCC, Q in Hi-Z
-
±2.5
µA
VCC = 5 V, S = VIH, f = 2 MHz,
Q = open
-
2
mA
VCC = 2.5 V, S = VIH, f = 2 MHz,
Q = open
-
1
mA
VCC = 2.5 V, S = VSS, C = VSS,
ORG = VSS or VCC,
pin7 = VCC, VSS or Hi-Z
-
2(1)
µA
VCC = 5.5 V, S = VSS, C = VSS,
ORG = VSS or VCC,
pin7 = VCC, VSS or Hi-Z
-
3(2)
µA
–0.45
0.2 VCC
V
0.7 VCC VCC + 1
V
VIL
Input low voltage (D, C, S)
-
VIH
Input high voltage (D, C, S)
-
VOL
Output low voltage (Q)
VOH
Output high voltage (Q)
VCC = 5 V, IOL = 2.1 mA
-
0.4
V
VCC = 2.5 V, IOL = 100 µA
-
0.2
V
VCC = 5 V, IOH = –400 µA
0.8 VCC
-
V
VCC = 2.5 V, IOH = –100 µA
VCC–0.2
-
V
5 µA for previous devices identified with the process letter G.
2. Tested only for current devices identified with the process letter K.
Table 15. DC characteristics (M93Cx6-R)
Symbol
Parameter
ILI
Input leakage current
ILO
Output leakage current
ICC
Operating supply current
Test condition
Min.
Max.
Unit
0V  VIN  VCC
-
±2.5
µA
0V  VOUT  VCC, Q in Hi-Z
-
±2.5
µA
VCC = 5 V, S = VIH, f = 2 MHz,
Q = open
-
2
mA
VCC = 1.8 V, S = VIH, f = 1 MHz,
Q = open
-
1
mA
VCC = 1.8 V, S = VSS, C = VSS,
ORG = VSS or VCC,
pin7 = VCC, VSS or Hi-Z
-
1(1)
µA
ICC1
Standby supply current
VIL
Input low voltage (D, C, S)
-
–0.45
0.2 VCC
V
VIH
Input high voltage (D, C, S)
-
0.8 VCC
VCC + 1
V
VOL
Output low voltage (Q)
VCC = 1.8 V, IOL = 100 µA
-
0.2
V
VOH
Output high voltage (Q)
VCC = 1.8 V, IOH = –100 µA
VCC–0.2
-
V
1. 2 µA for previous devices identified with process letter G.
22/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
DC and AC parameters
Table 16. AC characteristics (M93Cx6-W, M93Cx6-R(1), device grade 6)
Test conditions specified in Table 8 and Table 12
Symbol
Alt.
fC
fSK
Min.
Max.
Unit
D.C.
2
MHz
Chip Select low to Clock high
50
-
ns
tCSS
Chip Select setup time
50
-
ns
tSLCH
tSHCH
tSLSH
(2)
Parameter
Clock frequency
tCS
Chip Select low to Chip Select high
200
-
ns
tCHCL(3)
tSKH
Clock high time
200
-
ns
tCLCH(3)
tSKL
Clock low time
200
-
ns
tDVCH
tDIS
Data in setup time
50
-
ns
tCHDX
tDIH
Data in hold time
50
-
ns
tCLSH
tSKS
Clock setup time (relative to S)
50
-
ns
tCLSL
tCSH
Chip Select hold time
0
-
ns
tSHQV
tSV
Chip Select to READY/BUSY status
-
200
ns
tSLQZ
tDF
Chip Select low to output Hi-Z
-
100
ns
tCHQL
tPD0
Delay to output low
-
200
ns
tCHQV
tPD1
Delay to output valid
-
200
ns
tW
tWP
Erase or Write cycle time
-
5
ms
1. All M93Cx6-R devices operate with a clock frequency of 1MHz, as defined in Table 17. Only the new
M93Cx6-R devices (identified with the process letter K) can operate with the 2 MHz timing values defined
in this table.
2. Chip Select Input (S) must be brought low for a minimum of tSLSH between consecutive instruction cycles.
3. tCHCL + tCLCH  1 / fC.
DocID4997 Rev 15
23/33
32
DC and AC parameters
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Table 17. AC characteristics (M93Cx6-R)(1)
Test conditions specified in Table 9 and Table 12
Symbol
Alt.
fC
fSK
tSLCH
Parameter
Min.
Max.
Unit
Clock frequency
D.C.
1
MHz
Chip Select low to Clock high
250
-
ns
tSHCH
tCSS
Chip Select setup time
50
-
ns
tSLSH(2)
tCS
Chip Select low to Chip Select high
250
-
ns
tCHCL
(3)
tSKH
Clock high time
250
-
ns
tCLCH
(3)
tSKL
Clock low time
250
-
ns
tDVCH
tDIS
Data in setup time
100
-
ns
tCHDX
tDIH
Data in hold time
100
-
ns
tCLSH
tSKS
Clock setup time (relative to S)
100
-
ns
tCLSL
tCSH
Chip Select hold time
0
-
ns
tSHQV
tSV
Chip Select to READY/BUSY status
-
400
ns
tSLQZ
tDF
Chip Select low to output Hi-Z
-
200
ns
tCHQL
tPD0
Delay to output low
-
400
ns
tCHQV
tPD1
Delay to output valid
-
400
ns
tW
tWP
Erase or Write cycle time
-
10
ms
1. The new M93Cx6-R devices identified with the process letter K can operate with a clock frequency of
2 MHz and an Erase (or Write) cycle of 5 ms, as shown in Table 16.
2. Chip Select Input (S) must be brought low for a minimum of tSLSH between consecutive instruction cycles.
3. tCHCL + tCLCH  1 / fC.
24/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
DC and AC parameters
Figure 10. Synchronous timing (Start and op-code input)
tCLSH
tCHCL
C
tSHCH
tCLCH
S
tDVCH
tCHDX
OP CODE
START
D
START
OP CODE
OP CODE INPUT
ai01428
Figure 11. Synchronous timing (Read)
C
tCLSL
S
tDVCH
D
tCHDX
tCHQV
tSLSH
A0
An
tSLQZ
tCHQL
Hi-Z
Q
Q15/Q7
ADDRESS INPUT
Q0
DATA OUTPUT
AI00820C
Figure 12. Synchronous timing (Write)
tSLCH
C
tCLSL
S
tDVCH
D
tCHDX
tSLSH
A0/D0
An
tSHQV
tSLQZ
Hi-Z
Q
BUSY
READY
tW
ADDRESS/DATA INPUT
WRITE CYCLE
ai01429
DocID4997 Rev 15
25/33
32
Package mechanical data
11
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Package mechanical data
In order to meet environmental requirements, ST offers these devices in different grades of
ECOPACK® packages, depending on their level of environmental compliance. ECOPACK®
specifications, grade definitions and product status are available at: www.st.com.
ECOPACK® is an ST trademark .
Figure 13. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width,
package outline
E
b2
A2
A1
b
A
L
c
e
eA
eB
D
8
E1
1
PDIP-B
1. Drawing is not to scale.
Table 18. PDIP8 – 8 lead plastic dual in-line package, 300 mils body width,
package mechanical data
inches(1)
millimeters
Symbol
Typ.
Min.
Max.
Typ.
Min.
Max.
A
-
-
5.33
-
-
0.2098
A1
-
0.38
-
-
0.015
-
A2
3.3
2.92
4.95
0.1299
0.115
0.1949
b
0.46
0.36
0.56
0.0181
0.0142
0.022
b2
1.52
1.14
1.78
0.0598
0.0449
0.0701
c
0.25
0.2
0.36
0.0098
0.0079
0.0142
D
9.27
9.02
10.16
0.365
0.3551
0.4
E
7.87
7.62
8.26
0.3098
0.3
0.3252
E1
6.35
6.1
7.11
0.25
0.2402
0.2799
e
2.54
-
-
0.1
-
-
eA
7.62
-
-
0.3
-
-
eB
-
-
10.92
-
-
0.4299
L
3.3
2.92
3.81
0.1299
0.115
0.15
1. Values in inches are converted from mm and rounded to 4 decimal digits.
26/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Package mechanical data
Figure 14. SO8 narrow – 8 lead plastic small outline, 150 mils body width,
package outline
h x 45°
A2
A
c
ccc
b
e
0.25 mm
GAUGE PLANE
D
k
8
E1
E
1
L
A1
L1
SO-A
1. Drawing is not to scale.
Table 19. SO8 narrow – 8 lead plastic small outline, 150 mils body width,
package data
inches(1)
millimeters
Symbol
Typ
Min
Max
Typ
Min
Max
A
-
-
1.75
-
-
0.0689
A1
-
0.1
0.25
-
0.0039
0.0098
A2
-
1.25
-
-
0.0492
-
b
-
0.28
0.48
-
0.011
0.0189
c
-
0.17
0.23
-
0.0067
0.0091
ccc
-
-
0.1
-
-
0.0039
D
4.9
4.8
5
0.1929
0.189
0.1969
E
6
5.8
6.2
0.2362
0.2283
0.2441
E1
3.9
3.8
4
0.1535
0.1496
0.1575
e
1.27
-
-
0.05
-
-
h
-
0.25
0.5
-
0.0098
0.0197
k
-
0°
8°
-
0°
8°
L
-
0.4
1.27
-
0.0157
0.05
L1
1.04
-
-
0.0409
-
-
1. Values in inches are converted from mm and rounded to 4 decimal digits.
DocID4997 Rev 15
27/33
32
Package mechanical data
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Figure 15. UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead
2 x 3 mm, outline
D
e
MC
b
L1
L3
Pin 1
E
E2
K
L
A
D2
eee
A1
ZW_MEeV2
1. Drawing is not to scale.
2. The central pad (area E2 by D2 in the above illustration) is pulled, internally, to VSS. It must not be allowed
to be connected to any other voltage or signal line on the PCB, for example during the soldering process.
3. The circle in the top view of the package indicates the position of pin 1.
Table 20. UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package No lead
x 3 mm, data
inches(1)
millimeters
Symbol
Typ
Min
Max
Typ
Min
Max
A
0.550
0.450
0.600
0.0217
0.0177
0.0236
A1
0.020
0.000
0.050
0.0008
0.0000
0.0020
b
0.250
0.200
0.300
0.0098
0.0079
0.0118
D
2.000
1.900
2.100
0.0787
0.0748
0.0827
D2 (rev MC)
-
1.200
1.600
-
0.0472
0.0630
E
3.000
2.900
3.100
0.1181
0.1142
0.1220
E2 (rev MC)
-
1.200
1.600
-
0.0472
0.0630
e
0.500
-
-
0.0197
-
-
K (rev MC)
-
0.300
-
-
0.0118
-
L
-
0.300
0.500
-
0.0118
0.0197
L1
-
-
0.150
-
-
0.0059
L3
-
0.300
-
-
0.0118
-
-
0.080
-
-
0.0031
-
eee
(2)
1. Values in inches are converted from mm and rounded to four decimal digits.
2. Applied for exposed die paddle and terminals. Exclude embedding part of exposed die paddle from
measuring.
28/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Package mechanical data
Figure 16. TSSOP8 – 8 lead thin shrink small outline, package outline
D
5
8
c
E1 E
4
1
a
A1
A
A2
L
L1
CP
e
b
TSSOP8AM
1. Drawing is not to scale.
Table 21. TSSOP8 – 8-lead thin shrink small outline, package mechanical data
inches(1)
millimeters
Symbol
Typ
Min
Max
Typ
Min
Max
A
-
-
1.200
-
-
0.0472
A1
-
0.050
0.150
-
0.0020
0.0059
A2
1.000
0.800
1.050
0.0394
0.0315
0.0413
b
-
0.190
0.300
-
0.0075
0.0118
c
-
0.090
0.200
-
0.0035
0.0079
CP
-
-
0.100
-
-
0.0039
D
3.000
2.900
3.100
0.1181
0.1142
0.1220
e
0.650
-
-
0.0256
-
-
E
6.400
6.200
6.600
0.2520
0.2441
0.2598
E1
4.400
4.300
4.500
0.1732
0.1693
0.1772
L
0.600
0.450
0.750
0.0236
0.0177
0.0295
L1
1.000
-
-
0.0394
-
-

-
0°
8°
-
0°
8°
N
8
8
1. Values in inches are converted from mm and rounded to four decimal digits.
DocID4997 Rev 15
29/33
32
Part numbering
12
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Part numbering
Table 22. Ordering information scheme
Example:
M93C86
–
W
MN 6
T
P
Device type
M93 = MICROWIRE serial EEPROM
Device function
86 = 16 Kbit (2048 x 8)
76 = 8 Kbit (1024 x 8)
66 = 4 Kbit (512 x 8)
56 = 2 Kbit (256 x 8)
46 = 1 Kbit (128 x 8)
Operating voltage
W = VCC = 2.5 to 5.5 V
R = VCC = 1.8 to 5.5 V
Package
BN = PDIP8
MN = SO8 (150 mils width)
MC = UFDFPN8 2 x 3 mm (MLP8)
DW = TSSOP8 (169 mils width)
Device grade
6 = Industrial temperature range, –40 to 85 °C.
Device tested with standard test flow
Packing
blank = standard packing
T = tape and reel packing
Plating technology
P or G = ECOPACK® (RoHS compliant)
For a list of available options (speed, package, etc.) or for further information on any aspect
of this device, please contact your nearest ST sales office.
30/33
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
13
Revision history
Revision history
Table 23. Document revision history
Date
Revision
Changes
01-Apr-2010
9
Modified footnote in Table 14 and Table 15 on page 23
Updated Figure 14: UFDFPN8 (MLP8) 8-lead ultra thin fine pitch dual
flat package no lead 2 x 3 mm, outline and Table 22: UFDFPN8 (MLP8)
8-lead ultra thin fine pitch dual flat package no lead 2 x 3 mm, data
29-Apr-2010
10
Updated Figure 31: Available M93C66-x products (package, voltage
range, temperature grade) UFDFPN option.
12-Apr-2011
11
Updated Table 7: Absolute maximum ratings, MLP8 package data in
Section 12: Package mechanical data and process data in Section 9:
Clock pulse counter.
Deleted Table 29: Available M93C46-x products (package, voltage
range, temperature grade), Table 30: Available M93C56-x products
(package, voltage range, temperature grade), Table 31: Available
M93C66-x products (package, voltage range, temperature grade),
Table 32: Available M93C76-x products (package, voltage range,
temperature grade) and Table 33: Available M93C86-x products
(package, voltage range, temperature grade).
05-Oct-2011
12
Updated Table 1: Device summary and Table 8: Operating conditions
(M93Cx6).
Modified footnote 2 in Table 7.
13
Document reformatted.
Updated:
– Part number names
– Table 1: Device summary and package figure on cover page
– Section 1: Description
– Introductory paragraph in Section 9: Maximum ratings
– Note (2) under Table 7: Absolute maximum ratings
– Table 8: Operating conditions (M93Cx6) and Table 8: Operating
conditions (M93Cx6-W)
– Introductory paragraph in Section 11: Package mechanical data
– Figure 15: UFDFPN8 8-lead Ultra thin Fine pitch Dual Flat Package
No lead 2 x 3 mm, outline and Table 20: UFDFPN8 8-lead Ultra thin
Fine pitch Dual Flat Package No lead 2 x 3 mm, data
– Table 22: Ordering information scheme
Renamed:
– Figure 2: 8-pin package connections (top view)
– Table 16: AC characteristics (M93Cx6, device grade 6)
Deleted:
– Section: Common I/O operation
– Table: DC characteristics (M93Cx6, device grade 3), Table: DC
characteristics (M93Cx6-W, device grade 3), and Table: AC
characteristics (M93Cx6-W, device grade 3)
23-Apr-2013
DocID4997 Rev 15
31/33
32
Revision history
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x
Table 23. Document revision history (continued)
Date
32/33
Revision
Changes
26-Oct-2013
14
Updated:
– Table 1: Device summary: added “M93C46-R” and “M93C86-R”,
deleted M93Cxx part numbers.
– Features: Single supply voltage, write cycles and data retention
– Section 1: Description
– Note (2) under Table 7: Absolute maximum ratings.
– Section 10: DC and AC parameters: updated the introduction and
deleted tables related to M93Cxx part numbers.
– Figure 9: AC testing input output waveforms
– Table 14: DC characteristics (M93Cx6-W, device grade 6), Table 15:
DC characteristics (M93Cx6-R), Table 16: AC characteristics
(M93Cx6-W, M93Cx6-R, device grade 6) and Table 17: AC
characteristics (M93Cx6-R).
– Table 22: Ordering information scheme.
Added:
– Figure 4: M93Cx6 ORG input connection
– Table 10: Cycling performance and Table 11: Memory cell data
retention.
15-Nov-2013
15
Removed Table 14 Cycling performance by byte
DocID4997 Rev 15
M93C86-x M93C76-R M93C66-x M93C56-x M93C46-x

Please Read Carefully:
Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries (“ST”) reserve the
right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any
time, without notice.
All ST products are sold pursuant to ST’s terms and conditions of sale.
Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no
liability whatsoever relating to the choice, selection or use of the ST products and services described herein.
No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this
document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products
or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such
third party products or services or any intellectual property contained therein.
UNLESS OTHERWISE SET FORTH IN ST’S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED
WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED
WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS
OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.
ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE
SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B)
AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS
OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT
PURCHASER’S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS
EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR “AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL” INDUSTRY
DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE
DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.
Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void
any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any
liability of ST.
ST and the ST logo are trademarks or registered trademarks of ST in various countries.
Information in this document supersedes and replaces all information previously supplied.
The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.
© 2013 STMicroelectronics - All rights reserved
STMicroelectronics group of companies
Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America
www.st.com
DocID4997 Rev 15
33/33
33
Similar pages