Product Folder Sample & Buy Support & Community Tools & Software Technical Documents LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 LMP92064 Precision Low-Side, 125-kSps Simultaneous Sampling, Current Sensor and Voltage Monitor With SPI 1 Features 3 Description • The LMP92064 is a precision low-side digital current sensor and voltage monitor with a digital SPI interface. This analog frontend (AFE) includes a precision current sense amplifier to measure a load current across a shunt resistor and a buffered voltage channel to measure the voltage supply of the load. The current and voltage channels are sampled simultaneously by independent 125-kSps, 12-bit ADC converters, allowing for very accurate power calculations in unidirectional sensing applications. 1 • • • • • • Two Simultaneous Sampling 12-Bit ADCs – Conversion Rate: 125 kSps (Minimum) 12-Bit Current Sense Channel – Input-referred Offset: ±15 μV – Common-mode Voltage Range: –0.2 V to 2 V – Maximum Differential Input Voltage: 75 mV – Fixed Gain: 25 V/V – Gain Error: ±0.75% (Maximum) – Bandwidth (–3dB): 70 kHz – DC PSRR: 100 dB – DC CMRR: 110 dB 12-Bit Voltage Channel – INL: ±1 LSB – Offset Error: ±2 mV (Maximum) – Gain Error: ±0.75% (Maximum) – Maximum Input Voltage: 2.048 V – Bandwidth: 100 kHz Internal Reference SPI Frequency: Up to 20 MHz Temperature Range: –40°C to 105°C 16-Pin WSON Package 2 Applications • • • The LMP92064 includes an internal 2.048-V reference for the ADCs, eliminating the need of an external reference and reducing component count and board space. A host can communicate with the LMP92064 using a four-wire SPI interface running at speeds of up to 20 MHz. The fast SPI interface lets the user take advantage of the higher bandwidth ADC to capture fast varying signals. The four-wire interface with dedicated unidirectional input and output lines also allows for an easy interface to digital isolators in applications where isolation is required. The LMP92064 operates from a single 4.5-V to 5.5-V supply and includes a separate digital supply pin. The LMP92064 is specified over a temperature range of –40°C to 105°C, and is available in a 5-mm x 4-mm 16-Pin WSON package. Device Information(1) Enterprise Servers Telecommunications Power Management PART NUMBER LMP92064 PACKAGE BODY SIZE (NOM) WSON (16) 5.00 mm x 4.00 mm (1) For all available packages, see the orderable addendum at the end of the datasheet. Simplified Schematic LOAD RDIVIDE2 + + 48V - INCP INCN INVP INVG RSENSE RDIVIDE1 VDD VDIG SPI Bus LMP92064 GND DGND - 5V System Management Control Unit 1 An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, intellectual property matters and other important disclaimers. PRODUCTION DATA. LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Table of Contents 1 2 3 4 5 6 7 Features .................................................................. Applications ........................................................... Description ............................................................. Revision History..................................................... Pin Configuration and Functions ......................... Specifications......................................................... 1 1 1 2 3 4 6.1 6.2 6.3 6.4 6.5 6.6 6.7 4 4 4 4 5 6 7 Absolute Maximum Ratings ...................................... ESD Ratings.............................................................. Recommended Operating Conditions....................... Thermal Information .................................................. Electrical Characteristics........................................... Timing Requirements ................................................ Typical Characteristics .............................................. 7.3 Feature Description................................................. 10 7.4 Device Functional Modes........................................ 11 7.5 Register Maps ......................................................... 13 8 Application and Implementation ........................ 17 8.1 Application Information............................................ 17 8.2 Typical Application .................................................. 17 9 Power Supply Recommendations...................... 21 10 Layout................................................................... 21 10.1 Layout Guidelines ................................................. 21 10.2 Layout Example .................................................... 22 11 Device and Documentation Support ................. 23 Detailed Description ............................................ 10 11.1 Trademarks ........................................................... 23 11.2 Electrostatic Discharge Caution ............................ 23 11.3 Glossary ................................................................ 23 7.1 Overview ................................................................. 10 7.2 Functional Block Diagram ....................................... 10 12 Mechanical, Packaging, and Orderable Information ........................................................... 23 4 Revision History Changes from Original (June 2013) to Revision A • 2 Page Added Pin Configuration and Functions section, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .............................. 1 Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 5 Pin Configuration and Functions WSON Package 16 Pins Top View REFC 1 16 RESET REFG 2 15 RESERVED INCP 3 14 CSB INCN 4 13 SCLK DAP INVP 5 12 SDI INVG 6 11 SDO GND 7 10 DGND VDD 8 9 VDIG Pin Functions PIN NAME NO. I/O (1) DESCRIPTION REFC 1 — Internal reference bypass capacitor pin REFG 2 G Internal reference ground INCP 3 I Positive current channel input INCN 4 I Negative current channel input INVP 5 I Positive voltage channel input INVG 6 G Ground reference for the negative voltage channel input GND 7 G Analog ground VDD 8 P Analog power supply VDIG 9 P Digital power supply DGND 10 G Digital ground SDO 11 O SPI Bus push-pull serial data digital output SDI 12 I SPI Bus serial data digital input SCLK 13 I SPI Bus clock digital input CSB 14 I SPI Bus chip select bar digital input RESERVED 15 — RESET 16 I DAP n/a — (1) Reserved (Do not connect) Reset (high-active) No connection (Do not connect) G = Ground, I = Input, O = Output, P = Power Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 3 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com 6 Specifications 6.1 Absolute Maximum Ratings (1) over operating free-air temperature range (unless otherwise noted) (2) MIN MAX UNIT Analog Supply Voltage (VDD) –0.3 6.0 V Digital Supply Voltage (VDIG) VDD-0.3 VDD+0.3 –0.3 VDD+0.3 V 150 °C 260 °C 150 °C Voltage at Input Pins (3) Junction Temperature Mounting temperature Infrared or convection (20 sec) −65 Storage temperature, Tstg (1) (2) (3) All voltages are measured with respect to GND = DGND = 0 V, unless otherwise specified. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. When the input voltage (VIN), at any pin exceeds power supplies (VIN < GND or VIN > VDD), the current at that pin must not exceed 5 mA, and the voltage (VIN) at that pin must not exceed 6.0 V. See Pin Description for additional details of input circuitry. 6.2 ESD Ratings VALUE Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 V(ESD) (1) (2) Electrostatic discharge (1) UNIT ±2000 Charged-device model (CDM), per JEDEC specification JESD22C101 (2) ±1000 V JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. 6.3 Recommended Operating Conditions (1) over operating free-air temperature range (unless otherwise noted) MIN MAX UNIT Analog Supply Voltage (VDD) 4.5 5.5 Digital Supply Voltage (VDIG) VDD VDD V –40 105 ºC Temperature Range (1) V All voltages are measured with respect to GND = DGND = 0 V, unless otherwise specified. 6.4 Thermal Information Over operating free-air temperature range (unless otherwise noted) LMP92064 THERMAL METRIC (1) NHR UNIT 16 PINS RθJA (1) (2) 4 Package thermal resistance (2) 44 °C/W For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. The package thermal impedance is calculated in accordance with JESD 51-7. The maximum power dissipation must be de-rated at elevated temperatures and is dictated by TJ(MAX) , θ JA, and the ambient temperature, TA. The maximum allowable power dissipation PDMAX = (TJ(MAX) - TA )/ θJA or the number given in Absolute Maximum Ratings, whichever is lower. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 6.5 Electrical Characteristics Typical specifications are at 25ºC. All specifications are at 4.5 V ≤ VDD ≤ 5.5 V, VDIG = VDD and –0.2 V ≤ VCM ≤ 2 V, unless otherwise specified. PARAMETER TEST CONDITIONS MIN TYP MAX UNIT CURRENT SENSE INPUT CHANNEL VOS Input-referred Offset Voltage TCVOS μV ±15 Temperature extremes -60 Input-referred Offset Voltage Drift 60 ±280 nV/ºC Long-term Stability 0.3 μV/mo Resolution 12 20 Bits μV ±1% ±0.025% LSB INL Integral Non-Linearity Error DNL Differential Non-Linearity Error ±0.5 LSB DC CMRR Common-Mode Rejection Ratio –0.2 V ≤ VCM ≤ 2 V 110 dB DC PSRR Power Supply Rejection Ratio 4.5 V ≤ VDD ≤ 5.5 V 100 dB CMVR Common-Mode Voltage Range Low VCM –0.2 V High VCM 2 VDIFF(MAX) Maximum Differential Input Voltage Range 75 AV Current Shunt Amplifier Gain 25 V/V Current Sense Channel Gain 50 kCode/V Temperature extremes -0.75% mV GE Gain Error (CSA, VREF and ADC) GD Gain Drift ±25 0.75 % RIN Input Impedance 100 GΩ BW –3dB Bandwidth 70 kHz ppm/°C VOLTAGE INPUT CHANNEL Offset Error (Buffer and ADC) Temperature extremes -2 Resolution 2 mV 12 Bits ±1% ±0.025% LSB INL Integral Non-Linearity Error DC PSRR Power Supply Rejection Ratio VCHVP Full-Scale Input Voltage AV Buffer Amplifier Gain 1 V/V Voltage Sense Channel Gain 2 kCode/V Temperature extremes 70 dB 2.048 V GE Gain Error (Buffer, VREF and ADC) -0.75% 0.75 % RIN Input Impedance 100 GΩ BW Bandwidth (1) 100 kHz DIGITAL INPUT/OUTPUT CHARACTERISTICS VIH Logical “1” Input Voltage Temperature extreme VIL Logical “0” Input Voltage Temperature extreme VOH Logical “1” Output Voltage ISOURCE = 300 μA Temperature extreme VOL Logical “0” Output Voltage 0.7*VDIG V 0.3*VDIG V V VDIG –0.15 ISINK = 300 μA V Temperature extreme DGND +0.15 SUPPLY CHARACTERISTICS IVDD Analog Supply Current 11 mA IVDIG Digital Supply Current 2 mA (1) No analog filter; limited by sampling rate. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 5 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com 6.6 Timing Requirements Typical specifications are at 25ºC. All specifications are at 4.5 V ≤ VDD ≤ 5.5 V, VDIG = VDD and a 20 pF capacitive load on SDO, unless otherwise specified. MIN MAX UNIT tDS SDI to SCLK rising edge setup time 10 ns tDH SCLK rising edge to SDI hold time fCLK Frequency of SCLK tHIGH High width of SPI clock 25 ns tLOW Low width of SPI clock 25 ns tS CSB falling edge to SCLK rising edge setup time 10 ns tC SCLK rising edge to CSB rising edge hold time 30 ns tDV SCLK falling edge to valid SDO readback data tRST Reset pin pulse width 3.5 ns tCONV Conversion rate of all channels 125 kSps 10 ns 100 Hz 20 MHz 20 ns tC tS CSB 1/fCLK tHIGH tLOW tDS SCLK tDH BIT N SDI BIT N - 1 Figure 1. Serial Control Port Timing – Write CSB SCLK tDV DATA BIT N SDO DATA BIT N - 1 Figure 2. Serial Control Port Timing – Read tS tDS tC 1/fCLK tHI tLO tDH CSB SCLK DON’T CARE SDI DON’T CARE DON’T CARE R/W A14 A13 A12 A11 A10 A9 A8 D2 D1 D0 DON’T CARE Figure 3. Serial Control Port Write – MSB First, 16-Bit Instruction, Timing Measurements 6 Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 6.7 Typical Characteristics All plots at TA = 25ºC, VDD = 5.0 V, VDIG = 5.0 V, VCM = 0 V and GND = DGND = 0 V, unless otherwise specified. 80 60 105°C 10.25 Input-referred Offset (µV) Analog Supply Current (mA) 10.50 10.00 25°C 9.75 9.50 -40°C 20 0 -40 -60 9.00 -80 4.5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 Supply Voltage (V) 5.5 4.5 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 Supply Voltage (V) 5.5 C00 Figure 5. Input-Referred Offset vs Supply Voltage (Current Channel) 80 0.8 0.6 -40°C 25°C 40 0.4 Gain Error (%) Input-referred Offset (µV) 4.6 C00 Figure 4. Analog Supply Current vs Supply Voltage 20 0 105°C -20 105°C 0.2 0.0 -0.2 -40 -0.4 -60 -0.6 25°C -40C° -80 -0.8 -0.2 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 1.6 1.8 Common-mode Voltage (V) 2.0 4.5 4.6 4.7 4.8 4.9 5.0 5.1 5.2 5.3 5.4 Supply Voltage (V) C00 Figure 6. Input-Referred Offset Vscommon-Mode Voltage (Current Channel) 5.5 C00 Figure 7. Gain Error vs Supply Voltage (Current Channel) 0.8 30 0.6 29 28 0.4 27 0.2 Gain (dB) Gain Error (%) 105°C -20 9.25 60 -40°C 25°C 40 105°C 0.0 -0.2 26 25 24 23 -0.4 22 25°C -0.6 -40°C 21 -0.8 20 -0.2 0.0 0.2 0.4 0.6 0.8 1.0 1.2 1.4 Common-mode Voltage (V) 1.6 1.8 2.0 0.1 Figure 8. Gain Error vs Common-Mode Voltage (Current Channel) 1 10 Frequency (kHz) C00 100 C00 Figure 9. Gain Vsfrequency (Current Channel) Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 7 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Typical Characteristics (continued) 1.0 1.0 0.8 0.8 0.6 0.6 Integral Nonlinearity Differential Nonlinearity (LSB) All plots at TA = 25ºC, VDD = 5.0 V, VDIG = 5.0 V, VCM = 0 V and GND = DGND = 0 V, unless otherwise specified. 0.4 0.2 0.0 -0.2 -0.4 0.4 0.2 0.0 -0.2 -0.4 -0.6 -0.6 -0.8 -0.8 -1.0 -1.0 0 1024 2048 3072 4096 Output Code 0 1024 2048 3072 4096 Output Code C00 Figure 10. Differential Nonlinearity (Current Channel) C00 Figure 11. Integral Nonlinearity (Current Channel) 70 50 125°C 25°C 60 25°C 40 40 125°C Count (%) Count (%) 50 -40°C 30 30 -40°C 20 20 0 -75 -50 -25 0 25 50 0 -100 75 CMRR (µV/V) -50 0 50 100 PSRR (µV/V) C00 Figure 12. Common-Mode Rejection Ratio Distribution (Current Channel) C01 Figure 13. Power Supply Rejection Ratio Distribution Vcm = -0.2 V (Current Channel) 1.5 0.8 105°C 0.6 105°C 1.0 0.4 Gain Error (%) Input-referred Offset (mV) Vin = 10mV 10 Vin = 0mV 10 0.5 -40°C 25°C 0.0 0.2 0.0 25°C -40°C -0.2 -0.4 -0.5 -0.6 -1.0 -0.8 4.5 4.6 4.7 4.8 4.9 5.0 5.1 Supply Voltage (V) 5.2 5.3 5.4 5.5 Figure 14. Input-Referred Offset Vssupply Voltage (Voltage Channel) 8 4.5 4.6 4.7 4.8 4.9 5.0 5.1 Supply Voltage (V) C01 5.2 5.3 5.4 5.5 C01 Figure 15. Gain Error vs Supply Voltage (Voltage Channel) Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 Typical Characteristics (continued) 1.0 1.0 0.8 0.8 Integral Nonlinearity (LSB) Differential Nonlinearity (LSB) All plots at TA = 25ºC, VDD = 5.0 V, VDIG = 5.0 V, VCM = 0 V and GND = DGND = 0 V, unless otherwise specified. 0.6 0.4 0.2 0.0 -0.2 -0.4 -0.6 -0.8 0.6 0.4 0.2 0.0 -0.2 -0.4 -0.6 -0.8 -1.0 -1.0 0 1024 2048 3072 Output Code 4096 0 2048 3072 4096 Output Code C01 Figure 16. Differential Nonlinearity (Voltage Channel) Figure 17. Integral Nonlinearity (Voltage Channel) 50 2 -40°C 1 25°C 40 0 30 Gain (dB) Count (%) 1024 C01 125°C 20 -1 -2 -3 -4 10 -5 0 -6 -5 -2.5 0 PSRR (mV/V) 2.5 5 0.1 Figure 18. Power Supply Rejection Ratio Distribution (Voltage Channel) 1 10 100 Frequency (kHz) C01 C01 Figure 19. Gain vs Frequency (Voltage Channel) Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 9 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com 7 Detailed Description 7.1 Overview The LMP92064 is a precision low-side digital current sensor and voltage monitor with a digital SPI interface. The analog front-end includes a precision current sense amplifier to measure a load current across a shunt resistor and abuffered voltage channel to measure the voltage supply of the load. 7.2 Functional Block Diagram VDD REFC VDIG LMP92064 VREF 2.048V + INVP - Buffer Av=1 CSB ADC 12-bit SCLK SDI INVG DIGITAL CONTROL SDO RESET INCP + CSA Av=25 INCN ADC 12-bit REFG GND DGND 7.3 Feature Description 7.3.1 Current Sense Input Channel The current sensing channel of the LMP92064 has a high impedance differential amplifier followed by a 12-bit analog-to-digital converter. The binary code result of a conversion is stored as a right-justified 16-bit number as shown in Table 1, where the 4 most significant bits are always 0. Due to an offset auto-calibration feature of the current sense channel path, the top 256 codes are clipped at code 3840, denoted by the trailing zeros found in the equivalent binary code of the maximum positive input voltage. The output data of the current sense channel is accessible on registers 0x0203 and 0x0202. Table 1. Ideal Current Channel Input Voltages and Output Codes DESCRIPTION ANALOG VALUE Full scale range V FS= 81.92 mV Least significant bit (LSB) VFS / 4096 BINARY CODE [B15:B0] HEX CODE Maximum Positive Input Voltage VFS – 256 LSB 0000 1111 0000 0000 0x0F00 Zero 0V 0000 0000 0000 0000 0x0000 10 DIGITAL OUTPUT Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 7.3.2 Current Sense Input Channel Common-Mode and Differential Voltage Range (Dynamic Range Considerations) The input voltage should be in the range of –0.2 V to 2 V. The input can withstand voltage up to VDD + 0.3 V absolute maximum but the operational range is limited to 2 V. Operation below –0.2 V or above 2 V on either input pin will introduce severe gain errors and nonlinearity. The maximum differential voltage (defined as the voltage difference between INCP and INCN) for which the part is designed to work is 75 mV. Larger differential or common mode input voltages will not damage the part (as long as the input pins remain between GND – 0.3 V and VDD + 0.3 V), however, exposure for extended periods may affect device reliability. The ADC output code will not roll over and will clip at minimum or maximum scale when the maximum differential voltage is exceeded. 7.3.3 Voltage Sense Input Channel The voltage sensing channel of the LMP92064 has a high impedance buffer amplifier followed by a 12-bit analog-to-digital converter. The binary code result of a conversion is also stored as a right-justified 16-bit number as shown in Table 2, where the 4 most significant bits are always 0. The output data of the voltage sense channel is accessible on registers 0x0201 and 0x0200. Table 2. Ideal Voltage Channel Input Voltages and Output Codes DESCRIPTION ANALOG VALUE DIGITAL OUTPUT Full scale range V FS= 2.048 V Least significant bit (LSB) VFS / 4096 BINARY CODE [B15:B0] HEX CODE Maximum Positive Input Voltage VFS – 1 LSB 0000 1111 1111 1111 0x0FFF Zero Code Voltage 0V 0000 0000 0000 0000 0x0000 7.3.4 Reference The LMP92064 includes an internal 2.048-V band-gap reference for the ADCs, which eliminates the need of an external reference and reduces component count and board space. The REFC pin is provided to allow bypassing this internal reference for low noise operation. A 1-µF ceramic decoupling capacitor is required between the REFC and REFG pins of the converter. The capacitor should be placed as close as possible to the pins of the device. 7.3.5 Reset There are two methods to reset the LMP92064. A soft reset is done by setting bit7=1 in the CONFIG_A register. In a soft reset, the SPI state machine and the contents of registers 0x0000 and 0x0001 are unaffected. A hardware reset is done by connecting the RESET pin of the LMP92064 to VDIG. If the pin is driven by a switch or a GPIO, TI recommends adding an external RC filter to prevent reset glitches. 7.3.6 Device Power-Up Sequence The sources providing power to the analog and digital supply pins of the LMP92064, VDD and VDIG, must ramp up at the same time to have a proper power-on reset (POR) event. The easiest way to achieve it is to tie VDD and VDIG to the same power source using a star configuration. 7.4 Device Functional Modes 7.4.1 ADC Operation The LMP92064 includes two 12-bit ADCs that are continuously running in the background. The device is configured, and data is read, using a four-wire SPI interface: CSB, SCLK, SDO and SDI. The device outputs its data on SDO, and the data for both channels is synchronized such that all data read would be from the same instant in time. New conversion data for both channels will only be made available after all registers are read in descending sequential order (addresses 0x0203-0x0200). All registers must be read otherwise new conversion data will not be available. Three different output data formats are available as detailed in Figure 20, Figure 21 and Figure 22. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 11 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Device Functional Modes (continued) Command 1: Read 0: Write Access of New Conversion Data Enabled New Conversion Data Loaded FRAME N FRAME N+1 FRAME N+2 FRAME N+3 FRAME N+4 Read INC MS byte INC read LS byte INV read MS byte INV read LS byte INC read MS byte CSB R SDI 0 R ADDR 0 0 ADDR-1 R DATA DATA 0 B11B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 SDO 0 CONVERSION X DATA FOR CURRENT CHANNEL (INC) R ADDR-2 0 0 ADDR-3 R DATA DATA 0 B11B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 ADDR DATA 0 0 0 0 B11B10 B9 B8 CONVERSION Y DATA FOR CURRENT CHANNEL (INC) CONVERSION X DATA FOR VOLTAGE CHANNEL (INV) Figure 20. Timing Diagram With Byte Read Frames Command 1: Read 0: Write New Conversion Data Loaded Access of New Conversion Data Enabled FRAME N+1 FRAME N FRAME N+2 Read INV Read INC Read INC CSB SDI R 0 0 0 R ADDR SDO ADDR-2 R DATA ADDR DATA DATA 0 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 0 CONVERSION X DATA FOR CURRENT CHANNEL (INC) 0 0 0 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 CONVERSION Y DATA FOR CURRENT CHANNEL (INC) 0 0 0 0 B11 B10 B9 B8 B7 B6 B5 B4 B3 B2 B1 B0 CONVERSION X DATA FOR VOLTAGE CHANNEL (INV) Figure 21. Timing Diagram With Word Read Frames The register address to read can automatically decrement if the CSB line is kept low longer. For example, to read all the conversion data, keep the CSB line low for 48 SPI clock cycles (16 clocks for command/address, 8 clocks for MSB of current channel, 8 clocks for LSB of current channel, 8 clocks for MSB of voltage channel and 8 clocks for LSB of voltage channel). The read command should start from address 0x0203. Access of New Conversion Data Enabled Command 1: Read 0: Write New Conversion Data Loaded FRAME N+1 FRAME N Read INC and INV Read INC and INV CSB SDI SDO R Address n R Address n INC MSB INC LSB INV MSB INV LSB CONVERSION X DATA FOR CURRENT and VOLTAGE CHANNELS (INC and INV) INC MSB INC LSB INV MSB INV LSB CONVERSION Y DATA FOR CURRENT and VOLTAGE CHANNELS (INC and INV) Figure 22. Timing Diagram With All Data Read Frames 12 Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 7.5 Register Maps 1. If written to, Reserved bits must be written to 0, unless otherwise indicated. 2. Read back value of Reserved bits and registers is unspecified and should be discarded. 3. Recommended values must be programmed and forbidden values must not be programmed where they are indicated in order to avoid unexpected results. 4. If written to, registers indicated as Reserved must have the indicated default value as shown in the register map. Any other value can cause unexpected results. Table 3. Register Map REGISTER NAME REGISTER DESCRIPTION ADDRESS ACCESS DEFAULT CONFIG_A Interface Configuration A 0x0000 R/W 0x18 CONFIG_B Interface Configuration B 0x0001 R/W 0x00 Reserved Reserved 0x0002 R/W 0x00 CHIP_TYPE Chip Type 0x0003 RO 0x07 CHIP_ID Chip ID 0x0004 0x0005 RO 0x00 0x04 CHIP_REV Chip Revision 0x0006 RO 0x01 MFR_ID Manufacturer ID 0x000C 0x000D RO 0x51 0x04 REG_UPDATE Register Update 0x000F R/W 0x00 CONFIG_REG LMP92064 Specific Configuration Register 0x0100 R/W 0x00 STATUS Status Register 0x0103 RO N/A DATA_VOUT Voltage Channel Output Data 0x0200 0x0201 RO N/A DATA_COUT Current Channel Output Data 0x0202 0x0203 RO N/A Table 4. CONFIG_A: Interface Configuration A ADDR 0x0000 BIT 7 RESET RESET (1) [7] BIT 6 DDIR BIT 5 ADDRDIR BIT 4 SDDIR BIT 3 BIT 2 BIT 1 BIT 0 Soft reset (self-clearing) R/W 0: Normal (default) 1: Reset [6] DDIR Data direction RO 0: Data is transmitted MSB first (default) ADDRDIR (2) [5] Multiple-read auto-address direction RO 0: Address auto-decrements (default) [4] SSDIR Serial data direction RO 1: Unidirectional; SDI is used for write and SDO is used for read (default) [3:0] Bits [3:0] should always mirror [7:4] as follows: R/W [3] = [4] [2] = [5] [1] = [6] [0] = [7] (1) (2) Contents of register 0x0000 and 0x0001 and SPI state machine are unaffected Address 0x0000 will wrap to 0x7FFF Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 13 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Table 5. CONFIG_B: Interface Configuration B ADDR 0x0001 [7] BIT 7 STREAM STREAM BIT 6 Reserved BIT 5 BUFREG_RD BIT 4 BIT 3 BIT 2 Reserved BIT 1 Reserved BIT 0 Reserved Stream RO 0: Streaming is on (default) [6] Reserved Reserved RO 0 (default) BUFREG_RD (1) [5] Active/buffered register read-back R/W 0: Read back from active register (default) 1: Read back from buffered register [4:3] Reserved Reserved RO 00 (default) [2:1] Reserved Reserved RO 00 (default) [0] Reserved Reserved RO 0 (default) (1) Only double-buffered register affected: 0x0100 Table 6. CHIP_TYPE: Chip Type ADDR 0x0003 [7:0] BIT 7 CHIP_TYPE BIT 6 BIT 5 BIT 4 BIT 3 CHIP_TYPE BIT 2 BIT 1 BIT 0 Chip type RO 0x07: Precision ADC Table 7. CHIP_ID: Chip ID LSB ADDR 0x0004 [7:0] BIT 7 CHIP_ID_LSB BIT 6 BIT 5 BIT 4 BIT 3 CHIP_ID_LSB BIT 2 BIT 1 BIT 0 Chip ID LSB RO 0x00 (Manufacturer defined) Table 8. CHIP_ID: Chip ID MSB ADDR 0x0005 [7:0] BIT 7 CHIP_ID_MSB BIT 6 BIT 5 BIT 4 BIT 3 CHIP_ID_MSB BIT 2 BIT 1 BIT 0 Chip ID MSB RO 0x04 (Manufacturer defined) Table 9. CHIP_REV: Chip Revision ADDR 0x0006 14 BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 CHIP_REV Submit Documentation Feedback BIT 2 BIT 1 BIT 0 Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com [7:0] SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 CHIP_REV Chip REV RO 0x01 Table 10. MFR_ID: Manufacturer ID LSB ADDR 0x000C [7:0] BIT 7 MFR_ID_LSB BIT 6 BIT 5 BIT 4 BIT 3 MFR_ID_LSB BIT 2 BIT 1 BIT 0 Manufacturer ID LSB RO 0x51 Table 11. MFR_ID: Manufacturer ID MSB ADDR 0x000D [7:0] BIT 7 MFR_ID_MSB BIT 6 BIT 5 BIT 4 BIT 3 MFR_ID_MSB BIT 2 BIT 1 BIT 0 Manufacturer ID MSB RO 0x04 Table 12. REG_UPDATE: Register Update ADDR 0x000F [7:1] BIT 7 Reserved BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 BUFREG_ UPDATE Reserved RO 0 (default) [0] BUFREG_ UPDATE Buffered register update (self clearing) (1) R/W 0: No action (default) 1: Transfer buffered register contents to active register (1) Register 0x0100 is buffered. Table 13. CONFIG_REG: Lmp92064 Specific Configuration Register ADDR 0x0100 [7:0] BIT 7 BIT 6 BIT 5 BIT 4 BIT 3 BIT 2 BIT 1 BIT 0 Reserved Reserved (1) Reserved for future use R/W 0x00 (default) (1) This register is double-buffered; register 0x000F must be set to 1 to transfer the contents from the buffer to the active register. Table 14. STATUS: Status Register ADDR 0x0103 [7:1] Unused BIT 7 0 BIT 6 0 BIT 5 0 BIT 4 0 BIT 3 0 BIT 2 0 BIT 1 0 BIT 0 STATUS Unused RO Always read 7’b0 [0] STATUS Status RO 0: Device is not ready for conversion 1: Device is ready for conversion Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 15 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Table 15. DATA_VOUT: Voltage Channel Output Data LSB ADDR 0x0200 [7:0] BIT 7 VOUT_ BIT 6 BIT 5 BIT 4 BIT 3 VOUT_DATA_LSB BIT 2 BIT 1 BIT 0 Voltage output data least significant byte RO DATA_LSB Table 16. DATA_VOUT: Voltage Channel Output Data MSB ADDR 0x0201 [7:4] BIT 7 0 Unused BIT 6 0 BIT 5 0 BIT 4 0 BIT 3 BIT 2 BIT 1 VOUT_DATA_MSB BIT 0 Unused RO 0000 (default) [3:0] VOUT_ Voltage output data most significant byte RO DATA_MSB Table 17. DATA_COUT: Current Channel Output Data LSB ADDR 0x0202 [7:0] BIT 7 COUT_ BIT 6 BIT 5 BIT 4 BIT 3 COUT_DATA_LSB BIT 2 BIT 1 BIT 0 Current output data least significant byte RO DATA_LSB Table 18. DATA_COUT: Current Channel Output Data MSB ADDR 0x0203 [7:4] BIT 7 0 Unused BIT 6 0 BIT 5 0 BIT 4 0 BIT 3 Unused BIT 2 BIT 1 COUT_DATA_MSB BIT 0 RO 0000 (default) [3:0] COUT_ Current output data most significant byte RO DATA_ MSB 16 Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 8 Application and Implementation NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI’s customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. 8.1 Application Information The LMP92064 is a precision low-side digital current sensor and voltage monitor with a digital SPI interface. The device is typically used to measure a load current by means of a current sense resistor connected in series with a load. Use the following design procedure to select the main components of a simple current and voltage monitoring application using the LMP92064. 8.2 Typical Application In this example, the LMP92064 is used to sense the load current flowing through the sense resistor, R1. Additionally, the voltage across R3 can be sensed to calculate the bus voltage. The load that will be monitored is operating from a –48-V bus. Because the GND pin of the LMP92064 is connected to the –48-V bus, –48 V becomes the ground reference for the device. VBUS -48 V R1 50 P To Load C1 10 µF R4 1.1 N LM4040-5 C2 Supply bypass caps: 0.1µF and 10 pF 1 µF R2 R3 1.6 N 46.4 N VDD ISO-BARRIER REFC LMP92064 VDIG Vref 2.048 V INVP + - ADC 12-bit SPI BUS R5 ISO7220M 33 SCLK R6 33 SDI R7 33 SDO R8 33 RESET INCP CSA Av=25 ADC 12-bit INCN REFG ISO7221M ISO-BARRIER + - vf INVG CSB GND DGND Figure 23. Typical Application Diagram Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 17 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com Typical Application (continued) 8.2.1 Design Requirements For this design example, use the parameters listed in Table 19 as the application parameters. Table 19. Design Parameters DESIGN PARAMETER EXAMPLE VALUE Bus Voltage -48 V Bus Voltage Variation ±2% Supply Voltage 5V SPI Clock 12 MHz Maximum Load Current 1A Resolution 1 mA 8.2.2 Detailed Design Procedure 8.2.2.1 Digital Isolators The ISO7220M and ISO7221M isolators are used for this example. Please refer to the ISO722x documentation for device specific information. These devices support data rates of up to 150 Mbps and provide a low propagation delay necessary for bi-directional SPI communication at 12 MHz. 8.2.2.2 Supply Voltage for the LMP92064 A 5-V supply is required for the LMP92064. The LM4040-5 reference is used to generate the required voltage from the load’s –48-V supply. The LM4040-N is a precision micropower shunt voltage reference and is available in several fixed breakdown voltage options. The LM4040-5 provides the required 5-V breakdown voltage. In a conventional shunt regulator application (Figure 24), the LM4040-5 requires a current limiting resistor connected between the positive supply voltage and the LM4040-5. VS RS IQ + IL IL VR IQ LM4040 Figure 24. Shunt Regulator The value of the resistor is determined by the positive supply voltage (VS), the load current (IL), the reference operating current (IQ), and the LM4040-5’s reverse breakdown voltage (VR). 45 = 18 85 F 84 +. + +3 (1) Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 8.2.2.3 Series Resistor for the Shunt Regulator The selection of RS should satisfy two main conditions: • RS should be small enough to supply at least the minimum acceptable IQ to the LM4040-5 even when the supply voltage is at its minimum and the load current is at its maximum value. • RS should be large enough so that the current flowing through the LM4040-5 is less than 15 mA when the supply voltage is at its maximum and the load current is at its minimum. The minimum operating current of the LM4040AIM3-5/NOPB is 80 μA and its maximum operating current is 15 mA. The typical supply current of the LMP92064 is 13 mA. The measured average current of the circuit, including the isolators, is 38 mA. VS = 0 V RS IQ + IL IL VR = - 43 V IQ V=5V LM4040 VBUS = - 48 V Figure 25. Shunt Regulator Voltages From Figure 25, VS = 0 V and VR = –43 V. RS can be calculated as follows: 45 = 0 8 F (F438) = 1129 3 38 I# + 80ä# (2) Choosing a smaller resistor, like a 1.1-kΩ resistor, will result in about 39.1 mA to flowing through RS, providing a margin of 1 mA above the required 38.08 mA. A variation in the bus voltage (VBUS) of ±2% would result in less than ±0.87 mA of current variation. Given the additional current margin obtained by the 1.1-kΩ resistor, the shunt regulator would still have more than the required 80 μA of operating current. The power rating of the series resistor should be selected according to the expected power to be dissipated. In normal operation, the resistor would dissipate 43 V x 39 mA = 1.677 W. Excess current not used by the LMP92064 and isolators circuits will be burned by in the LM4040-5, and this current should never exceed 15 mA. 8.2.2.4 Voltage Channel Input Resistor Divider The input buffer amplifier of the LMP92064's voltage channel can tolerate high source impedances, which enables scaling the bus voltage with the use of an external resistor divider. The accuracy of the voltage measurements depends on the accuracy of the components used for the resistor divider as well as the impedance of the divider. In this example, the voltage channel can sense the voltage across R2 (see Figure 23). The main voltage should be scaled to a range below 2.048V by the resistive divider. If the resistive divider is always connected to the bus voltage, the series resistance of R2 + R3 should be adjusted (while keeping their ratio constant) to limit the current across the resistors within a permissible range for the application. For simplicity, R2 is set to 1.6kΩ and R3 is set to 46.4 kΩ. The bus voltage of 48 V results in 1.6 V across R2 and the current flowing through R2 and R3 is 1 mA. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 19 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com 8.2.2.5 Sense Resistor Selection The accuracy of the current measurement depends heavily on the accuracy of the current sense resistor. Its value depends on the application and it is a compromise between signal accuracy, maximum permissible voltage loss and power dissipation in the current sense resistor. High resistance values provide better accuracy at lower currents by minimizing the effects of offset, while low resistance values of minimize voltage loss in the load supply section, but at the expense of low-end accuracy. In this example, the maximum sense voltage at the input of the current sense channel of the LMP92064 is 75 mV. Given the maximum load current requirement of 1 A, the sense resistor should be selected to be smaller than 75 mΩ. The resolution at the input of the current sense channel of the device is 20 μV / code. To observe a change in the output code for a 1 mA change in sense current, the sense resistor should be larger than 20 mΩ. 8.2.3 Application Curves The data in the following curves was collected using a 50 mΩ sense resistor, which results in a conversion factor of 2.5 codes/mA. The sense current for the first curve was increased in steps of 100 mA up to 1 A. The sense current for the second curve was increased in steps of 1 mA up to 10 mA. The data was acquired asynchronously at a rate of 2000 samples per second, and each data point is the resulting average of 260 samples. 0.8 1500 0.6 1000 0.4 500 0.2 0 0 0 0.2 0.4 0.6 ISENSE(A) 0.8 1 10 9 20 8 17.5 7 15 6 12.5 5 10 4 7.5 3 5 2 2.5 1 0 0 10 0 1 2 D001 Figure 26. Output Codes in 1-A Range 20 Output Code (dec) 2000 25 22.5 3 4 5 6 ISENSE (mA) 7 8 9 Current (mA) 1 Current (A) Output Code (dec) 2500 D001 Figure 27. Output Codes in 10-mA Range Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 9 Power Supply Recommendations To decouple the LMP92064 from AC noise on the power supply, it is recommended to use a 0.1-μF bypass capacitor between the VDD and GND pins. This capacitor should be placed as close as possible to the supply pins. In some cases an additional 10-μF bypass capacitor may further reduce the supply noise. In addition, the VDIG power pin should also be decoupled to DGND with a 0.1-μF bypass capacitor. Do not forget that these capacitors must be rated for the full supply voltage (2x the maximum voltage is recommended for the capacitor working voltage rating). 10 Layout 10.1 Layout Guidelines • • • • • Connect the sense resistor pads directly to the INCP and INCN inputs of the LMP92064 using “Kelvin” or “4wire” connection techniques. See the Current Input Error Sources and Layout Considerations section for more information. Bypass capacitors should be placed in close proximity to the supply pins. It is recommended to use a 0.1-μF capacitor on each supply pin. Additional bypass capacitors can be used. A 1-μF ceramic bypass capacitor should be placed in close proximity to the REFC pin. The SPI signals traces should be routed close together. Series resistors should be placed at the SPI sources. 10.1.1 Current Input Error Sources The traces leading to and from the sense resistor can be significant error sources. With small value sense resistors (<100 mΩ), trace resistance shared with the load can cause significant errors. TI recommends connecting the sense resistor pads directly to the INCP and INCN inputs of the LMP92064 using “Kelvin” or “4wire” connection techniques. An example is shown in Figure 28. Load Current Path PCB Source Trace PCB Load Trace Kelvin Sense Traces to Amplifer Sense Resistor VSENSE Figure 28. 4-Wire "Kelvin" Sensing Technique Because the sense traces only carry the amplifier bias current, the connecting input traces can be thinner, signal level traces. The traces should be one continuous piece of copper from the sense resistor pad to the LMP92064 input pin pad, and ideally on the same layer with minimal vias or connectors. This can be important around the sense resistor if it is generating any significant heat. To minimize noise pickup and thermal errors, the input traces should be treated as a signal pair and routed tightly together with a direct path to the input pins. The input traces should be run away from noise sources, such as digital lines, switching supplies or motor drive lines. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 21 LMP92064 SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 www.ti.com 10.2 Layout Example v f Figure 29. Layout Schematic 22 Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 LMP92064 www.ti.com SNOSCX0A – JUNE 2013 – REVISED DECEMBER 2014 11 Device and Documentation Support 11.1 Trademarks All trademarks are the property of their respective owners. 11.2 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 11.3 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Documentation Feedback Copyright © 2013–2014, Texas Instruments Incorporated Product Folder Links: LMP92064 23 PACKAGE OPTION ADDENDUM www.ti.com 6-Oct-2014 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish MSL Peak Temp (2) (6) (3) Op Temp (°C) Device Marking (4/5) LMP92064SD/NOPB ACTIVE WSON NHR 16 1000 Green (RoHS & no Sb/Br) CU SN Level-3-260C-168 HR -40 to 105 L92064 LMP92064SDE/NOPB ACTIVE WSON NHR 16 250 Green (RoHS & no Sb/Br) CU SN Level-3-260C-168 HR -40 to 105 L92064 LMP92064SDX/NOPB ACTIVE WSON NHR 16 4500 Green (RoHS & no Sb/Br) CU SN Level-3-260C-168 HR -40 to 105 L92064 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and Addendum-Page 1 Samples PACKAGE OPTION ADDENDUM www.ti.com 6-Oct-2014 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 2 PACKAGE MATERIALS INFORMATION www.ti.com 6-Oct-2014 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing LMP92064SD/NOPB WSON NHR 16 LMP92064SDE/NOPB WSON NHR LMP92064SDX/NOPB WSON NHR SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant 1000 178.0 12.4 4.3 5.3 1.3 8.0 12.0 Q1 16 250 178.0 12.4 4.3 5.3 1.3 8.0 12.0 Q1 16 4500 330.0 12.4 4.3 5.3 1.3 8.0 12.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 6-Oct-2014 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LMP92064SD/NOPB WSON NHR 16 1000 213.0 191.0 55.0 LMP92064SDE/NOPB WSON NHR 16 250 213.0 191.0 55.0 LMP92064SDX/NOPB WSON NHR 16 4500 367.0 367.0 35.0 Pack Materials-Page 2 MECHANICAL DATA NHR0016B SDA16B (Rev A) www.ti.com IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2014, Texas Instruments Incorporated