TI1 ADS8331IPWR Low-power, 16-bit, 500ksps, 4-/8-channel unipolar input analog-to-digital converters with serial interface Datasheet

ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
Low-Power, 16-Bit, 500kSPS, 4-/8-Channel Unipolar Input
ANALOG-TO-DIGITAL CONVERTERS with Serial Interface
Check for Samples: ADS8331, ADS8332
FEATURES
DESCRIPTION
• Low-Power, Flexible Supply Range:
– 2.7V to 5.5V Analog Supply
– 8.7mW (250kSPS in Auto-Nap Mode,
VA = 2.7V, VBD = 1.65V)
– 14.2mW (500kSPS, VA = 2.7V, VBD = 1.65V)
• Up to 500kSPS Sampling Rate
• Excellent DC Performance:
– ±1.2 LSB Typ, ±2 LSB Max INL at 2.7V
– ±0.6 LSB Typ, –1.0/1.5 LSB Max DNL at 2.7V
– 16-Bit NMC Over Temperature
• Excellent AC Performance at 5V, fIN = 1kHz:
– 91.5dB SNR, 101dB SFDR, –100dB THD
• Flexible Analog Input Arrangement:
– On-Chip 4-/8-Channel Mux with Breakout
– Auto/Manual Channel Select and Trigger
• Other Hardware Features:
– On-Chip Conversion Clock (CCLK)
– Software/Hardware Reset
– Programmable Status/Polarity EOC/INT
– Daisy-Chain Mode
– Global CONVST (Independent of CS)
– Deep, Nap, and Auto-Nap Powerdown
Modes
– SPI™/DSP Compatible Serial Interface
– Separate I/O Supply: 1.65V to VA
– SCLK up to 40MHz (VA = VBD = 5V)
• 24-Pin 4x4 QFN and 24-Pin TSSOP Packages
The ADS8331 is a low-power, 16-bit, 500k
samples-per-second (SPS) analog-to-digital converter
(ADC) with a unipolar, 4-to-1 multiplexer (mux) input.
The device includes a 16-bit capacitor-based
successive approximation register (SAR) ADC with
inherent sample and hold.
1
234
The ADS8332 is based on the same core and
includes a unipolar 8-to-1 input mux. Both devices
offer a high-speed, wide-voltage serial interface and
are capable of daisy-chain operation when multiple
converters are used.
These converters are available in 24-pin, 4x4 QFN
and 24-pin TSSOP packages and are fully specified
for operation over the industrial –40°C to +85°C
temperature range.
Low-Power, High-Speed, SAR Converter Family
RESOLUTION/TYPE
16-Bit Pseudo-Diff
14-Bit Pseudo-Diff
12-Bit Pseudo-Diff
Communications
Transducer Interfaces
Medical Instruments
Magnetometers
Industrial Process Control
Data Acquisition Systems
Automatic Test Equipment
500kSPS
1MHz
1
ADS8327
ADS8329
2
ADS8328
ADS8330
4
ADS8331
—
8
ADS8332
—
1
—
ADS7279
2
—
ADS7280
4
ADS7231
—
8
ADS7232
—
1
—
ADS7229
2
—
ADS7230
BLANKSPACE
Functional Block Diagram
APPLICATIONS
•
•
•
•
•
•
•
CHANNELS
MUXOUT
IN[0:3]
or
IN[0:7]
ADCIN
SAR
M
U
X
+
_
COM
REF+
REF-
Output
Latch
and
3-State
Driver
SDO
CDAC
FS/CS
Comparator
Conversion
and
Control
Logic
SCLK
SDI
CONVST
EOC/INT/CDI
RESET
1
2
3
4
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
TMS320 is a trademark of Texas Instruments.
SPI is a trademark of Motorola, Inc..
All other trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2009–2010, Texas Instruments Incorporated
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
ORDERING INFORMATION
For the most current package and ordering information, see the Package Option Addendum at the end of this
document, or visit the device product folder at www.ti.com.
ABSOLUTE MAXIMUM RATINGS
Over operating free-air temperature range, unless otherwise noted. (1)
Voltage
INX, MUXOUT, ADCIN, REF+ to AGND
UNIT
–0.3 to VA + 0.3
V
–0.3 to 0.3
V
VA to AGND
–0.3 to 7
V
VBD to DGND
–0.3 to 7
V
–0.3 to 0.3
V
Digital input voltage to DGND
–0.3 to VBD + 0.3
V
Digital output voltage to DGND
–0.3 to VBD + 0.3
V
Operating free-air temperature range, (TA)
–40 to +85
°C
Storage temperature range, (TSTG)
–65 to +150
°C
+150
°C
(TJMax – TA)/qJA
W
47
°C/W
Voltage range
COM, REF– to AGND
ADS8331, ADS8332
AGND to DGND
Junction temperature (TJ Max)
4x4 QFN-24
Package
Power dissipation
TSSOP-24
Package
Power dissipation
(1)
2
qJA thermal impedance
(TJMax – TA)/qJA
W
47
°C/W
qJA thermal impedance
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
ELECTRICAL CHARACTERISTICS: VA = 2.7V
At TA = –40°C to +85°C, VA = 2.7V, VBD = 1.65V to 2.7V, VREF = 2.5V, and fSAMPLE = 500kSPS, unless otherwise noted.
ADS8331I, ADS8332I
PARAMETER
TEST CONDITIONS
MIN
TYP
ADS8331IB, ADS8332IB
MAX
MIN
VREF
TYP
MAX
UNIT
ANALOG INPUT
Full-scale input voltage
(1)
Absolute input voltage
INX – COM, ADCIN – COM
0
VREF
V
INX, ADCIN
AGND – 0.2
0
VA + 0.2 AGND – 0.2
VA + 0.2
V
COM
AGND – 0.2
AGND + 0.2 AGND – 0.2
AGND + 0.2
V
45
pF
Input capacitance
ADCIN
40
Input leakage current
Unselected ADC input
±1
45
40
±1
nA
16
Bits
SYSTEM PERFORMANCE
Resolution
16
No missing codes
16
INL
Integral linearity
–3
±2
3
–2
±1.2
2
LSB (2)
DNL
Differential linearity
–1
±0.6
2
–1
±0.6
1.5
LSB (2)
–0.5
±0.15
0.5
–0.5
±0.15
0.5
EO
Offset error
(3)
Offset error drift
±1
Offset error matching
EG
–0.2
Gain error
–0.25
Gain error drift
–0.06
–0.003
Bits
±1
+0.2
–0.2
0.25
–0.25
0.003
–0.003
±0.4
Gain error matching
PSRR
16
–0.06
mV
PPM/°C
+0.2
mV
0.25
%FSR
±0.4
PPM/°C
0.003
%FSR
Transition noise
28
28
mV RMS
Power-supply rejection ratio
74
74
dB
18
CCLK
SAMPLING DYNAMICS
tCONV
tSAMPLE1
tSAMPLE2
Conversion time
18
Manual-Trigger mode
Acquisition time
Auto-Trigger mode
3
3
3
Throughput rate
CCLK
3
500
CCLK
500
kSPS
DYNAMIC CHARACTERISTICS
THD
Total harmonic distortion
(4)
SNR
Signal-to-noise ratio
SINAD
Signal-to-noise + distortion
SFDR
Spurious-free dynamic range
Crosstalk
–3dB small-signal bandwidth
(1)
(2)
(3)
(4)
VIN = 2.5VPP at 1kHz
–101
–101
dB
VIN = 2.5VPP at 10kHz
–95
–95
dB
VIN = 2.5VPP at 1kHz
88
89
dB
VIN = 2.5VPP at 10kHz
86.5
87.5
dB
VIN = 2.5VPP at 1kHz
87.5
88.5
dB
VIN = 2.5VPP at 10kHz
86
87
dB
VIN = 2.5VPP at 1kHz
103
103
dB
VIN = 2.5VPP at 10kHz
98
98
dB
VIN = 2.5VPP at 1kHz
125
125
dB
VIN = 2.5VPP at 100kHz
108
108
dB
INX – COM with MUXOUT
tied to ADCIN
17
17
MHz
ADCIN – COM
30
30
MHz
Ideal input span; does not include gain or offset error.
LSB means least significant bit.
Measured relative to an ideal full-scale input (INX – COM) of 2.5V when VA = 2.7V.
Calculated on the first nine harmonics of the input frequency.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
3
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
ELECTRICAL CHARACTERISTICS: VA = 2.7V (continued)
At TA = –40°C to +85°C, VA = 2.7V, VBD = 1.65V to 2.7V, VREF = 2.5V, and fSAMPLE = 500kSPS, unless otherwise noted.
ADS8331I, ADS8332I
PARAMETER
TEST CONDITIONS
ADS8331IB, ADS8332IB
MIN
TYP
MAX
MIN
TYP
MAX
UNIT
10.5
11
12.2
10.5
11
12.2
MHz
25
MHz
MHz
CLOCK
Internal conversion clock
frequency
Used as I/O clock only
SCLK external serial clock
Used as both I/O clock and
conversion clock
25
1
21
1
21
1.2
2.525
1.2
2.525
0.1
–0.1
EXTERNAL VOLTAGE REFERENCE INPUT
VREF
Input
reference
range (5)
Resistance
(REF+) – (REF–)
(REF–) – AGND
(6)
–0.1
Reference input
20
0.1
20
V
V
kΩ
DIGITAL INPUT/OUTPUT
Logic family
VIH
High-level input voltage
CMOS
1.65V < VBD < 2.5V
CMOS
0.8 × VBD
VBD + 0.3
0.8 × VBD
VBD + 0.3
V
0.65 × VBD
VBD + 0.3
0.65 × VBD
VBD + 0.3
V
1.65 < VBD < 2.5V
–0.3
0.1 × VBD
–0.3
0.1 × VBD
V
2.5V ≤ VBD ≤ VA
–0.3
0.25 × VBD
–0.3
0.25 × VBD
V
–1
1
–1
1
mA
2.5V ≤ VBD ≤ VA
VIL
Low-level input voltage
II
Input current
CI
Input capacitance
VOH
High-level output voltage
VA ≥ VBD ≥ 1.65V,
IO = 100mA
VBD – 0.6
VBD
VBD – 0.6
VBD
V
VOL
Low-level output voltage
VA ≥ VBD ≥ 1.65V,
IO = –100mA
0
0.4
0
0.4
V
CO
SDO pin capacitance
Hi-Z state
CL
Load capacitance
VIN = VBD or DGND
5
5
5
5
30
Data format
pF
Straight binary
pF
30
pF
V
Straight binary
POWER-SUPPLY REQUIREMENTS
VA
Analog supply voltage (5)
2.7
3.6
2.7
3.6
VBD
Digital I/O supply voltage
1.65
VA + 0.2
1.65
VA + 0.2
IA
IBD
Analog supply current
Digital I/O supply current
Power dissipation
5.2
fSAMPLE = 250kSPS in
Auto-Nap mode
3.2
Nap mode, SCLK = VBD or
DGND
325
400
325
400
mA
Deep PD mode, SCLK = VBD
or DGND
50
250
50
250
nA
fSAMPLE = 500kSPS
0.1
0.4
0.1
0.4
mA
fSAMPLE = 250kSPS in
Auto-Nap mode
0.05
VA = 2.7V, VBD = 1.65V,
fSAMPLE = 500kSPS
14.2
VA = 2.7V, VBD = 1.65V,
fSAMPLE = 250kSPS in
Auto-Nap mode
8.72
6.5
5.2
6.5
V
fSAMPLE = 500kSPS
3.2
mA
0.05
18.2
14.2
mA
mA
18.6
8.72
mW
mW
TEMPERATURE RANGE
TA
(5)
(6)
4
Operating free-air temperature
–40
+85
–40
+85
°C
The ADS8331/32 operates with VA between 2.7V and 5.5V, and VREF between 1.2V and VA. However, the device may not meet the
specifications listed in the Electrical Characteristics when VA is between 3.6V and 4.5V.
Can vary ±30%.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
ELECTRICAL CHARACTERISTICS: VA = 5V
At TA = –40°C to +85°C, VA = 5V, VBD = 1.65V to 5V, VREF = 4.096V, and fSAMPLE = 500kSPS, unless otherwise noted.
ADS8331I, ADS8332I
PARAMETER
TEST CONDITIONS
MIN
TYP
ADS8331IB, ADS8332IB
MAX
MIN
VREF
TYP
MAX
UNIT
ANALOG INPUT
Full-scale input voltage
(1)
Absolute input voltage
INX – COM, ADCIN – COM
0
VREF
V
INX, ADCIN
AGND – 0.2
0
VA + 0.2 AGND – 0.2
VA + 0.2
V
COM
AGND – 0.2
AGND + 0.2 AGND – 0.2
AGND + 0.2
V
45
pF
Input capacitance
ADCIN
40
Input leakage current
Unselected ADC input
±1
45
40
±1
nA
16
Bits
SYSTEM PERFORMANCE
Resolution
16
No missing codes
16
INL
Integral linearity
–3
±2
3
–2
±1
2
LSB (2)
DNL
Differential linearity
–1
±1
2
–1
±0.5
1.5
LSB (2)
–1
±0.23
1
–1
±0.23
1
EO
Offset error
(3)
Offset error drift
±1
Offset error matching
EG
–0.125
Gain error
–0.25
Gain error drift
–0.06
–0.003
Bits
±1
0.125
–0.125
0.25
–0.25
0.003
–0.003
±0.02
Gain error matching
PSRR
16
–0.06
mV
PPM/°C
0.125
mV
0.25
%FSR
±0.02
PPM/°C
0.003
%FSR
Transition noise
30
30
mV RMS
Power-supply rejection ratio
78
78
dB
18
CCLK
SAMPLING DYNAMICS
tCONV
tSAMPLE1
tSAMPLE2
Conversion time
18
Manual-Trigger mode
Acquisition time
Auto-Trigger mode
3
3
3
Throughput rate
CCLK
3
500
CCLK
500
kSPS
DYNAMIC CHARACTERISTICS
THD
Total harmonic distortion
(4)
SNR
Signal-to-noise ratio
SINAD
Signal-to-noise + distortion
SFDR
Spurious-free dynamic range
Crosstalk
–3dB small-signal bandwidth
(1)
(2)
(3)
(4)
VIN = 4.096VPP at 1kHz
–100
–100
dB
VIN = 4.096VPP at 10kHz
–94
–95
dB
VIN = 4.096VPP at 1kHz
90.5
91.5
dB
VIN = 4.096VPP at 10kHz
88
88
dB
VIN = 4.096VPP at 1kHz
90
91
dB
VIN = 4.096VPP at 10kHz
87
87
dB
VIN = 4.096VPP at 1kHz
101
101
dB
VIN = 4.096VPP at 10kHz
96
96
dB
VIN = 4.096VPP at 1kHz
119
119
dB
VIN = 4.096VPP at 100kHz
107
107
dB
INX – COM with MUXOUT
tied to ADCIN
22
22
MHz
ADCIN – COM
40
40
MHz
Ideal input span; does not include gain or offset error.
LSB means least significant bit.
Measured relative to an ideal full-scale input (INX – COM) of 4.096V when VA = 5V.
Calculated on the first nine harmonics of the input frequency.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
5
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
ELECTRICAL CHARACTERISTICS: VA = 5V (continued)
At TA = –40°C to +85°C, VA = 5V, VBD = 1.65V to 5V, VREF = 4.096V, and fSAMPLE = 500kSPS, unless otherwise noted.
ADS8331I, ADS8332I
PARAMETER
TEST CONDITIONS
ADS8331IB, ADS8332IB
MIN
TYP
MAX
MIN
TYP
MAX
UNIT
10.9
11.5
12.6
10.9
11.5
12.6
MHz
40
MHz
21
MHz
4.2
V
CLOCK
Internal conversion clock
frequency
Used as I/O clock only
SCLK external serial clock
Used as both I/O clock and
conversion clock
40
1
21
1
4.2
1.2
0.1
–0.1
EXTERNAL VOLTAGE REFERENCE INPUT
VREF
Input
reference
range (5)
Resistance
(REF+) – (REF–)
1.2
(REF–) – AGND
(6)
4.096
–0.1
Reference input
20
4.096
0.1
20
V
kΩ
DIGITAL INPUT/OUTPUT
Logic family
VIH
High-level input voltage
CMOS
1.65 < VBD < 2.5V
CMOS
0.8 × VBD
VBD + 0.3
0.8 × VBD
VBD + 0.3
V
0.65 × VBD
VBD + 0.3
0.65 × VBD
VBD + 0.3
V
1.65 < VBD < 2.5V
–0.3
0.1 × VBD
–0.3
0.1 × VBD
V
2.5V ≤ VBD ≤ VA
–0.3
0.25 × VBD
–0.3
0.25 × VBD
V
–1
1
–1
1
µA
2.5V ≤ VBD ≤ VA
VIL
Low-level input voltage
II
Input current
CI
Input capacitance
VOH
High-level output voltage
VA ≥ VBD ≥ 1.65V,
IO = 100mA
VBD – 0.6
VBD
VBD – 0.6
VBD
V
VOL
Low-level output voltage
VA ≥ VBD ≥ 1.65V,
IO = –100mA
0
0.4
0
0.4
V
CO
SDO pin capacitance
Hi-Z state
CL
Load capacitance
VIN = VBD or DGND
5
5
5
5
30
Data format
pF
Straight binary
pF
30
pF
5.5
V
Straight binary
POWER-SUPPLY REQUIREMENTS
VA
Analog supply voltage (5)
4.5
VBD
Digital I/O supply voltage
1.65
IA
IBD
Analog supply current
Digital I/O supply current
Power dissipation
5
5.5
4.5
VA + 0.2
1.65
7.75
5
VA + 0.2
6.6
7.75
V
fSAMPLE = 500kSPS
6.6
fSAMPLE = 250kSPS in
Auto-Nap mode
4.2
Nap mode, SCLK = VBD or
DGND
390
500
390
500
mA
Deep PD mode, SCLK = VBD
or DGND
80
250
80
250
nA
fSAMPLE = 500kSPS
1.2
2.0
1.2
2.0
mA
fSAMPLE = 250kSPS in
Auto-Nap mode
0.7
VA = 5.0V, VBD = 5.0V,
fSAMPLE = 500kSPS
39
VA = 5.0V, VBD = 5.0V,
fSAMPLE = 250kSPS in
Auto-Nap mode
24.5
4.2
mA
0.7
48.75
39
mA
mA
48.75
24.5
mW
mW
TEMPERATURE RANGE
TA
(5)
(6)
6
Operating free-air temperature
–40
+85
–40
+85
°C
The ADS8331/32 operates with VA between 2.7V and 5.5V, and VREF between 1.2V and VA. However, the device may not meet the
specifications listed in the Electrical Characteristics when VA is between 3.6V and 4.5V.
Can vary ±30%.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
TIMING CHARACTERISTICS: VA = 2.7V
At TA = –40°C to +85°C, VA = 2.7V, and VBD = 1.65V, unless otherwise noted.
PARAMETER
(1) (2)
TEST CONDITIONS
MIN
External, fCCLK = 1/2 fSCLK
TYP
0.5
MAX
UNIT
10.5
MHz
fCCLK
Frequency, conversion clock, CCLK
tSU1
Setup time, rising edge of CS to EOC (3)
Read while converting
tH1
CS hold time with respect to EOC (3)
Read while sampling
tWL1
Pulse duration, CONVST low
tWH1
Pulse duration, CS high
tSU2
Setup time, rising edge of CS to EOS
Read while sampling
tH2
CS hold time with respect to EOS
Read while converting
tSU3
Setup time, falling edge of CS to first falling edge of SCLK
14
tWL2
Pulse duration, SCLK low
17
tSCLK – tWH2
ns
tWH2
Pulse duration, SCLK high
12
tSCLK – tWL2
ns
Internal
10.5
I/O clock only
Cycle time, SCLK
12.2
25
ns
40
ns
40
ns
25
ns
25
ns
ns
47.6
I/O clock, daisy-chain mode
I/O and conversion clocks,
daisy-chain mode
MHz
CCLK
40
I/O and conversion clocks
tSCLK
11
1
ns
1000
40
47.6
ns
ns
1000
tD1
Delay time, falling edge of SCLK to SDO invalid
10pF load
tD2
Delay time, falling edge of SCLK to SDO valid
10pF load
tD3
Delay time, falling edge of CS to SDO valid, SDO MSB output
10pF load
tSU4
Setup time, SDI to falling edge of SCLK
8
tH3
Hold time, SDI to falling edge of SCLK
8
tD4
Delay time, rising edge of CS to SDO 3-state
tSU5
Setup time, last falling edge of SCLK before rising edge of CS
15
ns
tH4
Hold time, last falling edge of SCLK before rising edge of CS
2
ns
tSU6 (4)
Setup time, rising edge of SCLK to rising edge of CS
10
ns
tH5
tD5
(1)
(2)
(3)
(4)
(4)
10pF load
Hold time, rising edge of SCLK to rising edge of CS
Delay time, falling edge of CS to deactivation of INT
8
ns
ns
35
ns
35
ns
ns
ns
15
2
10pF load
ns
ns
40
ns
All input signals are specified with tr = tf = 1.5ns (10% to 90% of VBD) and timed from a voltage level of (VIL + VIH)/2.
See the Timing Diagrams section.
The EOC and EOS signals are the inverse of each other.
Applies to the 5th or 17th rising SCLK when sending 4-bit or 16-bit commands, respectively, to the ADS8331/32.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
7
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
TIMING CHARACTERISTICS: VA = 5V
At TA = –40°C to +85°C, and VA = VBD = 5V, unless otherwise noted.
PARAMETER
(1) (2)
TEST CONDITIONS
External, fCCLK = 1/2 fSCLK
MIN
TYP
0.5
MAX
UNIT
10.5
MHz
fCCLK
Frequency, conversion clock, CCLK
tSU1
Setup time, rising edge of CS to EOC (3)
Read while converting
tH1
CS hold time with respect to EOC (3)
Read while sampling
tWL1
Pulse duration, CONVST low
tWH1
Pulse duration, CS high
tSU2
Setup time, rising edge of CS to EOS
Read while sampling
tH2
CS hold time with respect to EOS
Read while converting
tSU3
Setup time, falling edge of CS to first falling edge of SCLK
tWL2
Pulse duration, SCLK low
12
tSCLK – tWH2
ns
tWH2
Pulse duration, SCLK high
11
tSCLK – tWL2
ns
Internal
10.9
I/O clock, daisy-chain mode
I/O and conversion clocks,
daisy-chain mode
MHz
CCLK
20
ns
40
ns
40
ns
20
ns
20
ns
ns
25
I/O and conversion clocks
Cycle time, SCLK
12.6
8
I/O clock only
tSCLK
11.5
1
47.6
ns
1000
25
47.6
ns
ns
1000
tD1
Delay time, falling edge of SCLK to SDO invalid
10pF load
tD2
Delay time, falling edge of SCLK to SDO valid
10pF load
tD3
Delay time, falling edge of CS to SDO valid, SDO MSB output
10pF load
tSU4
Setup time, SDI to falling edge of SCLK
8
tH3
Hold time, SDI to falling edge of SCLK
8
tD4
Delay time, rising edge of CS to SDO 3-state
tSU5
Setup time, last falling edge of SCLK before rising edge of CS
10
ns
tH4
Hold time, last falling edge of SCLK before rising edge of CS
2
ns
tSU6 (4)
Setup time, rising edge of SCLK to rising edge of CS
10
ns
tH5
tD5
(1)
(2)
(3)
(4)
8
(4)
5
ns
10pF load
ns
20
ns
ns
ns
10
Hold time, rising edge of SCLK to rising edge of CS
Delay time, falling edge of CS to deactivation of INT
ns
20
2
10pF load
ns
ns
20
ns
All input signals are specified with tr = tf = 1.5ns (10% to 90% of VBD) and timed from a voltage level of (VIL + VIH)/2.
See the Timing Diagrams section.
The EOC and EOS signals are the inverse of each other.
Applies to the 5th or 17th rising SCLK when sending 4-bit or 16-bit commands, respectively, to the ADS8331/32.
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
TIMING DIAGRAMS
tWL1
CONVST
EOC
(active low)
tSU2
tH1
tSU5
CS
tSCLK
SCLK
tD1
SDO
High-Z
MSB
MSB - 1 MSB - 2 MSB - 3
tD3
SDI
LSB + 1
tD2
LSB
TAG2
X
X
tD4
TAG1
TAG0
'0'
High-Z
'0'
tSU4
'1'
'1'
'0'
X
'1'
X
X
X
X
tH3
Figure 1. Read While Sampling (Shown with Manual-Trigger Mode)
CONVST
21 Conversion Clock Cycles
EOC
(active low)
tH2
tSU1
CS
tWL2
tSU3
tH4
SCLK
tWH2
High-Z
SDO
MSB
LSB
MSB - 1 MSB - 2 MSB - 3
TAG2
tSU5
TAG1
High-Z
TAG0
tD4
SDI
'1'
'1'
'0'
X
'1'
X
X
X
X
Figure 2. Read While Converting (Shown with Auto-Trigger Mode at 500 kSPS)
tSU6
CS
tH5
tSU3
SCLK
tH3
MSB
SDI
tD3
SDO
MSB - 1
tD1
MSB - 1
MSB
MSB - 2
LSB + 1
LSB
tD2
MSB - 2
LSB + 1
LSB
Don’t Care
tD4
‘0’
Figure 3. SPI I/O
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
9
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
TIMING DIAGRAMS (continued)
CS
tH1
EOC
(active low)
tD5
INT
(active low)
Figure 4. Relationship among CS, EOC, and INT
PIN ASSIGNMENTS
IN4/NC
(1)
IN3
IN2
IN1
IN0
COM
MUXOUT
24
23
22
21
20
19
RGE PACKAGE
4x4 QFN-24
(TOP VIEW)
PW PACKAGE
TSSOP-24
(TOP VIEW)
1
18
ADCIN
IN1
1
24
IN0
IN2
2
23
COM
IN3
3
22
MUXOUT
IN5/NC(1)
2
17
AGND
IN4/NC(3)
4
21
ADCIN
IN6/NC(1)
3
16
REF-
IN5/NC(3)
5
20
AGND
IN6/NC(3)
6
19
REF-
(3)
7
18
REF+
RESET
8
17
VA
EOC/INT/CDI
9
16
VBD
SCLK
10
15
CONVST
FS/CS
11
14
DGND
SDI
12
13
SDO
IN7/NC
(1)
ADS8331
ADS8332
4
15
REF+
IN7/NC
10
11
12
SDO
DGND
CONVST
SDI
9
13
8
6
SCLK
10
14
Thermal Pad(2)
(Bottom Side)
7
EOC/INT/CDI
5
FS/CS
RESET
VBD
(3)
(1)
NC = No internal connection (ADS8331
only).
(2)
Connect thermal pad to analog ground.
Submit Documentation Feedback
VA
ADS8331
ADS8332
NC = No internal connection (ADS8331
only).
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
ADS8331 PIN DESCRIPTIONS
PIN NO.
TSSOP
QFN
I/O
ADCIN
NAME
21
18
I
ADC input
AGND
20
17
–
Analog ground
DGND
14
11
–
Digital interface ground
COM
23
20
I
Common ADC input (usually connected to AGND)
CONVST
15
12
I
Conversion start. Freezes sample and hold, starts conversion.
EOC/INT/CDI
9
6
O/O/I
DESCRIPTION
Status output. If programmed as end-of-conversion (EOC), this pin is low (default) when a
conversion is in progress. If programmed as an interrupt (INT), this pin is low (default) after
the end of conversion and returns high after FS/CS goes low. The polarity of EOC or INT is
programmable.
This pin can also be used as a chain data input (CDI) when operated in daisy-chain mode.
FS/CS
11
8
I
Frame sync signal for DSP (such as TMS320™ DSP) or chip select input for SPI.
IN[0:3]
1-3, 24
21-24
I
Mux inputs
NC
4-7
1-4
–
No connection
MUXOUT
22
19
O
Mux output
REF+
18
15
I
External reference input
REF–
19
16
–
External reference ground (connect to AGND through an individual via on the printed circuit
board)
RESET
8
5
I
External reset (active low)
SCLK
10
7
I
SPI clock for serial interface
SDI
12
9
I
SPI serial data in
SDO
13
10
O
SPI serial data out
VA
17
14
–
Analog supply, +2.7V to +5.5V
VBD
16
13
–
Digital interface supply
ADS8332 PIN DESCRIPTIONS
PIN NO.
NAME
TSSOP
QFN
I/O
DESCRIPTION
ADCIN
21
18
I
ADC input
AGND
20
17
–
Analog ground
DGND
14
11
–
Digital interface ground
COM
23
20
I
Common ADC input (usually connected to AGND)
CONVST
15
12
I
Conversion start. Freezes sample and hold, starts conversion.
Status output. If programmed as end-of-conversion (EOC), this pin is low (default) when a
conversion is in progress. If programmed as an interrupt (INT), this pin is low (default) after
the end of conversion and returns high after FS/CS goes low. The polarity of EOC or INT is
programmable.
This pin can also be used as a chain data input (CDI) when operated in daisy-chain mode.
EOC/INT/CDI
9
6
O/O/I
FS/CS
11
8
I
IN[0:7]
1-7, 24
1-4,
21-24
I
MUXOUT
22
19
O
Mux output
REF+
18
15
I
External reference input
REF–
19
16
–
External reference ground (connect to AGND through an individual via on the printed circuit
board)
RESET
8
5
I
External reset (active low)
SCLK
10
7
I
SPI clock for serial interface
SDI
12
9
I
SPI serial data in
SDO
13
10
O
SPI serial data out
VA
17
14
–
Analog supply, +2.7 V to +5.5 V
VBD
16
13
–
Digital interface supply
Frame sync signal for DSP (such as TMS320™ DSP) or chip select input for SPI.
Mux inputs
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
11
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
TYPICAL CHARACTERISTICS: DC Performance
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, and fSAMPLE = 500kSPS, unless otherwise noted.
INTEGRAL LINEARITY ERROR
vs CODE
3
INTEGRAL LINEARITY ERROR
vs CODE
3
VA = VBD = 2.7V
VREF = 2.500V
2
2
1
ILE (LSB)
ILE (LSB)
1
0
-1
-2
-2
4000h
8000h
Output Code
C000h
-3
0000h
FFFFh
4000h
8000h
Output Code
C000h
Figure 5.
Figure 6.
DIFFERENTIAL LINEARITY ERROR
vs CODE
DIFFERENTIAL LINEARITY ERROR
vs CODE
3
3
VA = VBD = 2.7V
VREF = 2.500V
2
FFFFh
VA = VBD = 5.0V
VREF = 4.096V
2
1
DLE (LSB)
1
DLE (LSB)
0
-1
-3
0000h
0
0
-1
-1
-2
-2
-3
0000h
4000h
8000h
Output Code
C000h
-3
0000h
FFFFh
4000h
8000h
Output Code
C000h
FFFFh
Figure 7.
Figure 8.
ANALOG SUPPLY CURRENT
vs ANALOG SUPPLY VOLTAGE
ANALOG SUPPLY CURRENT IN NAP MODE
vs ANALOG SUPPLY VOLTAGE
500
8.0
7.5
VREF = 4.096V
VREF = 4.096V
450
Nap Current (mA)
7.0
IA (mA)
VA = VBD = 5.0V
VREF = 4.096V
6.5
VREF = 2.500V
6.0
5.5
VREF = 2.500V
400
350
5.0
4.5
2.7
2.8
2.9
3.0
3.1
3.2
3.3
3.4
3.5
3.6
4.5
4.6
4.7
4.8
4.9
5.0
5.1
5.2
5.3
5.4
5.5
2.7
2.8
2.9
3.0
3.1
3.2
3.3
3.4
3.5
3.6
4.5
4.6
4.7
4.8
4.9
5.0
5.1
5.2
5.3
5.4
5.5
300
4.0
VA (V)
VA (V)
Figure 9.
12
Submit Documentation Feedback
Figure 10.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
TYPICAL CHARACTERISTICS: DC Performance (continued)
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, and fSAMPLE = 500kSPS, unless otherwise noted.
ANALOG SUPPLY CURRENT
vs SAMPLING RATE IN AUTO-NAP MODE
DEEP POWER-DOWN CURRENT
vs TEMPERATURE
120
8
VA = VBD = 5.0V
VREF = 4.096V
6
IA (mA)
Deep Power-Down Current (nA)
7
5
4
3
VA = VBD = 2.7V
VREF = 2.500V
2
1
100
80
60
40
50
100
150 200 250 300
Sampling Rate (kHz)
350
400
0
-50
450
0
-25
Figure 12.
INTERNAL CLOCK FREQUENCY
vs ANALOG SUPPLY VOLTAGE
CHANGE IN GAIN
vs TEMPERATURE
75
100
75
100
4
D Gain (LSB relative to +25°C)
11.7
VREF = 4.096V
VREF = 2.500V
11.2
10.7
3
VA = VBD = 2.7V
VREF = 2.500V
2
1
0
VA = VBD = 5.0V
VREF = 4.096V
-1
-2
-3
-4
-50
2.7
2.8
2.9
3.0
3.1
3.2
3.3
3.4
3.5
3.6
4.5
4.6
4.7
4.8
4.9
5.0
5.1
5.2
5.3
5.4
5.5
10.2
-25
0
VA (V)
Figure 14.
CHANGE IN OFFSET
vs TEMPERATURE
CHANGE IN ANALOG SUPPLY CURRENT
vs TEMPERATURE
1.0
5
DIA (mA relative to +25°C)
0.8
4
VA = VBD = 2.7V
VREF = 2.500V
3
2
1
0
-1
-2
VA = VBD = 5.0V
VREF = 4.096V
-3
-4
-5
-6
-50
25
50
Temperature (°C)
Figure 13.
6
D Offset (LSB relative to +25°C)
25
50
Temperature (°C)
Figure 11.
12.2
Frequency (MHz)
VA = VBD = 2.7V
VREF = 2.500V
20
0
0
VA = VBD = 5.0V
VREF = 4.096V
0.6
0.4
0.2
0
VA = VBD = 2.7V
VREF = 2.500V
-0.2
-0.4
-0.6
VA = VBD = 5.0V
VREF = 4.096V
-0.8
-25
0
25
50
Temperature (°C)
75
100
-1.0
-50
-25
Figure 15.
0
25
50
Temperature (°C)
75
100
Figure 16.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
13
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
TYPICAL CHARACTERISTICS: DC Performance (continued)
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, and fSAMPLE = 500kSPS, unless otherwise noted.
CHANGE IN DIGITAL SUPPLY CURRENT
vs TEMPERATURE
CHANGE IN INTERNAL CLOCK FREQUENCY
vs TEMPERATURE
150
D Frequency (kHz relative to +25°C)
1.0
DIBD (mA relative to +25°C)
0.8
0.6
VA = VBD = 2.7V
VREF = 2.500V
0.4
0.2
0
-0.2
VA = VBD = 5.0V
VREF = 4.096V
-0.4
-0.6
-0.8
-1.0
-50
-25
0
25
50
Temperature (°C)
75
100
125
100
VA = VBD = 2.7V
VREF = 2.500V
75
50
25
0
-25
-50
VA = VBD = 5.0V
VREF = 4.096V
-75
-100
-125
-150
-50
0
-25
Figure 17.
25
50
Temperature (°C)
75
100
Figure 18.
CHANGE IN ANALOG SUPPLY CURRENT IN NAP MODE
vs TEMPERATURE
D Nap Current Relative to +25°C (mA)
25
VA = VBD = 2.7V
VREF = 2.500V
20
15
10
5
VA = VBD = 5.0V
VREF = 4.096V
0
-5
-10
-15
-20
-25
-50
-25
0
25
50
Temperature (°C)
75
100
Figure 19.
14
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
TYPICAL CHARACTERISTICS: AC Performance
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, fSAMPLE = 500kSPS, and fIN = 10kHz, unless otherwise noted.
OUTPUT CODE HISTOGRAM
FOR A DC INPUT (8192 Conversions)
OUTPUT CODE HISTOGRAM
FOR A DC INPUT (8192 Conversions)
VA = VBD = 2.7V
VREF = 2.500V
4791
1665
1643
1088
768
53
7FFD
7FFE
7FFF
8000
40
0
8001
7FFD
0
7FFE
Code
8000
8001
Figure 21.
FREQUENCY SPECTRUM
(8192 Point FFT, fIN = 1.0376kHz, –0.2dB)
FREQUENCY SPECTRUM
(8192 Point FFT, fIN = 1.0376kHz, –0.2dB)
0
VA = VBD = 2.7V
VREF = 2.500V
-20
VA = VBD = 5.0V
VREF = 4.096V
-20
-40
Amplitude (dB)
-40
Amplitude (dB)
7FFF
Code
Figure 20.
0
-60
-80
-100
-60
-80
-100
-120
-120
-140
-140
-160
-160
0
50
100
150
200
250
0
50
Frequency (kHz)
100
150
200
250
Frequency (kHz)
Figure 22.
Figure 23.
FREQUENCY SPECTRUM
(8192 Point FFT, fIN = 10.0708kHz, –0.2dB)
FREQUENCY SPECTRUM
(8192 Point FFT, fIN = 10.0708kHz, –0.2dB)
0
0
VA = VBD = 2.7V
VREF = 2.500V
-20
VA = VBD = 5.0V
VREF = 4.096V
-20
-40
Amplitude (dB)
-40
Amplitude (dB)
VA = VBD = 5.0V
VREF = 4.096V
6336
-60
-80
-100
-60
-80
-100
-120
-120
-140
-140
-160
-160
0
50
100
150
200
250
0
Frequency (kHz)
50
100
150
200
250
Frequency (kHz)
Figure 24.
Figure 25.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
15
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
TYPICAL CHARACTERISTICS: AC Performance (continued)
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, fSAMPLE = 500kSPS, and fIN = 10kHz, unless otherwise noted.
SIGNAL-TO-NOISE + DISTORTION
vs TEMPERATURE
SIGNAL-TO-NOISE RATIO
vs INPUT FREQUENCY
93
95
fIN = 1.03760kHz, -0.2dB
91
90
SNR (dB)
SINAD (dB)
VA = VBD = 5.0V
VREF = 4.096V
VA = VBD = 5.0V
VREF = 4.096V
92
90
89
85
VA = VBD = 2.7V
VREF = 2.500V
88
87
80
-50
-25
0
25
50
75
100
Temperature (°C)
fIN (kHz)
Figure 26.
Figure 27.
TOTAL HARMONIC DISTORTION
vs INPUT FREQUENCY
SPURIOUS-FREE DYNAMIC RANGE
vs INPUT FREQUENCY
-65
105
-70
100
-75
95
-80
VA = VBD = 5.0V
VREF = 4.096V
-85
10
1
100
SFDR (dB)
THD (dB)
VA = VBD = 2.7V
VREF = 2.500V
-90
-95
250
VA = VBD = 2.7V
VREF = 2.500V
90
VA = VBD = 5.0V
VREF = 4.096V
85
80
75
VA = VBD = 2.7V
VREF = 2.500V
-100
70
-105
65
1
10
100
250
10
1
fIN (kHz)
100
250
fIN (kHz)
Figure 28.
Figure 29.
SIGNAL-TO-NOISE + DISTORTION
vs INPUT FREQUENCY
95
VA = VBD = 5.0V
VREF = 4.096V
SINAD (dB)
90
85
VA = VBD = 2.7V
VREF = 2.500V
80
75
70
65
1
10
100
250
fIN (kHz)
Figure 30.
16
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
TYPICAL CHARACTERISTICS: AC Performance (continued)
At TA = +25°C, VREF (REF+ – REF–) = 4.096V when VA = VBD = 5V or VREF (REF+ – REF–) = 2.5V when VA = VBD = 2.7V,
fSCLK = 21MHz, fSAMPLE = 500kSPS, and fIN = 10kHz, unless otherwise noted.
EFFECTIVE NUMBER OF BITS
vs INPUT FREQUENCY
POWER-SUPPLY REJECTION RATIO
vs POWER-SUPPLY RIPPLE FREQUENCY
16.0
VA = VBD = 5.0V
VREF = 4.096V
15.5
15.0
PSRR (dB)
ENOB (Bits)
14.5
14.0
13.5
VA = VBD = 2.7V
VREF = 2.500V
13.0
12.5
12.0
11.5
11.0
1
10
100
250
95
90
85
80
75
70
65
60
55
50
45
40
35
VRIPPLE = 0.5VPP
VA = VBD = 2.7V
VREF = 2.500V
VA = VBD = 5.0V
VREF = 4.096V
0.1
1
fIN (kHz)
10
Ripple Frequency (kHz)
Figure 31.
100
500
Figure 32.
CROSSTALK
vs INPUT FREQUENCY
-95
Crosstalk (dB)
-100
-105
-110
VA = VBD = 5.0V
VREF = 4.096V
-115
-120
VA = VBD = 2.7V
VREF = 2.500V
-125
-130
1
10
100
250
fIN (kHz)
Figure 33.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
17
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
THEORY OF OPERATION
DESCRIPTION
The ADS8331/32 is a high-speed, low-power, successive approximation register (SAR) analog-to-digital
converter (ADC) that uses an external reference. The architecture is based on charge redistribution, which
inherently includes a sample/hold function.
The ADS8331/32 has an internal clock that is used to run the conversion. However, the ADS8331/32 can be
programmed to run the conversion based on the external serial clock (SCLK).
The analog input to the ADS8331/32 is provided to two input pins: one of the INX input channels and the shared
COM pin. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor
array. While a conversion is in progress, both INX and COM inputs are disconnected from any internal function.
The ADS8331 has four analog inputs while the ADS8332 has eight inputs. All inputs share the same common
pin, COM. Both the ADS8331 and ADS8332 can be programmed to select a channel manually or can be
programmed into the auto channel select mode to sweep through the input channels automatically.
SIGNAL CONDITIONING
The ADS8331/32 has the flexibility to add signal conditioning between the MUXOUT and ADCIN pins, such as a
programmable gain amplifier (PGA) or filter. This feature reduces the system component count and cost because
each input channel does not require separate signal conditioning circuits, especially if the source impedance
connected to each channel is similar in value.
ANALOG INPUT
When the converter enters the hold mode, the voltage difference between the INX and COM inputs is captured
on the internal capacitor array. The voltage on the COM pin is limited between (AGND – 0.2V) and (AGND +
0.2V). This limitation allows the ADS8331/32 to reject small signals that are common to both the INX and COM
inputs. The INX inputs have a range of –0.2V to (VA + 0.2V). The input span of (INX – COM) is limited to 0V to
VREF.
The peak input current through the analog inputs depends upon a number of factors: reference voltage, sample
rate, input voltage, and source impedance. The current flowing into the ADS8331/32 charges the internal
capacitor array during the sample period. After this capacitance has been fully charged, there is no further input
current. The source of the analog input voltage must be able to charge the maximum input capacitance (45pF) to
a 16-bit settling level within the minimum acquisition time (238ns). When the converter goes into hold mode, the
input impedance is greater than 1GΩ.
Care must be taken regarding the absolute analog input voltage. To maintain linearity of the converter, the INX
inputs, the COM input, and the input span of (INX – COM) should be within the limits specified. If these inputs are
outside of these ranges, the linearity of the converter may not meet specifications. To minimize noise,
low-bandwidth input signals with low-pass filters should be used. Care should be taken to ensure that the output
impedance of the sources driving the INX and COM inputs are matched, as shown in Figure 34. If this matching
is not observed, the two inputs could have different settling times, which may result in an offset error, gain error,
and linearity error that change with temperature and input voltage.
MUXOUT ADCIN
Device in Hold Mode; Last Input Sampled from IN0
ESD
50W
IN0
ESD
INX
ESD
ESD
40W
40pF
ESD
4pF
50W
55W
COM
ESD
AGND
40pF
VA
AGND
Figure 34. Input Equivalent Circuit
18
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
Driver Amplifier Choice
In order to take advantage of the high sample rate offered by the ADS8331/32, the analog inputs to the converter
should be driven with low-noise operational amplifiers (op amps), such as the OPA365, OPA211, OPA827, or
THS4031. An RC filter is recommended at each of the input channels to low-pass filter noise generated by the
input driving sources. These channels can accept unipolar signals with voltages between INX and COM in the
range of 0V to VREF. If RC filters are not used between the op amps and the input channels, the minimum –3dB
bandwidth required by the driving op amps for the sampled signals to settle to within 1/2 LSB of the final voltage
can be calculated using Equation 1:
(n + 1) ´ ln(2)
f-3dB ³
2p ´ tSAMPLE_MIN
(1)
Where:
n = resolution of the converter (n = 16 for the ADS8331/32).
tSAMPLE_MIN = minimum acquisition time.
The minimum value of tSAMPLE in the Electrical Characteristics tables is 238ns (3 CCLKs with the internal
oscillator at 12.6MHz). Substituting these values for n and tSAMPLE_MIN into Equation 1 shows f–3dB must be at
least 7.9MHz. This bandwidth can be relaxed if the acquisition time is increased or an RC filter is added between
the driving op amp and the corresponding input channel (refer to Texas Instruments' Application Report
SBAA173 and associated references for additional information, available for download at www.ti.com). The
OPA365 used in the source-follower (unity-gain) configuration is shown in Figure 35 with recommended values
for the RC filter.
Input Signal
(0V to 4V)
MUXOUT
ADCIN
VA
20W
OPA365
5V
ADS8331
ADS8332
INX
1000pF
COM
Figure 35. Unipolar Input Drive Configuration
Bipolar to Unipolar Driver
In systems where the input signal is bipolar, op amps such as the OPA365 and OPA211 can be used in the
inverting configuration with a dc bias applied to the noninverting input in order to keep the input signal to the
ADS8331/32 within its rated operating voltage range. This configuration is also recommended when the
ADS8331/32 is used in signal-processing applications where good SNR and THD performance is required. The
dc bias can be derived from low-noise reference voltage ICs such as the REF5025 or REF5040. The input
configuration shown in Figure 36 is capable of delivering better than 91dB SNR and –99dB THD at an input
frequency of 1kHz. If bandpass filters are used to filter the input to the driving op amp, the signal swing at the
input of the bandpass filter should be small enough to minimize the distortion introduced by the filter. In these
cases, the gain of the circuit shown in Figure 36 can be increased to maintain a large enough input signal to the
ADS8331/32 to keep the system SNR as high as possible.
MUXOUT
ADCIN
5V
2.048VDC
VA
20W
600W
OPA211
INX
1000pF
Input Signal
(-2V to +2V)
600W
ADS8331
ADS8332
COM
Figure 36. Bipolar Input Drive Configuration
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
19
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
REFERENCE
The ADS8331/32 can operate with an external reference with a range from 1.2V to 4.2V. A clean, low-noise
reference voltage on this pin is required to ensure good converter performance. A low-noise band-gap reference
such as the REF5025 or REF5040 can be used to drive this pin. A 10mF ceramic bypass capacitor is required
between the REF+ and REF– pins of the converter. This capacitor should be placed as close as possible to the
pins of the device. Note that the REF– pin should not be connected to the AGND pin of the converter; instead,
the REF– pin must be connected to the analog ground plane with a separate via.
CONVERTER OPERATION
The ADS8331/32 has an internal oscillator that can be used as the conversion clock (CCLK) source. The
minimum frequency of this oscillator is 10.5MHz. The internal oscillator is only active during the conversion
period unless the converter is using Auto-Trigger and/or Auto-Nap modes. The minimum acquisition/sampling
time for the ADS8331/32 is 3 CCLKs (250ns with a 12MHz conversion clock), while the minimum conversion time
is 18 CCLKs (1500ns with a 12MHz conversion clock).
As shown in Figure 37, the ADS8331/32 can also be programmed to run conversions using the external serial
clock (SCLK). This feature allows system designers to achieve system synchronization. Each rising edge of
SCLK toggles the state of the conversion clock (CCLK), which reduces the frequency of SCLK by a factor of two
before it is used as CCLK. For example, a 21MHz SCLK provides a 10.5MHz CCLK. If the start of a conversion
must occur on a specific rising edge of SCLK when the external serial clock is used for the conversion clock (and
Manual-Trigger mode is enabled), a minimum setup time of 20ns between the falling edge of CONVST and the
rising edge of SCLK must be met. This timing ensures the conversion is completed in 18 CCLKs (36 SCLKs).
The duty cycle of SCLK is not critical, as long as the minimum high and low times (11ns for VA = 5.0V) are
satisfied. Because the ADS8331/32 is designed for high-speed applications, a high-frequency serial clock must
be supplied to maintain the high throughput of the interface. This requirement can be accomplished if the period
of SCLK is at most 1ms when SCLK is used as the conversion clock (CCLK). The 1ms maximum period for SCLK
is also set by the leakage of charge from the capacitors in the capacitive digital-to-analog converter (CDAC)
block in the ADS8331/32. If SCLK is used as the conversion clock, the SCLK source must have minimal rise/fall
times and low jitter to provide the best converter performance.
CFR_D10
Conversion Clock
(CCLK)
=1
Oscillator
SPI Serial
Clock (SCLK)
=0
Divide by 2
Figure 37. Conversion Clock Source
Manual Channel Select Mode
Manual Channel Select mode is enabled through the Configuration register (CFR) by setting the CFR_D11 bit to
'0' (see Table 5). The acquisition process starts with selecting an input channel. This selection is done by writing
the desired channel number to the Command register (CMR); see Table 4 for further details. The associated
timing diagram is shown in Figure 38.
CS
SCLK
< 30ns
Mux switch
CHOLD
CHNEW
Figure 38. Manual Channel Select Timing
20
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
Auto Channel Select Mode
Channel selection can also be done automatically if Auto Channel Select mode (default) is enabled (CFR_D11 =
'1'). If the device is programmed for Auto Channel Select mode, then signals from all channels are acquired in a
fixed order. In Auto Channel Select mode, the first conversion after entering this mode is always from the
channel of the last conversion completed before this mode is enabled. The channels are then sequentially
scanned up to and including the last channel (that is, channel 3 for the ADS8331 and channel 7 for the
ADS8332) and then back to the channel that started the sequence. For example, if the last channel used in the
conversion before enabling Auto Channel Select mode was channel 2, the sequence for the ADS8332 would be:
2, 3, 4, 5, 6, 7, 2, etc., as shown in Figure 39. If the last channel in Manual Channel Select mode happened to be
channel 7, the sequence would be: 7, 7, 7, etc. Figure 40 shows when the next channel in the sequence
activates during Auto Channel Select mode. This timing allows the next channel to settle before it is acquired.
This automatic sequencing stops the cycle after CFR_D11 is set to '0'.
Manual Channel Select Channel 2
Enable Auto Channel Select
Conversion Start is Automatic or Manual
Manual- or Auto-Trigger Mode
Ch 2
Ch 7
Ch 3
Ch 6
Ch 4
Ch 5
Figure 39. Auto Channel Select for the ADS8332
CCLK
EOC
(active low)
Channel #
1 CCLK Minimum
N-1
N
Figure 40. Channel-Number Update in Auto Channel Select Mode Timing
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
21
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
Start of a Conversion
The end of acquisition is the same as the start of a conversion. This process is initiated by bringing the CONVST
pin low for a minimum of 40ns. After the minimum requirement has been met, the CONVST pin can be brought
high. CONVST acts independently of FS/CS so it is possible to use one common CONVST for applications that
require simultaneous sample/hold with multiple converters. The ADS8331/32 switches from sample to hold mode
on the falling edge of the CONVST signal. The ADS8331/32 requires 18 conversion clock (CCLK) cycles to
complete a conversion. The conversion time is equivalent to 1500ns with a 12MHz internal clock. The minimum
time between two consecutive CONVST signals is 21 CCLKs.
A conversion can also be initiated without using CONVST if the ADS8331/32 is programmed for Auto-Trigger
mode (CFR_D9 = '0'). When the converter is configured in this mode, and with CFR_D8 = '0', the next
conversion is automatically started three conversion clocks (CCLK) after the end of a conversion. These three
conversion clocks (CCLK) are used for the acquisition time. In this case, the time to complete one acquisition
and conversion cycle is 21 CCLKs. Table 1 summarizes the different conversion modes.
Table 1. Different Types of Conversion
MODE
SELECT CHANNEL
Auto Channel Select
Automatic
Auto-Trigger Mode
No need to write channel number to CMR. Use internal sequencer for
ADS8331/32.
Manual
(1)
START CONVERSION
(1)
Start a conversion based on conversion
clock CCLK
Manual Channel Select
Manual-Trigger Mode
Write channel number to CMR
Start a conversion with CONVST
Auto channel select should be used with Auto-Trigger mode and TAG bit output enabled.
Status Output Pin (EOC/INT)
The status output pin is programmable. It can be used as an EOC output (CFR_D[7:6] = '11') where the low time
is equal to the conversion time. When the status pin is programmed as EOC and the polarity is set as active low,
the pin works in the following manner: the EOC output goes low immediately following CONVST going low with
Manual-Trigger mode enabled. EOC stays low throughout the conversion process and returns high when the
conversion has ended. If Auto-Trigger mode is enabled, the EOC output remains high for three conversion clocks
(CCLK) after the previous rising edge of EOC .
This status pin can also be used as an interrupt output, INT (CFR_D[7:6] = '10'), which is set low at the end of a
conversion, and is brought high (cleared) by the next read cycle. The polarity of this pin, whether used as EOC
or INT, is programmable through the CFR_D7 bit.
22
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
Power-Down Modes and Acquisition Time
There are three power-down modes that reduce power dissipation: Nap, Deep, and Auto-Nap. The first two, Nap
and Deep Power-Down modes, are enabled/disabled by bits CFR_D3 and CFR_D2, respectively, in the
Configuration register (see Table 5 for details).
Deep Power-Down mode provides maximum power savings. When this mode is enabled, the analog core in the
converter is shut down, and the analog supply current falls from 6.6mA (VA = 5.0V) to 1mA in 2ms. The wakeup
time from Deep Power-Down mode is 1ms. The device can wake up from Deep Power-Down mode by either
disabling this mode, issuing the wakeup command, loading the default value into the CFR, or performing a reset
(either with the software reset command, CFR_D0 bit, or the external reset). See Table 4 and Table 5 along with
the Reset Function section for further information.
In Nap Power-Down mode, the bias currents for the analog core of the device are significantly reduced. Because
the bias currents are not completely shut off, the ADS8331/32 can wake up from this power-down mode much
faster than from Deep Power-Down mode. After Nap Power-Down mode is enabled, the analog supply current
falls from 6.6mA (VA = 5.0V) to 0.39mA in 200ns. The wakeup time from this mode is three conversion clock
cycles (CCLK). The device can wake up from Nap Power-Down mode in the same manner as waking up from
Deep Power-Down mode.
The third power-down mode, Auto-Nap, is enabled/disabled by bit CFR_D4 in the Configuration register (see
Table 5 for details). Once this mode is enabled, the device is controlled by the digital core logic on the chip. The
device is automatically placed into Nap Power-Down mode after the next end of conversion (EOC). The analog
supply current falls from 6.6mA (VA = 5.0V) to 0.39mA in 200ns. A conversion start wakes up the device in three
conversion clock cycles. Issuing the wake-up command, loading the default value into the CFR, disabling
Auto-Nap Power-Down mode, issuing a manual channel select command, or resetting the device can wake the
ADS8331/32 from Auto-Nap Power-Down mode. A comparison of the three power-down modes is listed in
Table 2.
Table 2. Comparison of Power-Down Modes
POWER
CONSUMPTION
(VA = 5.0V)
POWER-DOWN
BY:
POWER-DOWN TIME
WAKEUP BY:
WAKEUP TIME
Normal operation
6.6mA
—
—
—
—
—
Deep power-down
1mA
Setting CFR_D2
2ms
Wakeup command 1011b
1ms
Set CFR_D2
Nap power-down
0.39mA
Setting CFR_D3
200ns
Wakeup command 1011b
3 CCLKs
Set CFR_D3
0.39mA
EOC (end of
conversion)
200ns
CONVST, any channel select command, default
command 1111b, or wakeup command 1011b.
3 CCLKs
Set CFR_D4
TYPE OF
POWER-DOWN
Auto-Nap
power-down
ENABLE
The default acquisition time is three conversion clock (CCLK) cycles. Figure 41 shows the timing diagram for
CONVST, EOC, and auto-nap power-down signals in Manual-Trigger mode. As shown in the diagram, the device
wakes up after a conversion is triggered by the CONVST pin going low. However, a conversion is not yet started
at this time. The conversion start signal to the analog core of the chip is internally generated no less than six
conversion clock (CCLK) cycles later, to allow at least three CCLKs for wake up and three CCLKs for acquisition.
The ADS8331/32 enters Nap Power-Down mode one conversion cycle after the end of conversion (EOC).
CCLK
CONVST
CONVST_OUT
(internal)
3 + 3 = 6 Cycles
1 Cycle
NAP_ACTIVE
(internal)
EOC
(active low)
Figure 41. Timing for CONVST, EOC, and Auto-Nap Power-Down Signals in Manual-Trigger Mode (Three
Conversion Clock Cycles for Acquisition)
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
23
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
The ADS8331/32 can support sampling rates of up to 500kSPS in Auto-Trigger mode. This rate is selectable by
programming the CFR_D8 bit in the Configuration register. In 500kSPS mode, consecutive conversion start
pulses to the analog core are generated 21 conversion clock cycles apart. In 250kSPS mode, consecutive
conversion-start pulses are 42 conversion clock cycles apart. The Nap and Deep Power-Down modes are
available with either sampling rate; however, Auto-Nap mode is available only with a sampling rate of 250kSPS
when Auto-Trigger mode is enabled. The analog core cannot be powered down when the Auto-Nap mode
sampling rate is 500kSPS because at that rate, there is no period of time when the analog core is not actively
being used.
Figure 42 shows the timing diagram for conversion start and auto-nap power-down signals for a 250kSPS
sampling rate in Auto-Trigger mode. For a 16-bit ADC output word, consecutive new conversion start pulses are
generated 2 × (18 + 3) cycles apart. NAP_ACTIVE (the signal to power down the analog core in Nap and
Auto-Nap modes) goes low six (3 + 3) conversion clock cycles before the conversion start falling edge, thus
powering up the analog core. It takes three conversion clock cycles after NAP_ACTIVE goes low to power up the
analog core. The analog core is powered down a cycle after the end of a conversion. For a 16-bit ADC with a
500kSPS sampling rate and three conversion clock cycle sampling, consecutive conversion start pulses are
generated 21 conversion clock cycles apart.
1
2
3
19
20
21
37
38
42
43
CCLK
CONVST_OUT
(internal)
EOC
(active low)
NAP_ACTIVE
(internal)
Figure 42. Timing for Conversion Start and Auto-Nap Power-Down Signals in Auto-Trigger Mode
(250kSPS Sampling and Three Conversion Clock Cycles for Acquisition)
Timing diagrams for reading from the ADS8331/32 with various trigger and power-down modes are shown in
Figure 43 through Figure 45. The total (acquisition + conversion) times for the different trigger and power-down
modes are listed in Table 3.
Table 3. Total Acquisition + Conversion Times
MODE
Auto-Trigger at 500kSPS
= 21 CCLK
Manual-Trigger
≥ 21 CCLK
Manual-Trigger with Deep Power-Down
≥ 4 SCLK + 1ms + 3 CCLK + 18 CCLK + 16 SCLK + 2ms
Manual-Trigger with Nap Power-Down
≥ 4 SCLK + 3 CCLK + 3 CCLK + 18 CCLK + 16 SCLK + 200ns
Manual-Trigger with Auto-Nap Power-Down
24
ACQUISITION + CONVERSION TIME
Submit Documentation Feedback
≥ 4 SCLK + 3 CCLK + 3 CCLK + 18 CCLK + 1 CCLK + 200ns (using wakeup to resume)
≥ 3 CCLK + 3 CCLK + 18 CCLK + 1 CCLK + 200ns (using CONVST to resume)
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
EOS
EOC
EOS
EOC
(active low)
Sample (N + 1)
Conversion N
tH2
Read While Converting
CS
EOC
(N+1)
N
CONVST
Conversion (N + 1)
tSU1
Read Result (N - 1)
Read While Sampling
tSU2
tH1
CS
Read Result N
Figure 43. Read While Converting vs Read While Sampling (Manual-Trigger Mode)
BLANKSPACE
Wakeup
Sample N
Conversion N
³ 3 CCLK
= 18 CCLK
Read Result
(N - 1)
Note
(2)
Power-Down Wakeup
Sample (N + 1)
Conversion (N + 1)
³ 3 CCLK
= 18 CCLK
Note
(2)
Read Result
(N - 1)
Note
(1)
Power-Down
tH2
Note
(3)
Note
(2)
Note
(3)
Note
(2)
Read Result
N
tSU2
Read While Sampling
CS
Note
(1)
tH2
Read While Converting
CS
EOS
EOC
EOS
Converter State
EOC
(N+1)
N
CONVST
Note
(3)
tSU2
Read Result
N
(1)
Converter is in acquisition mode between end of conversion and activation of Nap or Deep Power-Down mode.
(2)
Command on SDI pin to wake up converter (minimum of four SCLKs).
(3)
Command on SDI pin to place converter into Nap or Deep Power-Down mode (minimum of 16 SCLKs).
Note
(3)
Figure 44. Read While Converting vs Read While Sampling with Nap or Deep Power-Down
(Manual-Trigger Mode)
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
25
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
MANUAL TRIGGER CASE 1 (Wakeup Using CONVST):
tWL1
(N+1)
N
CONVST
Converter State
Wakeup
Sample N
Conversion N
³ 3 CCLK
= 18 CCLK
³ 6 CCLK
Note
(1)
tH2
Read While Converting
Power-Down Wakeup
Sample (N + 1)
Conversion (N + 1)
³ 3 CCLK
= 18 CCLK
³ 6 CCLK
tSU1
tSU1
tSU2
Read Result
N
Read Result
(N - 1)
CS
Power-Down
Read Result
N
tSU2
Read While Sampling
Note
(1)
tH2
Read Result
(N - 1)
CS
EOC
EOS
EOS
EOC
EOC
(active low)
MANUAL TRIGGER CASE 2 (Wakeup Using Wakeup Command):
tWL1
(N+1)
N
CONVST
Converter State
Wakeup
Sample N
Conversion N
³ 3 CCLK
= 18 CCLK
tH2
Read While Converting
CS
Power-Down Wakeup
Conversion (N + 1)
³ 3 CCLK
= 18 CCLK
Read Result
(N - 1)
Note
(1)
tH2
Note
(2)
Power-Down
tSU1
Read Result
N
tSU2
Note
(2)
EOC
Sample (N + 1)
tSU1
Read Result
(N - 1)
Note
(2)
Read While Sampling
CS
Note
(1)
EOS
EOS
EOC
EOC
(active low)
tSU2
Read Result
N
Note
(2)
(1)
Time between end of conversion and Nap Power-Down mode is 1 CCLK.
(2)
Command on SDI to wake up converter (minimum of four SCLKs).
Figure 45. Read While Converting vs Read While Sampling with Auto-Nap Power-Down
26
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
DIGITAL INTERFACE
The serial interface is designed to accommodate the latest high-speed processors with an SCLK frequency of up
to 40MHz (VA = VBD = 5.0V). Each cycle starts with the falling edge of FS/CS. The internal data register
content, which is made available to the output register at the end of conversion, is presented on the SDO output
pin on the falling edge of FS/CS. The first bit is the most significant bit (MSB). The output data bits are valid on
the falling edge of SCLK with the tD2 delay (see the Timing Characteristics)so that the host processor can read
the data on the falling edge. Serial data input is also read on the falling edge of SCLK.
The complete serial I/O cycle starts after the falling edge of FS/CS and ends 16 falling edges of SCLK later (see
NOTE). The serial interface works with CPOL = '1', CPHA = '0'. This setting means the falling edge of FS/CS
may fall while SCLK is high. The same timing relaxation applies to the rising edge of FS/CS where SCLK may be
high or low as long as the last SCLK falling edge happens before the rising edge of FS/CS.
NOTE
There are cases where a cycle can be anywhere from 4 SCLKs up to 24 SCLKs,
depending on the read mode combination. See Table 4 for details.
Internal Register
The internal register consists of two parts: four bits for the Command register (CMR) and 12 bits for the
Configuration register (CFR).
Table 4. Command Set Defined by Command Register (CMR) (1)
(1)
(2)
COMMAND
D[11:0]
WAKE UP
FROM
AUTO-NAP
MINIMUM
SCLKs
REQUIRED
R/W
D[15:12]
HEX
0000b
0h
Select analog input channel 0
Don't care
Y
4
W
0001b
1h
Select analog input channel 1
Don't care
Y
4
W
0010b
2h
Select analog input channel 2
Don't care
Y
4
W
0011b
3h
Select analog input channel 3
Don't care
Y
4
W
0100b
4h
Select analog input channel 4 (2)
Don't care
Y
4
W
0101b
5h
Select analog input channel 5 (2)
Don't care
Y
4
W
0110b
6h
Select analog input channel 6
(2)
Don't care
Y
4
W
0111b
7h
Select analog input channel 7 (2)
Don't care
Y
4
W
1000b
8h
Reserved
Reserved
—
—
—
1001b
9h
Reserved
Reserved
—
—
—
1010b
Ah
Reserved
Reserved
—
—
—
1011b
Bh
Wake up
Don't care
Y
4
W
1100b
Ch
Read CFR
Don't care
—
16
R
1101b
Dh
Read data
Don't care
—
16
R
1110b
Eh
Write CFR
CFR Value
—
16
W
1111b
Fh
Default mode
(load CFR with default value)
Don't care
Y
4
W
The first four bits from SDO after the falling edge of FS/CS are the four MSBs from the previous conversion result. The next 12 bits from
SDO are the contents of the CFR.
These commands apply only to the ADS8332; they are reserved (not availble) for the ADS8331.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
27
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
WRITING TO THE CONVERTER
There are two different types of writes to the register: a 4-bit write to the CMR and a full 16-bit write to the CMR
plus CFR. The command set is listed in Table 4 and the configuration register map is listed in Table 5. A simple
command requires only four SCLKs; the write takes effect on the fourth falling edge of SCLK. A 16-bit write or
read takes at least 16 SCLKs (see Table 7 for exceptions that require more than 16 SCLKs).
Configuring the Converter and Default Mode
The converter can be configured with command 1110b (write to the CFR) or command 1111b (default mode). A
write to the CFR requires a 4-bit command followed by 12 bits of data. A 4-bit command takes effect on the
fourth falling edge of SCLK. A write to the CFR takes effect on the 16th falling edge of SCLK.
The CFR default value for each bit is '1'. The default values are applied to the CFR after issuing command 1111b
or when the device is reset with a power-on reset (POR), software reset, or external reset using the RESET pin
(see the Reset Function section).
The communication protocol of the ADS8331/32 is full duplex. That is, data are transmitted to and from the
device simultaneously. For example, the input mux channel can be changed via the SDI pin while data are being
read via the SDO pin. All commands, except Read CFR, output conversion data on the SDO pin. If a Read CFR
command is issued, the Read Data command can then be used to read back the conversion result.
READING THE CONFIGURATION REGISTER
The host processor can read back the value programmed in the CFR by issuing command 1100b. The timing is
similar to reading a conversion result except CONVST is not used. There is also no activity on the EOC/INT pin.
The CFR value readback contains the first four bits (MSBs) of the previous conversion data plus the 12-bit CFR
contents.
Table 5. Configuration Register (CFR) Map
CFR SDI BIT
(Default = FFFh)
DEFINITION
BIT = '0'
Channel select mode
D11
28
BIT = '1'
Manual channel select enabled. Use channel Auto channel select enabled. Channels are
select commands to access a desired
sampled and converted sequentially until the
channel.
cycle after this bit is set to 0.
D10
Conversion clock (CCLK) source select
D9
Trigger (conversion start) select: start
Auto-Trigger: conversions automatically start
conversion at the end of sampling (EOS). If
three conversion clocks after EOC at
D9 = '0' and D8 = '0', the D4 setting is
500kSPS
ignored.
D8
Sample rate for Auto-Trigger mode
500kSPS (21 CCLKs)
250kSPS (42 CCLKs)
D7
Pin 10 polarity select when used as an
output (EOC/INT)
EOC/INT active high
EOC/INT active low
D6
Pin 10 function select when used as an
output (EOC/INT)
Pin used as INT
Pin used as EOC
D5
Pin 10 I/O select for daisy-chain mode
operation
Pin 10 is used as CDI input
(daisy-chain mode enabled)
Pin 10 is used as EOC/INT output
D4
Auto-Nap Power-Down enable/disable.
This bit setting is ignored if D9 = '0' and D8
='0'.
Auto-Nap Power-Down mode enabled (not
activated)
Auto-Nap Power-Down mode disabled
D3
Nap Power-Down. This bit is set to 1
automatically by wake-up command.
Nap Power-Down enabled
Nap Power-Down disabled
(resume normal operation)
D2
Deep Power-Down. This bit is set to 1
automatically by wake-up command.
Deep Power-Down enabled
Deep Power-Down disabled
(resume normal operation)
D1
TAG bit output enable
TAG bit output disabled
TAG bit output enabled. TAG bits appear
after conversion data
D0
Software reset
System reset, returns to '1' automatically
Normal operation
Submit Documentation Feedback
Conversion clock (CCLK) = SCLK/2
Conversion clock (CCLK) = internal OSC
Manual-Trigger: conversions manually start
on falling edge of CONVST
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
READING THE CONVERSION RESULT
The conversion result is available to the input of the output data register (ODR) at EOC and presented to the
output of the output register at the next falling edge of FS/CS. The host processor can then shift the data out via
the SDO pin at any time except during the quiet zone. This duration is 20ns before and 20ns after the end of
sampling (EOS) period. End of sampling (EOS) is defined as the falling edge of CONVST when Manual-Trigger
mode is used or the end of the third conversion clock (CCLK) after EOC if Auto-Trigger mode is used.
The falling edge of FS/CS should not be placed at the precise moment at the end of a conversion (by default
when EOC goes high). Otherwise, the data could be corrupt. If FS/CS is placed before the end of a conversion,
the previous conversion result is read. If FS/CS is placed after the end of a conversion, the current conversion
result is read.
The conversion result is 16-bit data in straight binary format as shown in Table 6. Generally 16 SCLKs are
necessary, but there are exceptions when more than 16 SCLKs are required (see Table 7). Data output from the
serial output (SDO) is left-adjusted MSB first. The trailing bits are filled with three TAG bits first (if enabled) plus
all '0's. SDO remains low until FS/CS is brought high again.
SDO is active when FS/CS is low. The rising edge of FS/CS 3-states the SDO output.
NOTE
Whenever SDO is not in 3-state (that is, when FS/CS is low and SCLK is running), a
portion of the conversion result is output at the SDO pin. The number of bits depends on
how many SCLKs are supplied. For example, a manual channel select command cycle
requires 4 SCLKs. Therefore, four MSBs of the conversion result are output at SDO. The
exception is when SDO outputs all '1's during the cycle immediately after any reset (POR,
software reset, or external reset).
If SCLK is used as the conversion clock (CCLK) and a continuous SCLK is used, it is not possible to clock out all
16 bits from SDO during the sampling time (6 SCLKs) because of the quiet zone requirement. In this case, it is
better to read the conversion result during the conversion time (36 SCLKs or 48 SCLKs in Auto-Nap mode).
Table 6. Ideal Input Voltages and Output Codes
DESCRIPTION
Full-scale range
Least significant bit (LSB)
ANALOG VALUE
DIGITAL OUTPUT
VREF
STRAIGHT BINARY
VREF/65536
BINARY CODE
HEX CODE
Full-scale
VREF – 1 LSB
1111 1111 1111 1111
FFFF
Midscale
VREF/2
1000 0000 0000 0000
8000
VREF/2– 1 LSB
0111 1111 1111 1111
7FFF
0V
0000 0000 0000 0000
0000
Midscale – 1 LSB
Zero
TAG Mode
The ADS8331/32 includes a TAG feature that can be used to indicate which channel sourced the converted
result. If TAG mode is enabled, three address bits are added after the LSB of the conversion data is read out
from SDO to indicate which channel corresponds to the result. These address bits are '000' for channel 0, '001'
for channel 1, '010' for channel 2, '011' for channel 3, '100' for channel 4, '101' for channel 5, '110' for channel 6,
and '111' for channel 7. The converter requires at least 19 SCLKs when TAG mode is enabled in order to
transfer the 16-bit conversion result and the three TAG bits.
Daisy-Chain Mode
The ADS8331/32 can operate as a single converter or in a system with multiple converters. System designers
can take advantage of the simple, high-speed, SPI-compatible serial interface by cascading converters in a
single chain when multiple converters are used. The CFR_D5 bit in the Configuration register is used to
reconfigure the EOC/INT status pin as the chain data input (CDI) pin, a secondary serial data input, for the
conversion result from an upstream converter. This configuration is called daisy-chain mode operation. A typical
connection of three converters in daisy-chain mode is shown in Figure 46.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
29
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
MICROCONTROLLER
INT
CS1
CS2
SDI SCLK CONVST
CS
SDI SCLK
CS
ADS8331/32
#1
SDO
EOC/INT
CS3
SDO SCLK
CONVST
SDI SCLK
CS
ADS8331/32
#2
CDI
Program Device #1: CFR_D5 = ‘1’
SDO
SDI
CONVST
ADS8331/32
#3
CDI
SDO
Program Devices #2 and #3: CFR_D5 = ‘0’
Figure 46. Multiple Converters Connected Using Daisy-Chain Mode
When multiple converters are used in daisy-chain mode, the first converter is configured in regular mode while
the rest of the converters downstream are configured in daisy-chain mode. When a converter is configured in
daisy-chain mode, the CDI input data go straight to the output register. Therefore, the serial input data passes
through the converter with either a 16 SCLK (if the TAG feature is disabled) or 24 SCLK delay, as long as CS is
active. See Figure 47 for detailed timing. In this timing diagram, the conversion in each converter is performed
simultaneously.
Manual Trigger, Read While Sampling
(Use internal CCLK, EOC active low, and TAG mode disabled)
Conversion N
EOS
EOC
EOC #1
(active low)
EOS
CONVST #1
CONVST #2
CONVST #3
tSAMPLE1 = 3 CCLK min
tCONV = 18 CCLK
tSU2
CS #1
SCLK #1
SCLK #2
SCLK #3
SDO #1
CDI #2
1. . . . . . . . . . . . . .16
High-Z
1. . . . . . . . . . . . . .16
1. . . . . . . . . . . . . .16
High-Z
Conversion N
from Device #1
tSU2
CS #2
CS #3
SDO #2
CDI #3
SDO #3
SDI #1
SDI #2
SDI #3
High-Z
High-Z
Don't Care
High-Z
Conversion N
from Device #2
Conversion N
from Device #1
Conversion N
from Device #3
Conversion N
from Device #2
Conversion N
from Device #1
Read Data
Read Data
Configure
High-Z
Don't Care
Figure 47. Simplified Dasiy-Chain Mode Timing with Shared CONVST and Continuous CS
The multiple CS signals must be handled with care when the converters are operating in daisy-chain mode. The
different chip select signals must be low for the entire data transfer (in this example, 48 bits for three
conversions). The first 16-bit word after the falling chip select is always the data from the chip that received the
chip select signal.
30
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
Case 1: If chip select is not toggled (CS stays low), the next 16 bits of data are from the upstream converter, and
so on. This configuration is shown in Figure 47.
Case 2: If the chip select is toggled during a daisy-chain mode data transfer cycle, as illustrated in Figure 48, the
same data from the converter are read out again and again in all three discrete 16-bit cycles. This state is not a
desired result.
Manual Trigger, Read While Sampling
(Use internal CCLK, EOC active low, and TAG mode disabled)
Conversion N
EOS
EOC
EOC #1
(active low)
EOS
CONVST #1
CONVST #2
CONVST #3
tCONV = 18 CCLK
tWH1
tSAMPLE1 = 3 CCLK min
tWH1
tSU2
CS #1
SCLK #1
SCLK #2
SCLK #3
SDO #1
CDI #2
1. . . . . . . . . . . . . .16
High-Z
Conversion N
from Device #1
1. . . . . . . . . . . . . .16
High-Z
tWH1
Conversion N
from Device #1
1. . . . . . . . . . . . . .16
High-Z
tWH1
Conversion N
from Device #1
High-Z
tSU2
CS #2
CS #3
SDO #2
CDI #3
SDO #3
SDI #1
SDI #2
SDI #3
High-Z
High-Z
Don't Care
Conversion N
from Device #2
Conversion N
from Device #3
Configure
High-Z
High-Z
Don't Care
Conversion N
from Device #2
Conversion N
from Device #3
Read Data
High-Z
High-Z
Don't Care
Conversion N
from Device #2
Conversion N
from Device #3
Read Data
High-Z
High-Z
Don't Care
Figure 48. Simplified Daisy-Chain Mode Timing with Shared CONVST and Noncontinuous CS
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
31
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
Figure 49 shows a slightly different scenario where CONVST is not shared with the second converter. Converters
#1 and #3 have the same CONVST signal. In this case, converter #2 simply passes previous conversion data
downstream.
Manual Trigger, Read While Sampling
(Use internal CCLK, EOC active low, and TAG mode disabled)
CONVST #1
CONVST #3
Conversion N
EOS
EOS
EOC #1
(active low)
EOC
CONVST #2
tSAMPLE1 = 3 CCLK min
tCONV = 18 CCLK
tSU2
CS #1
SCLK #1
SCLK #2
SCLK #3
SDO #1
CDI #2
1. . . . . . . . . . . . . .16
High-Z
1. . . . . . . . . . . . . .16
1. . . . . . . . . . . . . .16
High-Z
Conversion N
from Device #1
tSU2
CS #2
CS #3
SDO #2
CDI #3
SDO #3
SDI #1
SDI #2
SDI #3
(1)
High-Z
High-Z
High-Z
Conversion (N - 1)
from Device #2(1)
Conversion N
from Device #1
Conversion N
from Device #3
Conversion (N - 1)
from Device #2(1)
Conversion N
from Device #1
Read Data
Read Data
Don't Care
Configure
High-Z
Don't Care
Data from device #2 is from previous converison.
Figure 49. Simplified Daisy-Chain Mode Timing with Separate CONVST and Continuous CS
The number of SCLKs required for a serial read cycle depends on the combination of different read modes, TAG
mode, daisy-chain mode, and the manner in which a channel is selected (for example, Auto Channel Select
mode). The required number of SCLKs for different readout modes are listed in Table 7.
Table 7. Required SCLKs For Different Readout Mode Combinations
DAISY-CHAIN MODE
CFR_D5
TAG MODE
CFR_D1
NUMBER OF SCLK CYCLES
PER SPI READ
1
0
16
1
1
≥ 19
0
0
16
None
0
1
24
TAG bits plus 5 zeros
32
Submit Documentation Feedback
TRAILING BITS
None
TAG bits plus up to 5 zeros
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
SCLK skew between converters in a daisy-chain configuration can affect the maximum frequency of SCLK. The
skew can also be affected by supply voltage and loading. It may be necessary to slow down the SCLK when the
devices are configured in daisy-chain mode.
RESET FUNCTION
The ADS8331/32 can be reset with three different methods: internal POR, software reset, and external reset
using the RESET pin.
The internal POR circuit is activated when power is initially applied to the converter. This internal circuit
eliminates the need for commands to be sent to the converter after power-on in order to set the default mode of
operation (see the Power-On Sequence Timing section for further details).
Software reset can be used to place the converter in the default mode by setting the CFR_D0 bit to '0' in the
Configuration register (see Table 5). This bit is automatically returned to '1' (default) after the converter is reset.
This reset method is useful in systems that cannot dedicate a separate control signal to the RESET pin. In these
situations, the RESET pin must be connected to VBD in order for the ADS8331/32 to operate properly.
If communication in the system becomes corrupted and a software reset cannot be issued, the RESET pin can
be used to reset the device manually. In order to reset the device and return the device to default mode, this pin
must held low for a minimum of 25ns.
After the ADS8331/32 detects a reset condition, the minimum time before the device can be reconfigured by
FS/CS going low and data clocking in on SDI is 2ms.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
33
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
APPLICATION INFORMATION
TYPICAL CONFIGURATION EXAMPLE
Figure 50 illustrates a typical circuit configuration using the ADS8331/32.
Analog +5V
4.7mF
AGND
External
Reference
Input
22mF
Analog Input
AGND
VA
REF+ REF- AGND
MUXOUT ADCIN INX COM
Interface
Supply
+1.8V
FS/CS
SDO
SDI
SCLK
4.7mF
DGND
Host
Processor
ADS8331/32
VBD
CONVST
EOC/INT
Figure 50. Typical Circuit Configuration
POWER-ON SEQUENCE TIMING
During power-on of the ADS8331/32, the digital interface supply voltage (VBD) should not exceed the analog
supply voltage (VA). This condition is specified in the Power-Supply Requirements section of the Electrical
Characteristics tables. If the analog and digital interface supplies for the converter are not generated by a single
voltage source, it is recommended to power-on the analog supply and wait for it to reach its final value before the
digital interface supply is activated. Furthermore, the voltages applied to the analog input pins (INX, ADCIN) and
digital input pins (RESET, FS/CS, SCLK, SDI, and CONVST) should not exceed the voltages on VA and VBD,
respectively, during the power-on sequence. This requirement prevents these input pins from powering the
ADS8331/32 through the ESD protection diodes/circuitry, and causing an increase in current consumption, until
both supplies are fully powered (see the Electrical Characteristics and Figure 34 for further details).
Communication with the ADS8331/32, such as initiating a conversion with CONVST or writing to the
Configuration register, should not occur for a minimum of 2ms after the analog and digital interface supplies have
finished the power-on sequence and reached the respective final values in the system. This time is required for
the internal POR to activate and place the digital core of the device into the default mode of operation. This
minimum delay time must also be adhered to whenever a reset condition occurs (see the Reset Function section
for additional information).
34
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
ADS8331
ADS8332
www.ti.com
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
LAYOUT
For optimum performance, care should be taken with the physical layout of the ADS8331/32 circuitry. This
consideration is particularly true if the reference voltage is low and/or the conversion rate is high. With a
conversion clock of 12MHz, the ADS8331/32 makes a bit decision every 83ns. That is, for each subsequent bit
decision, the capacitor array must be switched and charged, and the input to the comparator settled to a 16-bit
level, all within one conversion clock cycle.
The basic SAR architecture is sensitive to spikes on the power supply, reference, and ground connections that
occur just prior to latching the comparator output. Thus, during any single conversion for an n-bit SAR converter,
there are n windows in which large external transient voltages can easily affect the conversion result. Such
spikes might originate from switching power supplies, digital logic, and high-power devices, to name a few
potential sources. This particular source of error can be very difficult to track down if the glitch is almost
synchronous to the converter CCLK signal because the phase difference between the two changes with time and
temperature, causing sporadic misoperation.
With this possibility in mind, power to the ADS8331/32 should be clean and well-bypassed. A 0.1mF ceramic
bypass capacitor should be placed as close as possible to the ADS8331/32 package. In addition, a 1mF to 10mF
capacitor and a 5Ω or 10Ω series resistor may be used to low-pass filter a noisy supply.
The reference should be similarly bypassed with a 22mF capacitor. Again, a series resistor and large capacitor
can be used to low-pass filter the reference voltage. If the reference voltage originates from an op amp, make
sure that the op amp can drive the bypass capacitor without oscillation (the series resistor can help in this case).
Although the ADS8331/32 draws very little current from the reference on average, there can still be
instantaneous current demands placed on the external input and reference circuitry.
The OPA365 or OPA211 from Texas Instrumets provide optimum performance for buffering the signal inputs; the
OPA350 can be used to effectively buffer the reference input.
Also, keep in mind that the ADS8331/32 offers no inherent rejection of noise or voltage variation in regards to the
reference input. This consideration is of particular concern when the reference input is tied to the power supply.
Any noise and ripple from the supply will appear directly in the digital results. While high-frequency noise can be
filtered, voltage variation resulting from the line frequency (50Hz or 60Hz) can be difficult to remove.
The AGND pin on the ADS8331/32 should be placed on a clean ground point. In many cases, this location is the
analog ground. Avoid connecting the AGND pin too close to the grounding point for a microprocessor,
microcontroller, or digital signal processor. If needed, run a ground trace directly from the converter to the
power-supply connection point. The ideal layout includes an analog ground plane for the converter and
associated analog circuitry.
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
Submit Documentation Feedback
35
ADS8331
ADS8332
SBAS363B – DECEMBER 2009 – REVISED DECEMBER 2010
www.ti.com
REVISION HISTORY
NOTE: Page numbers from previous revisions may differ from the page numbers in the current version.
Changes from Revision A (November 2010) to Revision B
•
Page
Deleted Ordering Information table ....................................................................................................................................... 2
Changes from Original (December 2009) to Revision A
Page
•
Changed two part numbers for 500kSPS, 14-Bit Pseudo-Diff converter in SAR Converter Family table ............................ 1
•
Deleted availability date for release of TSSOP package ...................................................................................................... 1
•
Changed BDGND to DGND in Absolute Maximum Ratings ................................................................................................. 2
•
Deleted Aperture Delay, Aperture Jitter, Step Response, and Overvoltage Recovery parameters from 2.7V table ........... 3
•
Changed Input Leakage Current parameter for 2.7V table .................................................................................................. 3
•
Changed Offset Error Matching parameter for 2.7V table .................................................................................................... 3
•
Changed High-Level Input Voltage parameter and values for 2.7V table ............................................................................ 4
•
Changed Low-Level Input Voltage parameter and values for 2.7V table ............................................................................. 4
•
Changed Input Current parameter values from –50 (min) and 50 (max) to –1 (min) and 1 (max) for 2.7V table ................ 4
•
Changed Power Dissipation maximum value from 18.2 to 18.6 for 2.7V table .................................................................... 4
•
Deleted Aperture Delay, Aperture Jitter, Step Response, and Overvoltage Recovery parameters from 5V table .............. 5
•
Changed Input Leakage Current parameter for 5V table ..................................................................................................... 5
•
Changed Offset Error Matching parameter for 5V table ....................................................................................................... 5
•
Changed High-Level Input Voltage parameter and values for 5V table ............................................................................... 6
•
Changed Low-Level Input Voltage parameters and values for 5V table .............................................................................. 6
•
Changed Input Current parameter values from –50 (min) and 50 (max) to –1 (min) and 1 (max) for 5V table ................... 6
•
Changed 2.7V Timing Characteristics table ......................................................................................................................... 7
•
Changed 5V Timing Characteristics table ............................................................................................................................ 8
•
Changed Figure 2 ................................................................................................................................................................. 9
•
Changed Figure 3 ................................................................................................................................................................. 9
•
Changed Figure 34 ............................................................................................................................................................. 18
•
Added new paragraph to the end of the Configuring the Converter and Default Mode section ......................................... 28
•
Deleted Figure 50 and changed text in first paragraph ...................................................................................................... 33
•
Changed text in last sentence of first paragraph in Power-On Sequence Timing section ................................................. 34
36
Submit Documentation Feedback
Copyright © 2009–2010, Texas Instruments Incorporated
Product Folder Link(s): ADS8331 ADS8332
PACKAGE OPTION ADDENDUM
www.ti.com
3-Jan-2011
PACKAGING INFORMATION
Orderable Device
(1)
Status
(1)
Package Type Package
Drawing
Pins
Package Qty
Eco Plan
(2)
Lead/
Ball Finish
MSL Peak Temp
(3)
Samples
(Requires Login)
ADS8331IBPW
ACTIVE
TSSOP
PW
24
60
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8331IBPWR
ACTIVE
TSSOP
PW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8331IBRGER
ACTIVE
VQFN
RGE
24
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8331IBRGET
ACTIVE
VQFN
RGE
24
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Contact TI Distributor
or Sales Office
ADS8331IPW
ACTIVE
TSSOP
PW
24
60
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8331IPWR
ACTIVE
TSSOP
PW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8331IRGER
ACTIVE
VQFN
RGE
24
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8331IRGET
ACTIVE
VQFN
RGE
24
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8332IBPW
ACTIVE
TSSOP
PW
24
60
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8332IBPWR
ACTIVE
TSSOP
PW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8332IBRGER
ACTIVE
VQFN
RGE
24
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8332IBRGET
ACTIVE
VQFN
RGE
24
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8332IPW
ACTIVE
TSSOP
PW
24
60
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
ADS8332IPWR
ACTIVE
TSSOP
PW
24
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8332IRGER
ACTIVE
VQFN
RGE
24
3000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Purchase Samples
ADS8332IRGET
ACTIVE
VQFN
RGE
24
250
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Request Free Samples
The marketing status values are defined as follows:
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com
3-Jan-2011
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
1-Jan-2011
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
ADS8331IBPWR
TSSOP
PW
24
2000
330.0
16.4
6.95
8.3
1.6
8.0
16.0
Q1
ADS8331IBRGER
VQFN
RGE
24
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8331IBRGET
VQFN
RGE
24
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8331IPWR
TSSOP
PW
24
2000
330.0
16.4
6.95
8.3
1.6
8.0
16.0
Q1
ADS8331IRGER
VQFN
RGE
24
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8331IRGET
VQFN
RGE
24
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8332IBPWR
TSSOP
PW
24
2000
330.0
16.4
6.95
8.3
1.6
8.0
16.0
Q1
ADS8332IBRGER
VQFN
RGE
24
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8332IBRGET
VQFN
RGE
24
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8332IPWR
TSSOP
PW
24
2000
330.0
16.4
6.95
8.3
1.6
8.0
16.0
Q1
ADS8332IRGER
VQFN
RGE
24
3000
330.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
ADS8332IRGET
VQFN
RGE
24
250
180.0
12.4
4.25
4.25
1.15
8.0
12.0
Q2
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
1-Jan-2011
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
ADS8331IBPWR
ADS8331IBRGER
TSSOP
PW
24
2000
346.0
346.0
33.0
VQFN
RGE
24
3000
346.0
346.0
29.0
ADS8331IBRGET
VQFN
RGE
24
250
190.5
212.7
31.8
ADS8331IPWR
TSSOP
PW
24
2000
346.0
346.0
33.0
ADS8331IRGER
VQFN
RGE
24
3000
346.0
346.0
29.0
ADS8331IRGET
VQFN
RGE
24
250
190.5
212.7
31.8
ADS8332IBPWR
TSSOP
PW
24
2000
346.0
346.0
33.0
ADS8332IBRGER
VQFN
RGE
24
3000
346.0
346.0
29.0
ADS8332IBRGET
VQFN
RGE
24
250
190.5
212.7
31.8
ADS8332IPWR
TSSOP
PW
24
2000
346.0
346.0
33.0
ADS8332IRGER
VQFN
RGE
24
3000
346.0
346.0
29.0
ADS8332IRGET
VQFN
RGE
24
250
190.5
212.7
31.8
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products
Applications
Audio
www.ti.com/audio
Communications and Telecom www.ti.com/communications
Amplifiers
amplifier.ti.com
Computers and Peripherals
www.ti.com/computers
Data Converters
dataconverter.ti.com
Consumer Electronics
www.ti.com/consumer-apps
DLP® Products
www.dlp.com
Energy and Lighting
www.ti.com/energy
DSP
dsp.ti.com
Industrial
www.ti.com/industrial
Clocks and Timers
www.ti.com/clocks
Medical
www.ti.com/medical
Interface
interface.ti.com
Security
www.ti.com/security
Logic
logic.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Power Mgmt
power.ti.com
Transportation and
Automotive
www.ti.com/automotive
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
Wireless
www.ti.com/wireless-apps
RF/IF and ZigBee® Solutions
www.ti.com/lprf
TI E2E Community Home Page
e2e.ti.com
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2011, Texas Instruments Incorporated
Similar pages