Dallas DS1005M-60 5-tap silicon delay line Datasheet

DS1005
5-Tap Silicon Delay Line
www.dalsemi.com
FEATURES
All-silicon time delay
5 taps equally spaced
Delay tolerance ±2 ns or ±3%, whichever is
greater
Stable and precise over temperature and
voltage range
Leading and trailing edge accuracy
Economical
Auto-insertable, low profile
Standard 14-pin DIP, 8-pin DIP, or 16-pin
SOIC
Tape and reel available for surface-mount
Low-power CMOS
TTL/CMOS compatible
Vapor phase, IR and wave solderability
Custom delays available
Quick turn prototypes
Extended temperature range available
PIN ASSIGNMENT
IN
1
14
VCC
IN
1
16
VCC
NC
2
13
NC
NC
2
15
NC
NC
3
12
TAP 1
NC
3
14
NC
TAP 2
4
11
NC
TAP 2
4
13
TAP 1
NC
5
10
TAP 3
NC
5
12
NC
TAP 4
6
9
NC
TAP 4
6
11
TAP 3
GND
7
8
TAP 5
NC
7
10
NC
DS1005 14-Pin DIP (300-mil)
See Mech. Drawings Section
GND
8
9
TAP 5
DS1005S 16-Pin SOIC
(300-mil)
See Mech. Drawings Section
IN
1
8
VCC
TAP 2
2
7
TAP 1
TAP 4
3
6
TAP 3
GND
4
5
TAP 5
DS1005M 8-Pin DIP (300-mil)
See Mech. Drawings Section
PIN DESCRIPTION
TAP 1-TAP 5
VCC
GND
NC
IN
- TAP Output Number
- +5 Volts
- Ground
- No Connection
- Input
DESCRIPTION
The DS1005 5-Tap Silicon Delay Line provides five equally spaced taps with delays ranging from 12 ns
to 250 ns, with an accuracy of ±2 ns or ±3%, whichever is greater. This device is offered in a standard 14pin DIP, making it compatible with existing delay line products. Space-saving 8-pin DIPs and 16-pin
SOICs are also available. Both enhanced performance and superior reliability over hybrid technology is
achieved by the combination of a 100% silicon delay line and industry standard DIP and SOIC
packaging. In order to maintain complete pin compatibility, DIP packages are available with hybrid lead
configurations. The DS1005 reproduces the input logic level at each tap after the fixed delay specified by
the dash number in Table 1. The device is designed with both leading and trailing edge accuracy. Each
tap is capable of driving up to ten 74LS loads. Dallas Semiconductor can customize standard products to
meet special needs. For special requests and rapid delivery, call (972) 371–4348.
1 of 6
111799
DS1005
LOGIC DIAGRAM Figure 1
PART NUMBER DELAY TABLE (tPHL, tPLH) Table 1
PART NO.
TAP 1
DS1005-60
12 ns
DS1005-75
15 ns
DS1005-100
20 ns
DS1005-125
25 ns
DS1005-150
30 ns
DS1005-175
35 ns
DS1005-200
40 ns
DS1005-250
50 ns
Custom delays available
TAP 2
24 ns
30 ns
40 ns
50 ns
60 ns
70 ns
80 ns
100 ns
TAP 3
36 ns
45 ns
60 ns
75 ns
90 ns
105 ns
120 ns
150 ns
2 of 6
TAP 4
48 ns
60 ns
80 ns
100 ns
120 ns
140 ns
160 ns
200 ns
TAP 5
60 ns
75 ns
100 ns
125 ns
150 ns
175 ns
200 ns
250 ns
DS1005
ABSOLUTE MAXIMUM RATINGS*
Voltage on Any Pin Relative to Ground
Operating Temperature
Storage Temperature
Soldering Temperature
Short Circuit Output Current
-1.0V to +7.0V
0°C to 70°C
-55°C to +125°C
260°C for 10 seconds
50 mA for 1 second
* This is a stress rating only and functional operation of the device at these or any other conditions above
those indicated in the operation sections of this specification is not implied. Exposure to absolute
maximum rating conditions for extended periods of time may affect reliability.
DC ELECTRICAL CHARACTERISTICS
PARAMETER
SYM
Supply Voltage
High Level Input
Voltage
Low Level Input
Voltage
Input Leakage
Current
Active Current
High Level Output
Current
Low Level Output
Current
IOH
TEST
CONDITION
(0°C to 70°C; VCC = 5.0V ± 5%)
MIN
TYP
MAX
UNITS
NOTES
VCC
VIH
4.75
2.2
5.00
5.25
VCC + 0.5
V
V
1
1
VIL
-0.5
0.8
V
1
-1.0
1.0
uA
70
mA
-1.0
mA
II
0.0V ≤ VI ≤ VCC
ICC
VCC=Max;
Period=Min.
VCC=Min.
VOH=4
VCC=Min.
VOL=0.5
IOL
40
12
AC ELECTRICAL CHARACTERISTICS
PARAMETER
Input Pulse Width
Input to Tap Delay
(leading edge)
Input to Tap Delay
(trailing edge)
Power-up Time
SYMBOL
tWI
tPLH
MIN
40% of Tap 5 tPLH
tPHL
tPU
Period
mA
(TA = 25°C; VCC = 5V ± 5%)
TYP
MAX
Table 1
UNITS
ns
ns
NOTES
7
3, 4, 5, 6
Table 1
ns
3, 4, 5, 6
ms
ns
7
100
4 (tWI)
CAPACITANCE
PARAMETER
Input Capacitance
2
(TA = 25°C)
SYMBOL
CIN
MIN
3 of 6
TYP
5
MAX
10
UNITS
pF
NOTES
DS1005
NOTES:
1. All voltages are referenced to ground.
2. Measured with outputs open.
3. VCC = 5V @ 25°C. Delays accurate on both rising and falling edges within ±2 ns or ±3%, whichever
is greater.
4. See Test Conditions.
5. The combination of temperature variations from 25°C to 0°C or 25°C to 70°C and voltage variations
from 5.0V to 4.75V or 5.0V to 5.25V may produce an additional input-to-tap delay shift of ±1.5 ns or
±4%, whichever is greater.
6. All tap delays tend to vary unidirectionally with temperature or voltage. For example, if TAP 1 slows
down, all other taps will also slow down; TAP 3 can never be faster than TAP 2.
7. Pulse width and duty cycle specifications may be exceeded; however, accuracy will be applicationsensitive (decoupling, layout, etc.).
TERMINOLOGY
Period: The time elapsed between the leading edge of the first pulse and the leading edge of the
following pulse.
tWI (Pulse Width): The elapsed time on the pulse between the 1.5V point on the leading edge and the
1.5V point on the trailing edge, or the 1.5V point on the trailing edge and the 1.5V point on the leading
edge.
tRISE (Input Rise Time): The elapsed time between the 20% and the 80% point on the leading edge of the
input pulse.
tFALL (Input Fall Time): The elapsed time between the 80% and the 20% point on the trailing edge of the
input pulse.
tPLH (Time Delay, Rising): The elapsed time between the 1.5V point on the leading edge of the input
pulse and the 1.5V point on the leading edge of any tap output pulse.
tPHL (Time Delay, Falling): The elapsed time between the 1.5V point on the trailing edge of the input
pulse and the 1.5V point on the trailing edge of any tap output pulse.
4 of 6
DS1005
TEST SETUP DESCRIPTION
Figure 3 illustrates the hardware configuration used for measuring the timing parameters on the DS1005.
The input waveform is produced by a precision pulse generator under software control. Time delays are
measured by a time interval counter (20 ps resolution) connected between the input and each tap. Each
tap is selected and connected to the counter by a VHF switch control unit. All measurements are fully
automated, with each instrument controlled by a central computer over an IEEE 488 bus.
TEST CONDITIONS
INPUT:
Ambient Temperature
Supply Voltage (VCC)
Input Pulse
25°C ±=3°C
5.0V ±=0.1V
High = 3.0V ±=0.1V
Low = 0.0V ±=0.1V
Source Impedance
Rise and Fall Time
Pulse Width
Period
50 ohm maximum
3.0 ns maximum
500 ns
1 µs
OUTPUT:
Each output is loaded with the equivalent of a 74F04 input gate. Delay is measured at the 1.5V level on
the rising and falling edge.
NOTE:
Above conditions are for test only and do not restrict the operation of the device under other data sheet
conditions.
5 of 6
DS1005
TIMING DIAGRAM: SILICON DELAY LINE Figure 2
DALLAS SEMICONDUCTOR TEST CIRCUIT Figure 3
6 of 6
Similar pages