LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 REVISION HISTORY Revision Rev. 1.0 Rev. 1.1 Rev. 1.2 Rev. 1.3 Rev. 1.4 Rev. 1.5 Rev. 1.6 Rev. 1.7 Rev. 1.8 Rev. 1.9 Description Initial Issue Revised Icc Deleted L grade Added SL grade Added ISB1/IDR values when TA = 25℃ and TA = 40℃ Revised FEATURES & ORDERING INFORMATION Lead free and green package available to Green package available Added packing type in ORDERING INFORMATION Revised VTERM to VT1 and VT2 Deleted TSOLDER in ABSOLUTE MAXIMUN RATINGS Revised PACKAGE OUTLINE DIMENSION in page 9 & 10 Revised PACKAGE OUTLINE DIMENSION in page 10/11/12/13 Revised ORDERING INFORMATION in page 14 Revised ORDERING INFORMATION Deleted E grade Added -45ns Spec. Revised ORDERING INFORMATION Revised PIN CONFIGURATION in page 2 Deleted 32 pin 600 mil P-DIP Package Outline Dimension in page 12 Deleted 32-pin 600 mil P-DIP in FEATURES Deleted WRITE CYCLE Notes : 1.WE#, CE# must be high or CE2 must be low during all address transitions in page 7 Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 0 Issue Date Jul.25.2004 Aug.13.2004 Mar.30.2009 Dec.18.2009 May.7.2010 Aug.25.2010 Dec.10.2010 Feb.26.2015 Jun.17.2016 Jun.28.2016 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 FEATURES GENERAL DESCRIPTION Fast access time : 35/45/55/70ns Low power consumption: Operating current : 12/11/10/7mA (TYP.) Standby current : 1A (TYP.) LL-version 0.8A (TYP.) SL-version Single 2.7V ~ 3.6V power supply All inputs and outputs TTL compatible Fully static operation Tri-state output Data retention voltage : 1.5V (MIN.) Green package available Package : 32-pin 450 mil SOP 32-pin 8mm x 20mm TSOP I 32-pin 8mm x 13.4mm sTSOP 36-ball 6mm x 8mm TFBGA The LY62L1024 is a 1,048,576-bit low power CMOS static random access memory organized as 131,072 words by 8 bits. It is fabricated using very high performance, high reliability CMOS technology. Its standby current is stable within the range of operating temperature. The LY62L1024 is well designed for very low power system applications, and particularly well suited for battery back-up nonvolatile memory application. The LY62L1024 operates from a single power supply of 2.7V ~ 3.6V and all inputs and outputs are fully TTL compatible PRODUCT FAMILY Product Family LY62L1024 LY62L1024(I) Operating Temperature 0 ~ 70℃ -40 ~ 85℃ Vcc Range 2.7 ~ 3.6V 2.7 ~ 3.6V Power Dissipation Standby(ISB1,TYP.) Operating(Icc,TYP.) 35/45/55/70ns 1µA(LL)/0.8µA(SL) 12/11/10/7mA 35/45/55/70ns 1µA(LL)/0.8µA(SL) 12/11/10/7mA Speed FUNCTIONAL BLOCK DIAGRAM PIN DESCRIPTION Vcc Vss A0-A16 DECODER DQ0-DQ7 I/O DATA CIRCUIT CE# CE2 WE# OE# CONTROL CIRCUIT 128Kx8 MEMORY ARRAY SYMBOL DESCRIPTION A0 - A16 Address Inputs DQ0 – DQ7 Data Inputs/Outputs CE#, CE2 Chip Enable Inputs WE# Write Enable Input OE# Output Enable Input VCC Power Supply VSS Ground NC No Connection COLUMN I/O Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 1 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 PIN CONFIGURATION 1 32 Vcc 2 31 A15 A14 3 30 CE2 A12 4 29 WE# A7 5 28 A13 A6 6 27 A8 A5 7 26 A9 A4 8 A3 9 A2 10 A1 11 LY62L1024 XXXXXXXX XXXXXXXX NC A16 25 A11 24 OE# 23 A10 22 CE# A0 12 21 DQ7 DQ0 13 20 DQ6 DQ1 14 19 DQ5 DQ2 15 18 DQ4 Vss 16 17 DQ3 A11 A9 A8 A13 WE# CE2 A15 Vcc NC A16 A14 A12 A7 A6 A5 A4 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 LY62L1024 XXXXXXXX XXXXXXXX TSOP I /sTSOP SOP A0 A1 CE2 A3 A6 A8 B DQ4 A2 WE# A4 A7 DQ0 C DQ5 NC A5 D Vss Vcc E Vcc Vss F DQ6 NC DQ2 G DQ7 OE# CE# A16 A15 DQ3 H NC DQ1 A9 A10 A11 A12 A13 A14 1 2 3 4 5 6 LY62L1024 XXXXXXXX XXXXXXXX A TFBGA(Top View) TFBGA(See through with Top View) Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 2 32 31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 OE# A10 CE# DQ7 DQ6 DQ5 DQ4 DQ3 Vss DQ2 DQ1 DQ0 A0 A1 A2 A3 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 ABSOLUTE MAXIMUN RATINGS* PARAMETER Voltage on VCC relative to VSS Voltage on any other pin relative to VSS SYMBOL VT1 VT2 Operating Temperature TA Storage Temperature Power Dissipation DC Output Current TSTG PD IOUT RATING -0.5 to 4.6 -0.5 to VCC+0.5 0 to 70(C grade) -40 to 85(I grade) -65 to 150 1 50 UNIT V V ℃ ℃ W mA *Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to the absolute maximum rating conditions for extended period may affect device reliability. TRUTH TABLE CE# H CE2 X OE# X WE# X I/O OPERATION High-Z X L X X High-Z ISB,ISB1 Output Disable L H H H High-Z ICC,ICC1 Read L H L H DOUT ICC,ICC1 L H X L DIN ICC,ICC1 MODE Standby Write Note: H = VIH, L = VIL, X = Don't care. Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 3 SUPPLY CURRENT ISB,ISB1 LY62L1024 Rev. 1.9 128K X 8 BIT LOW POWER CMOS SRAM DC ELECTRICAL CHARACTERISTICS SYMBOL TEST CONDITION PARAMETER Supply Voltage VCC *1 Input High Voltage VIH *2 Input Low Voltage VIL Input Leakage Current ILI VCC ≧ VIN ≧ VSS Output Leakage VCC ≧ VOUT ≧ VSS, ILO Current Output Disabled Output High Voltage VOH IOH = -1mA Output Low Voltage VOL IOL = 2mA - 35 Cycle time = Min. - 45 CE# = VIL and CE2 = VIH , ICC II/O = 0mA - 55 Other pins at VIL or VIH Average Operating - 70 Power supply Current Cycle time = 1µ s CE# = 0.2V and CE2≧VCC-0.2V, ICC1 II/O = 0mA Other pins at 0.2V or VCC - 0.2V CE# = VIH or CE2 = VIL, ISB other pins at VIL or VIH LL LLI CE# ≧VCC-0.2V Standby Power *5 Supply Current 25℃ SL or CE2≦0.2V ISB1 *5 SLI Others at 0.2V or 40℃ VCC - 0.2V SL SLI MIN. 2.7 2.2 - 0.2 -1 *4 MAX. 3.6 VCC+0.3 0.6 1 UNIT V V V µA -1 - 1 µA 2.2 - 2.7 12 11 10 7 0.4 35 33 30 25 V V mA mA mA mA - 1 5 mA - 0.3 0.5 mA - 1 1 0.8 1 0.8 0.8 10 20 2 2 5 8 µA µA µA µA µA µA Notes: 1. VIH(max) = VCC + 3.0V for pulse width less than 10ns. 2. VIL(min) = VSS - 3.0V for pulse width less than 10ns. 3. Over/Undershoot specifications are characterized, not 100% tested. 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at VCC = VCC(TYP.) and TA = 25℃ 5. This parameter is measured at VCC = 3.0V Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 4 TYP. 3.0 - LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 CAPACITANCE (TA = 25℃, f = 1.0MHz) PARAMETER Input Capacitance Input/Output Capacitance SYMBOL CIN CI/O MIN. - MAX 6 8 UNIT pF pF Note : These parameters are guaranteed by device characterization, but not production tested. AC TEST CONDITIONS Input Pulse Levels Input Rise and Fall Times Input and Output Timing Reference Levels Output Load 0.2V to VCC - 0.2V 3ns 1.5V CL = 30pF + 1TTL, IOH/IOL = -1mA/2mA AC ELECTRICAL CHARACTERISTICS (1) READ CYCLE PARAMETER Read Cycle Time Address Access Time Chip Enable Access Time Output Enable Access Time Chip Enable to Output in Low-Z Output Enable to Output in Low-Z Chip Disable to Output in High-Z Output Disable to Output in High-Z Output Hold from Address Change (2) WRITE CYCLE PARAMETER Write Cycle Time Address Valid to End of Write Chip Enable to End of Write Address Set-up Time Write Pulse Width Write Recovery Time Data to Write Time Overlap Data Hold from End of Write Time Output Active from End of Write Write to Output in High-Z SYM. tRC tAA tACE tOE tCLZ* tOLZ* tCHZ* tOHZ* tOH SYM. tWC tAW tCW tAS tWP tWR tDW tDH tOW * tWHZ* LY62L1024-35 LY62L1024-45 LY62L1024-55 LY62L1024-70 MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. 35 45 55 70 35 45 55 70 35 45 55 70 25 25 30 35 10 10 10 10 5 5 5 5 15 15 20 25 15 15 20 25 10 10 10 10 - LY62L1024-35 LY62L1024-45 LY62L1024-55 LY62L1024-70 MIN. MAX. MIN. MAX. MIN. MAX. MIN. MAX. 35 45 55 70 30 40 50 60 30 40 50 60 0 0 0 0 25 35 45 55 0 0 0 0 20 20 25 30 0 0 0 0 5 5 5 5 15 15 20 25 *These parameters are guaranteed by device characterization, but not production tested. Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 5 UNIT ns ns ns ns ns ns ns ns ns UNIT ns ns ns ns ns ns ns ns ns ns LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 TIMING WAVEFORMS READ CYCLE 1 (Address Controlled) (1,2) tRC Address tAA Dout tOH Previous Data Valid Data Valid READ CYCLE 2 (CE# and CE2 and OE# Controlled) (1,3,4,5) tRC Address tAA CE# tACE CE2 OE# tOE tOH tOHZ tCHZ tOLZ tCLZ Dout High-Z Data Valid High-Z Notes : 1.WE# is high for read cycle. 2.Device is continuously selected OE# = low, CE# = low., CE2 = high. 3.Address must be valid prior to or coincident with CE# = low, CE2 = high; otherwise tAA is the limiting parameter. 4.tCLZ, tOLZ, tCHZ and tOHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state. 5.At any given temperature and voltage condition, tCHZ is less than tCLZ , tOHZ is less than tOLZ. Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 6 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 WRITE CYCLE 1 (WE# Controlled) (1,2,4,5) tWC Address tAW CE# tCW CE2 tAS tWP tWR WE# tWHZ Dout tOW High-Z (4) tDW Din (4) tDH Data Valid WRITE CYCLE 2 (CE# and CE2 Controlled) (1,4,5) tWC Address tAW CE# tAS tWR tCW CE2 tWP WE# tWHZ Dout High-Z (4) tDW Din tDH Data Valid Notes : 1.A write occurs during the overlap of a low CE#, high CE2, low WE#. 2.During a WE#controlled write cycle with OE# low, tWP must be greater than tWHZ + tDW to allow the drivers to turn off and data to be placed on the bus. 3.During this period, I/O pins are in the output state, and input signals must not be applied. 4. If the CE#low transition and CE2 high transition occurs simultaneously with or after WE# low transition, the outputs remain in a high impedance state. 5.tOW and tWHZ are specified with CL = 5pF. Transition is measured ±500mV from steady state. Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 7 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 DATA RETENTION CHARACTERISTICS PARAMETER VCC for Data Retention Data Retention Current Chip Disable to Data Retention Time Recovery Time tRC* = Read Cycle Time SYMBOL TEST CONDITION MIN. VDR CE# ≧ VCC - 0.2V or CE2 ≦ 0.2V 1.5 LL LLI VCC = 1.5V CE# ≧ VCC - 0.2V SL 25℃ IDR or CE2 ≦ 0.2V SLI 40℃ Other pins at 0.2V or VCC-0.2V SL SLI See Data Retention tCDR 0 Waveforms (below) tR tRC* DATA RETENTION WAVEFORM Low Vcc Data Retention Waveform (1) (CE# controlled) VDR ≧ 1.5V Vcc Vcc(min.) Vcc(min.) tCDR CE# VIH tR CE# ≧ Vcc-0.2V VIH Low Vcc Data Retention Waveform (2) (CE2 controlled) VDR ≧ 1.5V Vcc Vcc(min.) Vcc(min.) tCDR CE2 tR CE2 ≦ 0.2V VIL VIL Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 8 TYP. 0.5 0.5 0.4 0.5 0.4 0.4 MAX. 3.6 5 10 2 2 5 8 UNIT V µA µA µA µA µA µA - - ns - - ns LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 PACKAGE OUTLINE DIMENSION 32 pin 450 mil SOP Package Outline Dimension UNIT INCH.(BASE) MM(REF) SYM. A A1 A2 b c D E E1 e L L1 S y Θ 0.120(MAX) 3.048(MAX) 0.004(MIN) 0.116(MAX) 0.016(TYP) 0.008(TYP) 0.817(MAX) 0.445±0.006 0.555±0.025 0.050(TYP) 0.033±0.017 0.055±0.008 0.026(MAX) 0.004(MAX) o o 0 -10 0.102(MIN) 2.946(MAX) 0.406(TYP) 0.203(TYP) 20.75(MAX) 11.303±0.152 14.097±0.635 1.270(TYP) 0.838±0.432 1.397±0.203 0.660(MAX) 0.101(MAX) o o 0 -10 Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 9 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 32 pin 8mm x 20mm TSOP I Package Outline Dimension UNIT INCH(BASE) MM(REF) SYM. A A1 A2 b c D E e HD L L1 y Θ 0.047 (MAX) 1.20 (MAX) 0.004 ±0.002 0.039 ±0.002 0.009 ±0.002 0.006 ±0.002 0.724 ±0.008 0.315 ±0.008 0.020 (TYP) 0.787 ±0.008 0.024 ±0.004 0.0315 ±0.004 0.003 (MAX) o o 0 ~5 0.10 ±0.05 1.00 ±0.05 0.22 ±0.05 0.155 ±0.055 18.40 ±0.20 8.00 ±0.20 0.50 (TYP) 20.00 ±0.20 0.60 ±0.10 0.08 ±0.10 0.08 (MAX) o o 0 ~5 Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 10 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 32 pin 8mm x 13.4mm sTSOP Package Outline Dimension UNIT INCH(BASE) MM(REF) SYM. A A1 A2 b c D E e HD L L1 y Θ 0.049 (MAX) 1.25 (MAX) 0.004 ±0.002 0.039 ±0.002 0.009 ±0.002 0.006 ±0.002 0.465 ±0.008 0.315 ±0.008 0.020 (TYP) 0.528±0.008 0.02 ±0.008 0.031 ±0.005 0.003 (MAX) o o 0 ~5 0.10 ±0.05 1.00 ±0.05 0.22 ±0.05 0.155 ±0.055 11.80 ±0.20 8.00 ±0.20 0.50 (TYP) 13.40 ±0.20. 0.50 ±0.20 0.8 ±0.125 0.076 (MAX) o o 0 ~5 Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 11 LY62L1024 Rev. 1.9 128K X 8 BIT LOW POWER CMOS SRAM 36 ball 6mm × 8mm TFBGA Package Outline Dimension Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 12 LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 ORDERING INFORMATION Package Type Access Time Power Type (Speed)(ns) 32Pin(450mil) SOP 35 Temperature Packing Range(℃) Type Ultra Low Power 0℃~70℃ -40℃~85℃ 45 Special Ultra Low Power 0℃~70℃ -40℃~85℃ 55 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ 70 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ Tube LY62L1024SL-35LL Tape Reel LY62L1024SL-35LLT Tube LY62L1024SL-35LLI Tape Reel LY62L1024SL-35LLIT Tube LY62L1024SL-45SL Tape Reel LY62L1024SL-45SLT Tube LY62L1024SL-45SLI Tape Reel LY62L1024SL-45SLIT Tube LY62L1024SL-55SL Tape Reel LY62L1024SL-55SLT Tube LY62L1024SL-55SLI Tape Reel LY62L1024SL-55SLIT Tube LY62L1024SL-55LL Tape Reel LY62L1024SL-55LLT Tube LY62L1024SL-55LLI Tape Reel LY62L1024SL-55LLIT Tube LY62L1024SL-70SL Tape Reel LY62L1024SL-70SLT Tube LY62L1024SL-70SLI Tape Reel LY62L1024SL-70SLIT Tube LY62L1024SL-70LL Tape Reel LY62L1024SL-70LLT Tube LY62L1024SL-70LLI Tape Reel LY62L1024SL-70LLIT Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 13 Lyontek Item No. LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 ORDERING INFORMATION Package Type Access Time Power Type (Speed)(ns) 32Pin (8mmx20mm) TSOP I 35 Temperature Packing Range(℃) Type Ultra Low Power 0℃~70℃ -40℃~85℃ 45 Special Ultra Low Power 0℃~70℃ -40℃~85℃ 55 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ 70 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ Tray LY62L1024LL-35LL Tape Reel LY62L1024LL-35LLT Tray LY62L1024LL-35LLI Tape Reel LY62L1024LL-35LLIT Tray LY62L1024LL-45SL Tape Reel LY62L1024LL-45SLT Tray LY62L1024LL-45SLI Tape Reel LY62L1024LL-45SLIT Tray LY62L1024LL-55SL Tape Reel LY62L1024LL-55SLT Tray LY62L1024LL-55SLI Tape Reel LY62L1024LL-55SLIT Tray LY62L1024LL-55LL Tape Reel LY62L1024LL-55LLT Tray LY62L1024LL-55LLI Tape Reel LY62L1024LL-55LLIT Tray LY62L1024LL-70SL Tape Reel LY62L1024LL-70SLT Tray LY62L1024LL-70SLI Tape Reel LY62L1024LL-70SLIT Tray LY62L1024LL-70LL Tape Reel LY62L1024LL-70LLT Tray LY62L1024LL-70LLI Tape Reel LY62L1024LL-70LLIT Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 14 Lyontek Item No. LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 ORDERING INFORMATION Package Type Access Time Power Type (Speed)(ns) 32Pin 35 (8mmx13.4mm) sTSOP Temperature Packing Range(℃) Type Ultra Low Power 0℃~70℃ -40℃~85℃ 45 Special Ultra Low Power 0℃~70℃ -40℃~85℃ 55 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ 70 Special Ultra Low Power 0℃~70℃ -40℃~85℃ Ultra Low Power 0℃~70℃ -40℃~85℃ Tray LY62L1024RL-35LL Tape Reel LY62L1024RL-35LLT Tray LY62L1024RL-35LLI Tape Reel LY62L1024RL-35LLIT Tray LY62L1024RL-45SL Tape Reel LY62L1024RL-45SLT Tray LY62L1024RL-45SLI Tape Reel LY62L1024RL-45SLIT Tray LY62L1024RL-55SL Tape Reel LY62L1024RL-55SLT Tray LY62L1024RL-55SLI Tape Reel LY62L1024RL-55SLIT Tray LY62L1024RL-55LL Tape Reel LY62L1024RL-55LLT Tray LY62L1024RL-55LLI Tape Reel LY62L1024RL-55LLIT Tray LY62L1024RL-70SL Tape Reel LY62L1024RL-70SLT Tray LY62L1024RL-70SLI Tape Reel LY62L1024RL-70SLIT Tray LY62L1024RL-70LL Tape Reel LY62L1024RL-70LLT Tray LY62L1024RL-70LLI Tape Reel LY62L1024RL-70LLIT Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 15 Lyontek Item No. LY62L1024 128K X 8 BIT LOW POWER CMOS SRAM Rev. 1.9 ORDERING INFORMATION Package Type Access Time Power Type (Speed)(ns) 36Ball (6mmx8mm) TFBGA 35 45 55 70 Temperature Packing Range(℃) Type Lyontek Item No. Tray LY62L1024GL-35LLI Tape Reel LY62L1024GL-35LLIT Special Ultra Low -40℃~85℃ Power Tray LY62L1024GL-45SLI Tape Reel LY62L1024GL-45SLIT Special Ultra Low -40℃~85℃ Power Tray LY62L1024GL-55SLI Tape Reel LY62L1024GL-55SLIT Ultra Low Power Tray LY62L1024GL-55LLI Tape Reel LY62L1024GL-55LLIT Special Ultra Low -40℃~85℃ Power Tray LY62L1024GL-70SLI Tape Reel LY62L1024GL-70SLIT Ultra Low Power Tray LY62L1024GL-70LLI Tape Reel LY62L1024GL-70LLIT Ultra Low Power -40℃~85℃ -40℃~85℃ -40℃~85℃ Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 16 LY62L1024 Rev. 1.9 128K X 8 BIT LOW POWER CMOS SRAM THIS PAGE IS LEFT BLANK INTENTIONALLY. Lyontek Inc. reserves the rights to change the specifications and products without notice. 2F, No.17, Industry E. Rd. II, Science-Based Industrial Park, Hsinchu 300, Taiwan. TEL: 886-3-6668838 FAX: 886-3-6668836 17