TI1 LMV824Q1MAX Single/dual/quad low voltage, low power, r-to-r output, 5 mhz op amp Datasheet

Product
Folder
Sample &
Buy
Support &
Community
Tools &
Software
Technical
Documents
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
LMV82x Single/Dual/Quad Low Voltage, Low Power, R-to-R Output, 5 MHz Op Amps
1 Features
3 Description
•
The LMV821/LMV822/LMV824 bring performance
and economy to low voltage / low power systems.
With a 5 MHz unity-gain frequency and a specified
1.4 V/µs slew rate, the quiescent current is only 220
µA/amplifier (2.7 V). They provide rail-to-rail (R-to-R)
output swing into heavy loads (600 Ω Guarantees).
The input common-mode voltage range includes
ground, and the maximum input offset voltage is 3.5
mV (Specified). They are also capable of comfortably
driving large capacitive loads (refer to the application
notes section).
1
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
•
(For Typical, 5 V Supply Values; Unless
Otherwise Noted)
LMV822-Q1 and LMV824-Q1 are available in
Automotive AEC-Q100 Grade 1 version
LMV824 available with extended temperature
range to 125°C
Ultra Tiny, SC70-5 Package 2.0 x 2.0 x 1.0 mm
Specified 2.5 V, 2.7 V and 5 V Performance
Maximum VOS 3.5 mV (specified)
VOS Temp. Drift 1 uV/°C
GBW product @ 2.7 V 5 MHz
ISupply @ 2.7 V 220 μA/Amplifier
Minimum SR 1.4 V/us (Specifiedd)
CMRR 90 dB
PSRR 85 dB
VCM @ 5 V -0.3 V to 4.3 V
Rail-to-Rail (R-to-R) Output Swing
@600 Ω Load 160 mV from rail
@10 kΩ Load 55 mV from rail
Stable with Capacitive Loads (Refer to Application
Section)
2 Applications
•
•
•
•
•
Cordless Phones
Cellular Phones
Laptops
PDAs
PCMCIA
The LMV821 (single) is available in the ultra tiny
SC70-5 package, which is about half the size of the
previous
title
holder,
the
SOT23-5.
The
LMV824NDGV is specified over the extended
industrial temp range and is in a TVSOP package.
Overall,
the
LMV821/LMV822/LMV824
(Single/Dual/Quad) are low voltage, low power,
performance op amps, that can be designed into a
wide range of applications, at an economical price.
Device Information (1)
DEVICE NAME
PACKAGE
BODY SIZE
SOT23 (5)
2.92 mm x 1.60 mm
SC70 (5)
2.00 mm x 1.25 mm
SOIC (8)
4.90 mm x 3.91 mm
VSSOP (8)
3.00 mm x 3.00 mm
VSSOP (8)
3.00 mm x 3.00 mm
SOIC (14)
8.65 mm x 3.91 mm
TSSOP (14)
5.00 mm x 4.40 mm
LMV824-N-Q1
TSSOP (14)
5.00 mm x 4.40 mm
LMV824I
TVSOP (14)
4.40 mm x 3.60 mm
LMV821-N
LMV822-N
LMV822-N-Q1
LMV824-N
(1)
For all available packages, see the orderable addendum at
the end of the datasheet.
Telephone Line Transceiver for PCMCIA Modem Card
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Table of Contents
1
2
3
4
5
6
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
6.1
6.2
6.3
6.4
6.5
6.6
6.7
6.8
6.9
6.10
6.11
6.12
7
1
1
1
2
3
4
Absolute Maximum Ratings ...................................... 4
Handling Ratings....................................................... 4
Recommended Operating Conditions....................... 4
Thermal Information, 5 Pins...................................... 4
Thermal Information, 8 Pins (4) .................................. 5
Thermal Information, 14 Pins (4) ................................ 5
DC Electrical Characteristics 2.7V ........................... 5
DC Electrical Characteristics 2.5V ............................ 7
AC Electrical Characteristics 2.7V ............................ 7
DC Electrical Characteristics 5V ............................. 7
AC Electrical Characteristics 5V ........................... 10
Typical Characteristics .......................................... 11
Detailed Description ............................................ 17
7.1 Overview ................................................................. 17
7.2 Functional Block Diagram ....................................... 17
7.3 Feature Description................................................. 17
7.4 Device Functional Modes........................................ 17
8
Application and Implementation ........................ 20
8.1 Application Information............................................ 20
8.2 Typical Applications ................................................ 20
8.3 Do's and Don'ts Added Section ............................. 26
9
Power Supply RecommendationsAdded
Section .................................................................. 26
10 Layout................................................................... 27
10.1 Layout Guidelines ................................................. 27
10.2 Layout Example .................................................... 27
11 Device and Documentation Support ................. 29
11.1
11.2
11.3
11.4
11.5
Documentation Support ........................................
Related Links ........................................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
29
29
29
29
29
12 Mechanical, Packaging, and Orderable
Information ........................................................... 29
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision G (November 2013) to Revision H
Page
•
Changed data sheet flow and layout to conform with new TI standards. Added the following sections: Application
and Implementation, Power Supply Recommendations, Layout, Device and Documentation Support, Mechanical,
Packaging, and Orderable Information .................................................................................................................................. 1
•
Added Added new LMV824I throughout datasheet................................................................................................................ 1
•
Deleted "Refer to application note AN-397 for detailed explanation." - no such appnote.................................................... 20
•
Added Added Section .......................................................................................................................................................... 26
•
Added Added Section .......................................................................................................................................................... 26
Changes from Revision D (February 2013) to Revision G
Page
•
Added new part ...................................................................................................................................................................... 1
•
Added new device .................................................................................................................................................................. 1
•
Added new device .................................................................................................................................................................. 4
•
Added new device .................................................................................................................................................................. 5
•
Added new device .................................................................................................................................................................. 7
•
Added new device .................................................................................................................................................................. 7
2
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
5 Pin Configuration and Functions
5-Pin SC70-5/SOT23-5
DCK0005A, DBV0005A Packages
Top View
8-Pin SOIC/VSSOP
D0008A, DGK0008A Packages
Top View
14-Pin SOIC/TSSOP/TVSOP
D0014A, PW0014A, DGV0014A Packages
Top View
Pin Functions
PIN NAME
I/O
DESCRIPTION
+IN
I
Non-Inverting Input
-IN
I
Inverting Input
OUT
O
Output
V-
P
Negative Supply
V+
P
Positive Supply
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
3
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings (1) (2)
MIN
MAX
UNIT
Differential Input Voltage
V-
V+
V
Supply Voltage (V+– V −)
-0.3
5.5
V
Output Short Circuit to V+ (3)
See
(3)
Output Short Circuit to V− (3)
See
(3)
Soldering Information
Infrared or Convection (20 sec)
Junction Temperature
(1)
(2)
(3)
(4)
(4)
+235
°C
+150
°C
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for
which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications and the test
conditions, see the Electrical Characteristics.
If Military/Aerospace specified devices are required, please contact the TI Sales Office/Distributors for availability and specifications.
Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in
exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of 45 mA over long term may adversely
affect reliability.
The maximum power dissipation is a function of TJ(max) , θJA, and TA. The maximum allowable power dissipation at any ambient
temperature is PD = (TJ(max)–TA)/θJA. All numbers apply for packages soldered directly into a PC board.
6.2 Handling Ratings
Tstg
MIN
MAX
UNIT
-65
+150
°C
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all
pins (1) (2) (3)
-2000
2000
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all
pins (1) LMV821
-1500
1500
-200
200
Storage temperature range
V(ESD)
Electrostatic discharge
Machine Model (MM)
(1)
(2)
(3)
(4)
(4)
V
Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows
safe manufacturing with a standard ESD control process.
Human body model, 1.5 kΩ in series wth 100 pF.
AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification for Q grade devices.
Machine model, 200Ω in series with 100 pF.
6.3 Recommended Operating Conditions
MIN
MAX
UNIT
2.5
5.5
V
LMV821, LMV822, LMV824
-40
+85
LMV822-Q1, LMV824I and LMV824-Q1
-40
+125
Supply Voltage
Temperature Range
°C
6.4 Thermal Information, 5 Pins (1)
THERMAL METRIC (1)
RθJA
(1)
4
Junction-to-ambient thermal resistance
DCK005A
SC70-5
PACKAGE
DBV005A
SOT23-5
PACKAGE
5 PIN
5 PIN
440 °C/W
265 °C/W
UNIT
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
6.5 Thermal Information, 8 Pins (1)
THERMAL METRIC (1)
RθJA
(1)
Junction-to-ambient thermal resistance
D0008A
SOIC
PACKAGE
DGK0008A
VSSOP
PACKAGE
8 PIN
8 PIN
190 °C/W
235 °C/W
UNIT
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
6.6 Thermal Information, 14 Pins (1)
THERMAL METRIC
RθJA
(1)
D0014A
SOIC PACKAGE
(1)
Junction-to-ambient thermal resistance
DGK014A
TSSOP
PACKAGE
DGV014A
TVSOP
PACKAGE
14 PIN
14 PIN
14 PIN
145 °C/W
155 °C/W
127 °C/W
UNIT
°C/W
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
6.7 DC Electrical Characteristics 2.7V
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TEST CONDITIONS
MIN
(1)
LMV821/822/822-Q1/824
VOS
Input Offset Voltage
TCVOS
Input Offset Voltage
Average Drift
IB
Input Bias Current
IOS
Input Offset Current
CMRR
Common Mode
Rejection Ratio
TYP
MAX
1
3.5
(2)
LMV821/822/822-Q1/824, Over Temperature
VCM
(1)
(2)
Input Common-Mode
Voltage Range
5.5
30
Over Temperature
μV/°C
90
140
0.5
Over Temperature
30
50
0V ≤ VCM ≤ 1.7V
70
0V ≤ VCM ≤ 1.7V, Over Temperature
68
1.7V ≤ V+ ≤ 4V, V- = 1V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/LMV824I
75
LMV822-Q1
−PSRR
mV
1
1
Positive Power Supply
1.7V ≤ V+ ≤ 4V, V- = 1V, VO = 0V, VCM = 0V
Rejection Ratio
LMV821/822/824/824-Q1/LMV824I, Over Temperature
Negative Power
Supply Rejection
Ratio
UNIT
4
LMV824-Q1/LMV824I
LMV824-Q1/LMV824I, Over Tempeature
+PSRR
(1)
-
+
-
+
-1.0V ≤ V ≤ -3.3V, V = 1.7V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/LMV824I
85
dB
75
85
73
85
70
LMV822-Q1
73
dB
85
-0.3
1.9
nA
dB
70
-1.0V ≤ V ≤ -3.3V, V = 1.7V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/LMV824I, Over Temperature
For CMRR ≥ 50dB
85
nA
-0.2
2.0
V
All limits are guaranteed by testing or statistical analysis.
Typical Values represent the most likely parametric norm.
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
5
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
DC Electrical Characteristics 2.7V (continued)
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
AV
Large Signal Voltage
Gain
TEST CONDITIONS
MIN
TYP
Sourcing, RL = 600Ω to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824
90
100
Sourcing, RL = 600Ω to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824, Over Temperature
85
LMV822-Q1/LMV824-Q1/LMV824I
90
100
Sinking, RL = 600Ω to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824
85
90
Sinking, RL = 600Ω to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824, Over Temperature
80
LMV824I
85
LMV824I, Over Temperature
78
LMV822-Q1/LMV824-Q1
85
90
Sourcing, RL =2kΩ to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824
95
100
Sourcing, RL =2kΩ to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824, Over Temperature
90
LMV822-Q1/LMV824-Q1/LMV824I
95
100
Sinking, RL = 2kΩ to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824
90
95
Sinking, RL = 2kΩ to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824, Over Temperature
85
LMV822-Q1/LMV824-Q1/LMV824I
(1)
(2)
Output Swing
Output Current
90
dB
dB
90
95
V+ = 2.7V, RL= 600Ω to 1.35V
2.50
2.58
V+ = 2.7V, RL= 600Ω to 1.35V, Over Temp
2.40
V+ = 2.7V, RL= 2kΩ to 1.35V
2.60
V+ = 2.7V, RL= 2kΩ to 1.35V, Over Temp
2.50
Supply Current
16
Sinking, VO = 2.7V
12
26
0.22
0.45
Submit Documentation Feedback
0.3
0.6
0.8
0.72
LMV824, Over Temperature
6
V
mA
0.5
LMV822, Over Temperature
LMV824 (Quad)
0.120
0.200
12
LMV822 (Dual)
V
2.66
LMV821, Over Temperature
IS
0.20
0.30
Sourcing, VO = 0V
LMV821 (Single)
UNIT
dB
0.08
IO
(1)
dB
0.13
VO
MAX
1.0
1.2
mA
mA
mA
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
6.8 DC Electrical Characteristics 2.5V
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
CONDITION
MIN
(1)
LMV821/822/822-Q1/824
VOS
Input Offset Voltage
TYP
MAX
1
3.5
(2)
LMV821/822/822-Q1/824, Over Temperature
VO
Output Swing
V+ = 2.5V, RL = 2kΩ to 1.25V
V+ = 2.5V, RL = 2kΩ to 1.25V, Over Temperature
(1)
(2)
mV
1
LMV824-Q1/LMV824I, Over Temperature
V+ = 2.5V, RL = 600Ω to 1.25V, Over Temperature
UNIT
4
LMV824-Q1/LMV824I
V+ = 2.5V, RL = 600Ω to 1.25V
(1)
5.5
2.30
2.37
0.13
2.20
2.40
0.20
V
0.30
2.46
0.08
2.30
0.12
V
0.20
All limits are guaranteed by testing or statistical analysis.
Typical Values represent the most likely parametric norm.
6.9 AC Electrical Characteristics 2.7V
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TEST CONDITIONS
See
MIN
(1)
(3)
TYP
(2)
MAX
(1)
UNIT
SR
Slew Rate
1.5
V/μs
GBW
Gain-Bandwdth
Product
5
MHz
Φm
Phase Margin
61
Deg.
Gm
Gain Margin
10
dB
135
dB
28
nV/√Hz
0.1
pA/√Hz
0.01
%
(4)
Amp-to-Amp Isolation
See
en
Input-Related Voltage
Noise
f = 1 kHz, VCM = 1V
in
Input-Referred
Current Noise
f = 1 kHz
THD
Total Harmonic
Distortion
f = 1 kHz, AV = −2,
RL = 10 kΩ, VO = 4.1 V PP
(1)
(2)
(3)
(4)
All limits are guaranteed by testing or statistical analysis.
Typical Values represent the most likely parametric norm.
V+ = 5V. Connected as voltage follower with 3V step input. Number specified is the slower of the positive and negative slew rates.
Input referred, V+ = 5V and RL = 100kΩ connected to 2.5V. Each amp excited in turn with 1 kHz to produce VO = 3 VPP.
6.10 DC Electrical Characteristics 5V
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TEST CONDITIONS
LMV821/822/822-Q1/824
VOS
Input Offset Voltage
MIN
(1)
TYP
MAX
1
3.5
(2)
LMV821/822/822-Q1/824, Over Temperature
LMV824-Q1/LMV824I
UNIT
4.0
1
LMV824-Q1/ LMV824I, Over Temperature
(1)
(2)
(1)
mV
5.5
All limits are guaranteed by testing or statistical analysis.
Typical Values represent the most likely parametric norm.
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
7
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
DC Electrical Characteristics 5V (continued)
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TCVOS
Input Offset Voltage
Average Drift
IB
Input Bias Current
IOS
Input Offset Current
CMRR
Common Mode
Rejection Ratio
+PSRR
−PSRR
VCM
AV
8
Positive Power
Supply Rejection
Ratio
Negative Power
Supply Rejection
Ratio
Input Common-Mode
Voltage Range
Large Signal Voltage
Gain
TEST CONDITIONS
MIN
(1)
TYP
(2)
MAX
(1)
μV/°C
1
40
Over Temperature
Over Temperature
72
0V ≤ VCM ≤ 4.0V, Over Temperature
70
1.7V ≤ V+ ≤ 4V, V- = 1V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/824I
90
85
75
85
-1.0V ≤ V- ≤ -3.3V, V+ = 1.7V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/824I
73
85
-1.0V ≤ V- ≤ -3.3V, V+ = 1.7V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/824I
70
LMV822-Q1
73
For CMRR ≥ 50dB
nA
75
70
LMV822-Q1
nA
dB
-
1.7V ≤ V ≤ 4V, V = 1V, VO = 0V, VCM = 0V
LMV821/822/824/824-Q1/824I, Over Temperature
dB
dB
85
-0.3
4.2
4.3
Sourcing, RL = 600Ω to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824
95
105
Sourcing, RL = 600Ω to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824, Over Temperature
90
LMV822-Q1/LMV824-Q1/LMV824I
95
105
Sinking, RL = 600Ω to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824
95
105
Sinking, RL = 600Ω to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824, Over Temperature
90
LMV824I
95
LMV824I, Over Temperature
82
LMV822-Q1/LMV824-Q1
95
105
Sourcing, RL =2kΩ to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824
95
105
Sourcing, RL =2kΩ to 1.35V,
VO = 1.35V to 2.2V;
LMV821/822/824, Over Temperature
90
LMV822-Q1/LMV824-Q1/LMV824I
95
105
Sinking, RL = 2kΩ to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824
95
105
Sinking, RL = 2kΩ to 1.35V,
VO = 1.35V to 0.5V
LMV821/822/824, Over Temperature
90
LMV822-Q1/LMV824-Q1/LMV824I
95
Submit Documentation Feedback
30
50
0V ≤ VCM ≤ 4.0V
+
100
150
0.5
UNIT
-0.2
V
V
dB
dB
105
dB
dB
105
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
DC Electrical Characteristics 5V (continued)
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TEST CONDITIONS
V+ = 5V,RL = 600Ω to 2.5V
+
V = 5V,RL = 600Ω to 2.5V, Over Temperature
MIN
TYP
4.75
4.84
(1)
(2)
MAX
(1)
UNIT
4.70
V+ = 5V,RL = 600Ω to 2.5V (LMV824-Q1, LMV824I)
V
4.84
+
V = 5V,RL = 600Ω to 2.5V (LMV824-Q1, LMV824I),
Over Temperature
4.60
V+ = 5V,RL = 600Ω to 2.5V
VO
0.17
V+ = 5V,RL = 600Ω to 2.5V, Over Temperature
Output Swing
0.250
0.30
V+ = 5V,RL = 600Ω to 2.5V (LMV824-Q1, LMV824I)
V
0.17
+
V = 5V,RL = 600Ω to 2.5V (LMV824-Q1, LMV824I),
Over Temperature
+
V = 5V, RL = 2kΩ to 2.5V
0.40
4.85
4.90
0.10
+
V = 5V, RL = 2kΩ to 2.5V, Over Temperature
IO
Output Current
4.80
Sourcing, VO = 0V
20
Sourcing, VO = 0V, Over Temperature
15
Sourcing, VO = 0V
LMV824I
20
Sourcing, VO = 0V
LMV824I, Over Temperature
10
Sinking, VO = 5V
20
Sinking, VO = 5V, Over Temperature
15
Sinking, VO = 5V
LMV824I
20
Sinking, VO = 5V
LMV824I, Over Temperature
10
LMV821 (Single)
IS
Supply Current
mA
40
mA
0.30
0.4
0.6
0.5
0.7
0.9
1.0
1.3
1.5
1.0
LMV824I, Over Temperature
Copyright © 1999–2014, Texas Instruments Incorporated
mA
40
LMV824, Over Temperature
LMV824I (Quad)
mA
45
LMV822, Over Temperature
LMV824 (Quad)
V
0.20
45
LMV821, Over Temperature
LMV822 (Dual)
0.15
1.3
1.6
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
mA
mA
mA
mA
9
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
6.11 AC Electrical Characteristics 5V
Unless otherwise specified, all limits guaranteed for TJ = 25°C. V+ = 2.7V, V − = 0V, VCM = 1.0V, VO = 1.35V and RL > 1 MΩ.
Temperature extremes are −40°C ≤ TJ ≤ 85°C for LMV821/822/824, and −40°C ≤ TJ ≤ 125°C for LMV822-Q1/LMV824Q1/LMV824I.
PARAMETER
TEST CONDITIONS
See
(3)
MIN
TYP
1.4
2.0
V/μs min
(1)
(2)
MAX
(1)
UNIT
SR
Slew Rate
GBW
Gain-Bandwdth
Product
5.6
MHz
Φm
Phase Margin
67
Deg.
Gm
Gain Margin
15
dB
135
dB
24
nV/√Hz
0.25
pA/√Hz
0.01
%
Amp-to-Amp Isolation See
(4)
en
Input-Related Voltage f = 1 kHz, VCM = 1V
Noise
in
Input-Referred
Current Noise
f = 1 kHz
THD
Total Harmonic
Distortion
f = 1 kHz, AV = −2,
RL = 10 kΩ, VO = 4.1 V PP
(1)
(2)
(3)
(4)
10
All limits are guaranteed by testing or statistical analysis.
Typical Values represent the most likely parametric norm.
V+ = 5V. Connected as voltage follower with 3V step input. Number specified is the slower of the positive and negative slew rates.
Input referred, V+ = 5V and RL = 100kΩ connected to 2.5V. Each amp excited in turn with 1 kHz to produce VO = 3 VPP.
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
6.12 Typical Characteristics
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
Figure 1. Supply Current vs. Supply Voltage (LMV821)
Figure 2. Input Current vs. Temperature
Figure 3. Sourcing Current vs. Output Voltage (VS = 2.7V)
Figure 4. Sourcing Current vs Output Voltage (VS = 5V)
Figure 5. Sinking Current vs. Output Voltage (VS = 2.7V)
Figure 6. Sinking Current vs. Output Voltage
(VS = 5V)
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
11
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Characteristics (continued)
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
12
Figure 7. Output Voltage Swing vs. Supply Voltage
(RL = 10kΩ)
Figure 8. Output Voltage Swing vs. Supply Voltage
(RL = 2kΩ)
Figure 9. Output Voltage Swing vs. Supply Voltage (RL =
600Ω)
Figure 10. Output Voltage Swing vs. Load Resistance
Figure 11. Input Voltage Noise vs. Frequency
Figure 12. Input Current Noise vs. Frequency
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Typical Characteristics (continued)
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
Figure 13. Crosstalk Rejection vs. Frequency
Figure 14. +PSRR vs. Frequency
Figure 15. -PSRR vs. Frequency
Figure 16. CMRR vs. Frequency
Figure 17. Input Voltage vs. Output Voltage
Figure 18. Gain and Phase Margin vs. Frequency
(RL = 100kΩ, 2kΩ, 600Ω) at 2.7V
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
13
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Characteristics (continued)
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
14
Figure 19. Gain and Phase Margin vs. Frequency
(RL = 100kΩ, 2kΩ, 600Ω) at 5V
Figure 20. Gain and Phase Margin vs. Frequency
(Temp.= 25, -40, 85°C, RL = 10kΩ) at 2.7V
Figure 21. Gain and Phase Margin vs. Frequency
(Temp.= 25, -40, 85 °C, RL = 10kΩ) at 5V
Figure 22. Gain and Phase Margin vs. Frequency
(CL = 100pF, 200pF, 0pF, RL = 10kΩ) at 2.7V
Figure 23. Gain and Phase Margin vs. Frequency
(CL = 100pF, 200pF, 0pF RL = 10kΩ) at 5V
Figure 24. Gain and Phase Margin vs. Frequency
(CL = 100pF, 200pF, 0pF RL = 600Ω) at 2.7V
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Typical Characteristics (continued)
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
Figure 25. Gain and Phase Margin vs. Frequency
(CL = 100pF, 200pF, 0pF RL = 600Ω) at 5V
Figure 26. Slew Rate vs. Supply Voltage
Figure 27. Non-Inverting Large Signal Pulse Response
Figure 28. Non-Inverting Small Signal Pulse Response
Figure 29. Inverting Large Signal Pulse Response
Figure 30. Inverting Small Signal Pulse Response
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
15
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Characteristics (continued)
Unless otherwise specified, VS = +5V, single supply, TA = 25°C.
Figure 31. THD vs. Frequency
16
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
7 Detailed Description
7.1 Overview
The LMV821/LMV822/LMV824 bring performance and economy to low voltage / low power systems. With a 5
MHz unity-gain frequency and a specified 1.4 V/µs slew rate, the quiescent current is only 220 µA/amplifier (2.7
V). They provide rail-to-rail (R-to-R) output swing into heavy loads (600 Ω specified). The input common-mode
voltage range includes ground, and the maximum input offset voltage is 3.5 mV.
7.2 Functional Block Diagram
Figure 32. (Each Amplifier)
7.3 Feature Description
The amplifier's differential inputs consist of a non-inverting input (+IN) and an inverting input (–IN). The amplifer
amplifies only the difference in voltage between the two inpus, which is called the differential input voltage. The
output voltage of the op-amp Vout is given by Equation 1:
VOUT = AOL (IN+ - IN-)
(1)
where AOL is the open-loop gain of the amplifier, typically around 100dB (100,000x, or 10uV per Volt).
7.4 Device Functional Modes
This section covers the following design considerations:
1. Frequency and Phase Response Considerations
2. Unity-Gain Pulse Response Considerations
3. Input Bias Current Considerations
7.4.1 Frequency and Phase Response Considerations
The relationship between open-loop frequency response and open-loop phase response determines the closedloop stability performance (negative feedback). The open-loop phase response causes the feedback signal to
shift towards becoming positive feedback, thus becoming unstable. The further the output phase angle is from
the input phase angle, the more stable the negative feedback will operate. Phase Margin (φm) specifies this
output-to-input phase relationship at the unity-gain crossover point. Zero degrees of phase-margin means that
the input and output are completely in phase with each other and will sustain oscillation at the unity-gain
frequency.
The AC tables show φm for a no load condition. But φm changes with load. The Gain and Phase margin vs
Frequency plots in the curve section can be used to graphically determine the φm for various loaded conditions.
To do this, examine the phase angle portion of the plot, find the phase margin point at the unity-gain frequency,
and determine how far this point is from zero degree of phase-margin. The larger the phase-margin, the more
stable the circuit operation.
The bandwidth is also affected by load. The graphs of Figure 33 and Figure 34 provide a quick look at how
various loads affect the φm and the bandwidth of the LMV821/822/824 family. These graphs show capacitive
loads reducing both φm and bandwidth, while resistive loads reduce the bandwidth but increase the φm. Notice
how a 600Ω resistor can be added in parallel with 220 picofarads capacitance, to increase the φm 20°(approx.),
but at the price of about a 100 kHz of bandwidth.
Overall, the LMV821/822/824 family provides good stability for loaded condition.
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
17
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Device Functional Modes (continued)
Figure 33. Phase Margin vs Common Mode Voltage for Various Loads
Figure 34. Unity-Gain Frequency vs Common Mode Voltage for Various Loads
7.4.2 Unity Gain Pulse Response Consideration
A pull-up resistor is well suited for increasing unity-gain, pulse response stability. For example, a 600 Ω pull-up
resistor reduces the overshoot voltage by about 50%, when driving a 220 pF load. Figure 35 shows how to
implement the pull-up resistor for more pulse response stability.
Figure 35. Using a Pull-up Resistor at the Output for Stabilizing Capacitive Loads
Higher capacitances can be driven by decreasing the value of the pull-up resistor, but its value shouldn't be
reduced beyond the sinking capability of the part. An alternate approach is to use an isolation resistor as
illustrated in Figure 36.
Figure 37 shows the resulting pulse response from a LMV824, while driving a 10,000 pF load through a 20Ω
isolation resistor.
18
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Device Functional Modes (continued)
Figure 36. Using an Isolation Resistor to Drive Heavy Capacitive Loads
Figure 37. Pulse Response per Figure 36
7.4.3 Input Bias Current Consideration
Input bias current (IB) can develop a somewhat significant offset voltage. This offset is primarily due to IB flowing
through the negative feedback resistor, RF. For example, if IB is 90 nA (max @ room) and RF is 100 kΩ, then an
offset of 9 mV will be developed (VOS= IB x RF).Using a compensation resistor (RC), as shown in Figure 38,
cancels out this affect. But the input offset current (IOS) will still contribute to an offset voltage in the same
manner - typically 0.05 mV at room temp.
Figure 38. Canceling the Voltage Offset Effect of Input Bias Current
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
19
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
8 Application and Implementation
8.1 Application Information
The LMV82x bring performance and economy to low voltage/low power systems. They provide rail-to-rail output
swing into heavy loads and are capable of driving large capacitive loads.
8.2 Typical Applications
8.2.1 Telephone-Line Transceiver
Figure 39. Telephone-Line Transceiver for a PCMCIA Modem Card
8.2.1.1 Design Requirements
The telephone-line transceiver of Figure 39 provides a full-duplexed connection through a PCMCIA, miniature
transformer. The differential configuration of receiver portion (UR), cancels reception from the transmitter portion
(UT). Note that the input signals for the differential configuration of UR, are the transmit voltage (VT) and VT/2.
This is because Rmatch is chosen to match the coupled telephone-line impedance; therefore dividing VT by two
(assuming R1 >> Rmatch).
8.2.1.2 Detailed Design Procedure
The differential configuration of UR has its resistors chosen to cancel the VT and VT/2 inputs according to the
following equation:
(2)
Note that Cc is included for canceling out the inadequacies of the lossy, miniature transformer.
20
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Typical Applications (continued)
8.2.2 “Simple” Mixer (Amplitude Modulator)
Figure 40. Amplitude Modulator Circuit
8.2.2.1 Design Requirements
The simple mixer can be applied to applications that utilize the Doppler Effect to measure the velocity of an
object. The difference frequency is one of its output frequency components. This difference frequency magnitude
(/FM-FC/) is the key factor for determining an object's velocity per the Doppler Effect. If a signal is transmitted to a
moving object, the reflected frequency will be a different frequency. This difference in transmit and receive
frequency is directly proportional to an object's velocity.
8.2.2.2 Detailed Design Procedure
The mixer of Figure 40 is simple and provides a unique form of amplitude modulation. Vi is the modulation
frequency (FM), while a +3V square-wave at the gate of Q1, induces a carrier frequency (FC). Q1 switches
(toggles) U1 between inverting and non-inverting unity gain configurations. Offsetting a sine wave above ground
at Vi results in the oscilloscope photo of Figure 41.
8.2.2.3 Application Performance Plot
Figure 41. Output signal of Figure 40
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
21
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Applications (continued)
8.2.3 Tri-Level Voltage Detector
Figure 42. Tri-level Voltage Detector
8.2.3.1 Design Requirements
The tri-level voltage detector of Figure 42 provides a type of window comparator function. It detects three
different input voltage ranges: Min-range, Mid-range, and Max-range. The output voltage (VO) is at VCC for the
Min-range. VO is clamped at GND for the Mid-range. For the Max-range, VO is at Vee. Figure 43 shows a VO vs.
VI oscilloscope photo per the circuit of Figure 42.
Its operation is as follows: VI deviating from GND, causes the diode bridge to absorb IIN to maintain a clamped
condition (VO= 0V). Eventually, IIN reaches the bias limit of the diode bridge. When this limit is reached, the
clamping effect stops and the op amp responds open loop. The design equation directly preceding Figure 43,
shows how to determine the clamping range. The equation solves for the input voltage band on each side GND.
The mid-range is twice this voltage band.
8.2.3.2 Detailed Design Procedure
(3)
22
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Typical Applications (continued)
8.2.3.3 Application Performance Plot
'V
+V0
'V
-V0
OV
-VIN
OV
+VIN
Figure 43. X, Y Oscilloscope Trace showing VOUT vs VIN per the Circuit of Tri-Level Voltage Detector
8.2.4 Dual Amplifier Active Filters (DAAFs)
3 kHz Low-Pass Active Filter with a Butterworth Response and a Pass Band Gain of Times Two
Figure 44. Dual Amplifier Active Low-Pass Filter
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
23
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Applications (continued)
300 Hz High-Pass Active Filter with a Butterworth Response and a Pass Band Gain of Times Two
Figure 45. Dual Active Amplifier High-Pass Filter
8.2.4.1 Design Requirements
The LMV822/24 bring economy and performance to DAAFs. The low-pass and the high-pass filters of Figure 44
and Figure 45 (respectively), offer one key feature: excellent sensitivity performance. Good sensitivity is when
deviations in component values cause relatively small deviations in a filter's parameter such as cutoff frequency
(Fc). Single amplifier active filters like the Sallen-Key provide relatively poor sensitivity performance that
sometimes cause problems for high production runs; their parameters are much more likely to deviate out of
specification than a DAAF would. The DAAFs of Figure 44 and Figure 45 are well suited for high volume
production.
8.2.4.2 Detailed Design Procedure
Active filters are also sensitive to an op amp's parameters -Gain and Bandwidth, in particular. The LMV822/24
provide a large gain and wide bandwidth. And DAAFs make excellent use of these feature specifications.
Single Amplifier versions require a large open-loop to closed-loop gain ratio - approximately 50 to 1, at the Fc of
the filter response.
In addition to performance, DAAFs are relatively easy to design and implement. The design equations for the
low-pass and high-pass DAAFs are shown below. The first two equation calculate the Fc and the circuit Quality
Factor (Q) for the LPF (Figure 44). The second two equations calculate the Fc and Q for the HPF (Figure 45).
(4)
To simplify the design process, certain components are set equal to each other. Refer to Figure 44 and
Figure 45. These equal component values help to simplify the design equations as follows:
(5)
24
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
Typical Applications (continued)
To illustrate the design process/implementation, a 3 kHz, Butterworth response, low-pass filter DAAF (Figure 44)
is designed as follows:
1. Choose C1 = C3 = C = 1 nF
2. Choose R4 = R5 = 1 kΩ
3. Calculate Ra and R2 for the desired Fc as follows:
(6)
4. Calculate R3 for the desired Q. The desired Q for a Butterworth (Maximally Flat) response is 0.707 (45
degrees into the s-plane). R3 calculates as follows:
(7)
Notice that R3 could also be calculated as 0.707 of Ra or R2.
The circuit was implemented and its cutoff frequency measured. The cutoff frequency measured at 2.92 kHz.
The circuit also showed good repeatability. Ten different LMV822 samples were placed in the circuit. The
corresponding change in the cutoff frequency was less than a percent.
8.2.4.3 Application Perfromance Plots
Butterworth Response as Measured by the HP3577A Network Analyzer
Figure 46. 300 kHz, DAAF Low-Pass Filter Measurement Results
Figure 46 shows an impressive photograph of a network analyzer measurement (HP3577A). The measurement
was taken from a 300 kHz version of Figure 44. At 300 kHz, the open-loop to closed-loop gain ratio @ Fc is
about 5 to 1. This is 10 times lower than the 50 to 1 “rule of thumb” for Single Amplifier Active Filters.
Table 1 provides sensitivity measurements for a 10 MΩ load condition. The left column shows the passive
components for the 3 kHz low-pass DAAF. The third column shows the components for the 300 Hz high-pass
DAAF. Their respective sensitivity measurements are shown to the right of each component column. Their values
consists of the percent change in cutoff frequency (Fc) divided by the percent change in component value. The
lower the sensitivity value, the better the performance.
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
25
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Typical Applications (continued)
Each resistor value was changed by about 10 percent, and this measured change was divided into the measured
change in Fc. A positive or negative sign in front of the measured value, represents the direction Fc changes
relative to components' direction of change. For example, a sensitivity value of negative 1.2, means that for a 1
percent increase in component value, Fc decreases by 1.2 percent.
Note that this information provides insight on how to fine tune the cutoff frequency, if necessary. It should be also
noted that R4 and R5 of each circuit also caused variations in the pass band gain. Increasing R4 by ten percent,
increased the gain by 0.4 dB, while increasing R5 by ten percent, decreased the gain by 0.4 dB.
Table 1. Component Sensitivity Measurements
Component
(LPF)
Sensitivity
(LPF)
Component
(HPF)
Sensitivity
(HPF)
Ra
-1.2
Ca
-0.7
C1
-0.1
Rb
-1.0
R2
-1.1
R1
+0.1
R3
+0.7
C2
-0.1
C3
-1.5
R3
+0.1
R4
-0.6
R4
-0.1
R5
+0.6
R5
+0.1
8.3 Do's and Don'ts
Do properly bypass the power supplies.
Do add series resistence to the oputput when driving capacitive loads, particularly cables, Muxes and ADC
inputs.
Do not exceed the input common mode range. The input is not "Rail to Rail" and will limit upper output swing
when configured as followers or other low-gain applications. See the Input Common Mode Voltage Range
section of the Electrical Table.
Do add series current limiting resistors and external schottky clamp diodes if input voltage is expected to exceed
the supplies. Limit the current to 1mA or less (1KΩ per volt).
9 Power Supply Recommendations
For proper operation, the power supplies bust be properly decoupled. For decoupling the supply lines it is
suggested that 10 nF capacitors be placed as close as possible to the op amp power supply pins. For single
supply, place a capacitor between V+ and V−supply leads. For dual supplies, place one capacitor between V+
and ground, and one capacitor between V- and ground.
26
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
10 Layout
10.1 Layout Guidelines
The V+ pin should be bypassed to ground with a low ESR capacitor.
The optimum placement is closest to the V+ and ground pins.
Care should be taken to minimize the loop area formed by the bypass capacitor connection between V+ and
ground.
The ground pin should be connected to the PCB ground plane at the pin of the device.
The feedback components should be placed as close to the device as possible minimizing strays.
10.2 Layout Example
Figure 47. 2-D Layout
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
27
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
www.ti.com
Layout Example (continued)
Figure 48. 3-D Layout
28
Submit Documentation Feedback
Copyright © 1999–2014, Texas Instruments Incorporated
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
LMV821-N, LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1
www.ti.com
SNOS032H – AUGUST 1999 – REVISED APRIL 2014
11 Device and Documentation Support
11.1 Documentation Support
11.1.1 Related Documentation
For related documantation, see the following:
TI Filterpro Software, http://www.ti.com/tool/filterpro
TI Universal Operational Amplifier Evaluation Module, http://www.ti.com/tool/opampevm
TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti
11.2 Related Links
The table below lists quick access links. Categories include technical documents, support and community
resources, tools and software, and quick access to sample or buy.
Table 2. Related Links
PARTS
PRODUCT FOLDER
SAMPLE & BUY
TECHNICAL
DOCUMENTS
TOOLS &
SOFTWARE
SUPPORT &
COMMUNITY
LMV821-N
Click here
Click here
Click here
Click here
Click here
LMV822-N
Click here
Click here
Click here
Click here
Click here
LMV822-N-Q1
Click here
Click here
Click here
Click here
Click here
LMV824-N
Click here
Click here
Click here
Click here
Click here
LMV824-N-Q1
Click here
Click here
Click here
Click here
Click here
11.3 Trademarks
All trademarks are the property of their respective owners.
11.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Copyright © 1999–2014, Texas Instruments Incorporated
Submit Documentation Feedback
Product Folder Links: LMV821-N LMV822-N LMV822-N-Q1 LMV824-N LMV824-N-Q1
29
PACKAGE OPTION ADDENDUM
www.ti.com
1-Nov-2015
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LMV821M5
NRND
SOT-23
DBV
5
1000
TBD
Call TI
Call TI
-40 to 85
A14
LMV821M5/NOPB
ACTIVE
SOT-23
DBV
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
A14
LMV821M5X
NRND
SOT-23
DBV
5
3000
TBD
Call TI
Call TI
-40 to 85
A14
LMV821M5X/NOPB
ACTIVE
SOT-23
DBV
5
3000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
A14
LMV821M7
NRND
SC70
DCK
5
1000
TBD
Call TI
Call TI
-40 to 85
A15
LMV821M7/NOPB
ACTIVE
SC70
DCK
5
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
A15
LMV821M7X
NRND
SC70
DCK
5
3000
TBD
Call TI
Call TI
-40 to 85
A15
LMV821M7X/NOPB
ACTIVE
SC70
DCK
5
3000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
A15
LMV822M
NRND
SOIC
D
8
95
TBD
Call TI
Call TI
-40 to 85
LMV
822M
LMV822M/NOPB
ACTIVE
SOIC
D
8
95
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMV
822M
LMV822MM
NRND
VSSOP
DGK
8
1000
TBD
Call TI
Call TI
-40 to 85
V822
LMV822MM/NOPB
ACTIVE
VSSOP
DGK
8
1000
Green (RoHS CU NIPDAUAG | CU SN Level-1-260C-UNLIM
& no Sb/Br)
-40 to 85
V822
-40 to 85
V822
Green (RoHS CU NIPDAUAG | CU SN Level-1-260C-UNLIM
& no Sb/Br)
-40 to 85
V822
LMV822MMX
NRND
VSSOP
DGK
8
LMV822MMX/NOPB
ACTIVE
VSSOP
DGK
8
3500
TBD
LMV822MX
NRND
SOIC
D
8
2500
TBD
Call TI
Call TI
-40 to 85
LMV
822M
LMV822MX/NOPB
ACTIVE
SOIC
D
8
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMV
822M
LMV822Q1MM/NOPB
ACTIVE
VSSOP
DGK
8
1000
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
AKAA
LMV822Q1MMX/NOPB
ACTIVE
VSSOP
DGK
8
3500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
AKAA
LMV824M
NRND
SOIC
D
14
55
TBD
Call TI
Call TI
-40 to 85
LMV824M
LMV824M/NOPB
ACTIVE
SOIC
D
14
55
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMV824M
Addendum-Page 1
Call TI
Call TI
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
1-Nov-2015
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LMV824MT/NOPB
ACTIVE
TSSOP
PW
14
94
Green (RoHS
& no Sb/Br)
CU NIPDAU | CU SN
Level-1-260C-UNLIM
-40 to 85
LMV824
MT
LMV824MTX
NRND
TSSOP
PW
14
2500
TBD
Call TI
Call TI
-40 to 85
LMV824
MT
LMV824MTX/NOPB
ACTIVE
TSSOP
PW
14
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU | CU SN
Level-1-260C-UNLIM
-40 to 85
LMV824
MT
LMV824MX
NRND
SOIC
D
14
2500
TBD
Call TI
Call TI
-40 to 85
LMV824M
LMV824MX/NOPB
ACTIVE
SOIC
D
14
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 85
LMV824M
LMV824NDGVR
ACTIVE
TVSOP
DGV
14
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 125
MV824N
LMV824Q1MA/NOPB
ACTIVE
SOIC
D
14
55
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV824Q1
MA
LMV824Q1MAX/NOPB
ACTIVE
SOIC
D
14
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV824Q1
MA
LMV824Q1MT/NOPB
ACTIVE
TSSOP
PW
14
94
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV824
Q1MT
LMV824Q1MTX/NOPB
ACTIVE
TSSOP
PW
14
2500
Green (RoHS
& no Sb/Br)
CU SN
Level-1-260C-UNLIM
-40 to 125
LMV824
Q1MT
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Addendum-Page 2
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
(4)
1-Nov-2015
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF LMV822-N, LMV822-N-Q1, LMV824-N, LMV824-N-Q1 :
• Catalog: LMV822-N, LMV824-N
• Automotive: LMV822-N-Q1, LMV824-N-Q1
NOTE: Qualified Version Definitions:
• Catalog - TI's standard catalog product
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
Addendum-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Nov-2015
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
LMV821M5
SOT-23
DBV
5
1000
178.0
8.4
LMV821M5/NOPB
SOT-23
DBV
5
1000
178.0
LMV821M5X
SOT-23
DBV
5
3000
178.0
LMV821M5X/NOPB
SOT-23
DBV
5
3000
LMV821M7
SC70
DCK
5
LMV821M7/NOPB
SC70
DCK
LMV821M7X
SC70
DCK
LMV821M7X/NOPB
SC70
W
Pin1
(mm) Quadrant
3.2
3.2
1.4
4.0
8.0
Q3
8.4
3.2
3.2
1.4
4.0
8.0
Q3
8.4
3.2
3.2
1.4
4.0
8.0
Q3
178.0
8.4
3.2
3.2
1.4
4.0
8.0
Q3
1000
178.0
8.4
2.25
2.45
1.2
4.0
8.0
Q3
5
1000
178.0
8.4
2.25
2.45
1.2
4.0
8.0
Q3
5
3000
178.0
8.4
2.25
2.45
1.2
4.0
8.0
Q3
DCK
5
3000
178.0
8.4
2.25
2.45
1.2
4.0
8.0
Q3
LMV822MM
VSSOP
DGK
8
1000
178.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMV822MM/NOPB
VSSOP
DGK
8
1000
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMV822MMX/NOPB
VSSOP
DGK
8
3500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMV822MX
SOIC
D
8
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
LMV822MX/NOPB
SOIC
D
8
2500
330.0
12.4
6.5
5.4
2.0
8.0
12.0
Q1
LMV822Q1MM/NOPB
VSSOP
DGK
8
1000
178.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMV822Q1MMX/NOPB
VSSOP
DGK
8
3500
330.0
12.4
5.3
3.4
1.4
8.0
12.0
Q1
LMV824MTX
TSSOP
PW
14
2500
330.0
12.4
6.95
5.6
1.6
8.0
12.0
Q1
LMV824MTX/NOPB
TSSOP
PW
14
2500
330.0
12.4
6.95
5.6
1.6
8.0
12.0
Q1
LMV824MX
SOIC
D
14
2500
330.0
16.4
6.5
9.35
2.3
8.0
16.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Nov-2015
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LMV824MX/NOPB
SOIC
D
14
2500
330.0
16.4
6.5
9.35
2.3
8.0
16.0
Q1
LMV824NDGVR
TVSOP
DGV
14
2000
330.0
12.4
6.8
4.0
1.6
8.0
12.0
Q1
LMV824Q1MAX/NOPB
SOIC
D
14
2500
330.0
16.4
6.5
9.35
2.3
8.0
16.0
Q1
LMV824Q1MTX/NOPB
TSSOP
PW
14
2500
330.0
12.4
6.95
5.6
1.6
8.0
12.0
Q1
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMV821M5
SOT-23
DBV
5
1000
210.0
185.0
35.0
LMV821M5/NOPB
SOT-23
DBV
5
1000
210.0
185.0
35.0
LMV821M5X
SOT-23
DBV
5
3000
210.0
185.0
35.0
LMV821M5X/NOPB
SOT-23
DBV
5
3000
210.0
185.0
35.0
LMV821M7
SC70
DCK
5
1000
210.0
185.0
35.0
LMV821M7/NOPB
SC70
DCK
5
1000
210.0
185.0
35.0
LMV821M7X
SC70
DCK
5
3000
210.0
185.0
35.0
LMV821M7X/NOPB
SC70
DCK
5
3000
210.0
185.0
35.0
LMV822MM
VSSOP
DGK
8
1000
210.0
185.0
35.0
LMV822MM/NOPB
VSSOP
DGK
8
1000
364.0
364.0
27.0
LMV822MMX/NOPB
VSSOP
DGK
8
3500
364.0
364.0
27.0
LMV822MX
SOIC
D
8
2500
367.0
367.0
35.0
LMV822MX/NOPB
SOIC
D
8
2500
367.0
367.0
35.0
Pack Materials-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
23-Nov-2015
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LMV822Q1MM/NOPB
VSSOP
DGK
8
1000
210.0
185.0
35.0
LMV822Q1MMX/NOPB
VSSOP
DGK
8
3500
367.0
367.0
35.0
LMV824MTX
TSSOP
PW
14
2500
367.0
367.0
35.0
LMV824MTX/NOPB
TSSOP
PW
14
2500
367.0
367.0
35.0
LMV824MX
SOIC
D
14
2500
367.0
367.0
35.0
LMV824MX/NOPB
SOIC
D
14
2500
367.0
367.0
35.0
LMV824NDGVR
TVSOP
DGV
14
2000
367.0
367.0
35.0
LMV824Q1MAX/NOPB
SOIC
D
14
2500
367.0
367.0
35.0
LMV824Q1MTX/NOPB
TSSOP
PW
14
2500
367.0
367.0
35.0
Pack Materials-Page 3
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated
Similar pages