TI1 CD4049UBNSR Cmos hex buffer/converter Datasheet

CD4049UB, CD4050B
August 1998 - Revised May 2004
Data sheet acquired from Harris Semiconductor
SCHS046I
CMOS Hex Buffer/Converters
Applications
The CD4049UB and CD4050B devices are inverting and
non-inverting hex buffers, respectively, and feature logiclevel conversion using only one supply voltage (VCC). The
input-signal high level (VIH) can exceed the VCC supply
voltage when these devices are used for logic-level
conversions. These devices are intended for use as CMOS
to DTL/TTL converters and can drive directly two DTL/TTL
loads. (VCC = 5V, VOL ≤ 0.4V, and IOL ≥ 3.3mA.)
• CMOS to DTL/TTL Hex Converter
• CMOS Current “Sink” or “Source” Driver
• CMOS High-To-Low Logic Level Converter
[ /Title
(CD40
49UB,
CD405 The CD4049UB and CD4050B are designated as
0B)
replacements for CD4009UB and CD4010B, respectively.
Because the CD4049UB and CD4050B require only one
/Subpower supply, they are preferred over the CD4009UB and
ject
CD4010B and should be used in place of the CD4009UB
(CMO and CD4010B in all inverter, current driver, or logic-level
S Hex conversion applications. In these applications the
Buffer/ CD4049UB and CD4050B are pin compatible with the
CD4009UB and CD4010B respectively, and can be
Consubstituted for these devices in existing as well as in new
verters) designs. Terminal No. 16 is not connected internally on the
/Autho CD4049UB or CD4050B, therefore, connection to this
terminal is of no consequence to circuit operation. For
r ()
applications not requiring high sink-current or voltage
/Keyconversion, the CD4069UB Hex Inverter is recommended.
words
(Harris Features
Semi- • CD4049UB Inverting
con• CD4050B Non-Inverting
ductor, • High Sink Current for Driving 2 TTL Loads
CD400 • High-To-Low Level Logic Conversion
• 100% Tested for Quiescent Current at 20V
0,
• Maximum Input Current of 1µA at 18V Over Full Package
metal
Temperature Range; 100nA at 18V and 25oC
gate,
• 5V, 10V and 15V Parametric Ratings
CMOS
Ordering Information
PART NUMBER
TEMP.
RANGE (oC)
PACKAGE
CD4049UBF3A
-55 to 125
16 Ld CERDIP
CD4050BF3A
-55 to 125
16 Ld CERDIP
CD4049UBD
-55 to 125
16 Ld SOIC
CD4049UBDR
-55 to 125
16 Ld SOIC
CD4049UBDT
-55 to 125
16 Ld SOIC
CD4049UBDW
-55 to 125
16 Ld SOIC
CD4049UBDWR
-55 to 125
16 Ld SOIC
CD4049UBE
-55 to 125
16 Ld PDIP
CD4049UBNSR
-55 to 125
16 Ld SOP
CD4049UBPW
-55 to 125
16 Ld TSSOP
CD4049UBPWR
-55 to 125
16 Ld TSSOP
CD4050BD
-55 to 125
16 Ld SOIC
CD4050BDR
-55 to 125
16 Ld SOIC
CD4050UBDT
-55 to 125
16 Ld SOIC
CD4050BDW
-55 to 125
16 Ld SOIC
CD4050BDWR
-55 to 125
16 Ld SOIC
CD4050BE
-55 to 125
16 Ld PDIP
CD4050NSR
-55 to 125
16 Ld SOP
CD4050BPW
-55 to 125
16 Ld TSSOP
CD4050BPWR
-55 to 125
16 Ld TSSOP
NOTE: When ordering, use the entire part number. The suffix R denotes tape
and reel. The suffix T denotes a small-quantity reel of 250.
Pinouts
CD4049UB (PDIP, CERDIP, SOIC, SOP, TSSOP)
TOP VIEW
16 NC
VCC 1
15 L = F
G=A 2
14 F
A 3
13 NC
H=B 4
B 5
12 K = E
11 E
I=C 6
10 J = D
C 7
9 D
VSS 8
1
CD4050B (PDIP, CERDIP, SOIC, SOP)
TOP VIEW
VCC 1
G=A 2
A 3
H=B 4
B 5
I=C 6
C 7
VSS 8
16 NC
15 L = F
14 F
13 NC
12 K = E
11 E
10 J = D
9 D
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
Copyright © 2004, Texas Instruments Incorporated
CD4049UB, CD4050B
Functional Block Diagrams
CD4049UB
A
B
C
D
E
F
3
2
5
4
7
6
9
10
11
12
14
15
VCC
VSS
CD4050B
G=A
A
H=B
B
I=C
C
J=D
D
K=E
E
L=F
F
1
3
2
5
4
7
6
9
10
11
12
14
15
VCC
8
VSS
NC = 13
NC = 16
G=A
H=B
I=C
J=D
K=E
L=F
1
8
NC = 13
NC = 16
Schematic Diagrams
VCC
VCC
P
OUT
R
IN
P
P
N
N
R
IN
N
VSS
FIGURE 1A. SCHEMATIC DIAGRAM OF CD4049UB, 1 OF 6
IDENTICAL UNITS
2
OUT
VSS
FIGURE 1B. SCHEMATIC DIAGRAM OF CD4050B, 1 OF 6
IDENTICAL UNITS
CD4049UB, CD4050B
Absolute Maximum Ratings
Thermal Information
Supply Voltage (V+ to V-). . . . . . . . . . . . . . . . . . . . . . . -0.5V to 20V
DC Input Current, Any One Input. . . . . . . . . . . . . . . . . . . . . . ±10mA
Package Thermal Impedance, θJA (see Note1):
E (PDIP) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 67oC/W
D (SOIC) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73oC/W
DW (SOIC) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57oC/W
NS (SOP) Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64oC/W
PW (TSSOP) Package . . . . . . . . . . . . . . . . . . . . . . . . . . 108oC/W
Maximum Junction Temperature (Plastic Package) . . . . . . . . .150oC
Maximum Storage Temperature Range . . . . . . . . . . . 65oC to 150oC
Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . .265oC
SOIC - Lead Tips Only
Operating Conditions
Temperature Range . . . . . . . . . . . . . . . . . . . . . . . . . -55oC to 125oC
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. The package thermal impedance is calculated in accordance with JESD 51-7.
DC Electrical Specifications
LIMITS AT INDICATED TEMPERATURE (oC)
TEST CONDITIONS
PARAMETER
Quiescent Device Current
IDD (Max)
Output Low (Sink) Current
IOL (Min)
Output High (Source) Current
IOH (Min)
Out Voltage Low Level
VOL (Max)
Output Voltage High Level
VOH (Min)
Input Low Voltage, VIL (Max)
CD4049UB
Input Low Voltage, VIL (Max)
CD4050B
3
25
VO
(V)
VIN
(V)
VCC (V)
-55
-40
85
125
MIN
TYP
MAX
UNITS
-
0,5
5
1
1
30
30
-
0.02
1
µA
-
0,10
10
2
2
60
60
-
0.02
2
µA
-
0,15
15
4
4
120
120
-
0.02
4
µA
-
0,20
20
20
20
600
600
-
0.04
20
µA
0.4
0,5
4.5
3.3
3.1
2.1
1.8
2.6
5.2
-
mA
0.4
0,5
5
4
3.8
2.9
2.4
3.2
6.4
-
mA
0.5
0,10
10
10
9.6
6.6
5.6
8
16
-
mA
1.5
0,15
15
26
25
20
18
24
48
-
mA
4.6
0,5
5
-0.81
-0.73
-0.58
-0.48
-0.65
-1.2
-
mA
2.5
0,5
5
-2.6
-2.4
-1.9
-1.55
-2.1
-3.9
-
mA
9.5
0,10
10
-2.0
-1.8
-1.35
-1.18
-1.65
-3.0
-
mA
13.5
0,15
15
-5.2
-4.8
-3.5
-3.1
-4.3
-8.0
-
mA
-
0,5
5
0.05
0.05
0.05
0.05
-
0
0.05
V
-
0,10
10
0.05
0.05
0.05
0.05
-
0
0.05
V
-
0,15
15
0.05
0.05
0.05
0.05
-
0
0.05
V
-
0,5
5
4.95
4.95
4.95
4.95
4.95
5
-
V
-
0,10
10
9.95
9.95
9.95
9.95
9.95
10
-
V
-
0,15
15
14.95
14.95
14.95
14.95
14.95
15
-
V
4.5
-
5
1
1
1
1
-
-
1
V
9
-
10
2
2
2
2
-
-
2
V
13.5
-
15
2.5
2.5
2.5
2.5
-
-
2.5
V
0.5
-
5
1.5
1.5
1.5
1.5
-
-
1.5
V
1
-
10
3
3
3
3
-
-
3
V
1.5
-
15
4
4
4
4
-
-
4
V
CD4049UB, CD4050B
DC Electrical Specifications
(Continued)
LIMITS AT INDICATED TEMPERATURE (oC)
25
TEST CONDITIONS
PARAMETER
Input High Voltage, VIH Min
CD4049UB
Input High Voltage, VIH Min
CD4050B
Input Current, IIN Max
VO
(V)
VIN
(V)
VCC (V)
-55
-40
85
125
MIN
TYP
MAX
UNITS
0.5
-
5
4
4
4
4
4
-
-
V
1
-
10
8
8
8
8
8
-
-
V
1.5
-
15
12.5
12.5
12.5
12.5
12.5
-
-
V
4.5
-
5
3.5
3.5
3.5
3.5
3.5
-
-
V
9
-
10
7
7
7
7
7
-
-
V
13.5
-
15
11
11
11
11
11
-
-
V
-
±10-5
±0.1
µA
-
AC Electrical Specifications
0,18
18
±0.1
Propagation Delay Time
Low to High, tPLH
CD4049UB
Propagation Delay Time
Low to High, tPLH
CD4050B
Propagation Delay Time
High to Low, tPHL
CD4049UB
Propagation Delay Time
High to Low, tPHL
CD4050B
Transition Time, Low to High, tTLH
Transition Time, High to Low, tTHL
4
±1
±1
TA = 25oC, Input tr , tf = 20ns, CL = 50pF, RL = 200kΩ
TEST CONDITIONS
PARAMETER
±0.1
LIMITS (ALL PACKAGES)
VIN
VCC
TYP
MAX
UNITS
5
5
60
120
ns
10
10
32
65
ns
10
5
45
90
ns
15
15
25
50
ns
15
5
45
90
ns
5
5
70
140
ns
10
10
40
80
ns
10
5
45
90
ns
15
15
30
60
ns
15
5
40
80
ns
5
5
32
65
ns
10
10
20
40
ns
10
5
15
30
ns
15
15
15
30
ns
15
5
10
20
ns
5
5
55
110
ns
10
10
22
55
ns
10
5
50
100
ns
15
15
15
30
ns
15
5
50
100
ns
5
5
80
160
ns
10
10
40
80
ns
15
15
30
60
ns
5
5
30
60
ns
10
10
20
40
ns
15
15
15
30
ns
CD4049UB, CD4050B
AC Electrical Specifications
TA = 25oC, Input tr , tf = 20ns, CL = 50pF, RL = 200kΩ (Continued)
TEST CONDITIONS
LIMITS (ALL PACKAGES)
VIN
VCC
TYP
MAX
UNITS
Input Capacitance, CIN
CD4049UB
-
-
15
22.5
pF
Input Capacitance, CIN
CD4050B
-
-
5
7.5
pF
PARAMETER
TA = 25oC
TA = 25oC
SUPPLY VOLTAGE (VCC) = 5V
SUPPLY VOLTAGE (VCC) = 5V
VO , OUTPUT VOLTAGE (V)
VO , OUTPUT VOLTAGE (V)
Typical Performance Curves
5
4
MINIMUM
MAXIMUM
3
2
5
MINIMUM
4
MAXIMUM
3
2
1
1
0
1
2
3
0
4
1
2
VI , INPUT VOLTAGE (V)
3
4
FIGURE 2. MINIMUM AND MAXIMUM VOLTAGE TRANSFER
CHARACTERISTICS FOR CD4049UB
FIGURE 3. MINIMUM AND MAXIMUM VOLTAGE TRANSFER
CHARACTERISTICS FOR CD4050B
IOL, OUTPUT LOW (SINK) CURRENT (mA)
IOL, OUTPUT LOW (SINK) CURRENT (mA)
VI , INPUT VOLTAGE (V)
TA = 25oC
70
15V
60
10V
50
40
30
GATE TO SOURCE VOLTAGE (VGS) = 5V
20
10
0
1
2
3
4
5
6
7
8
VDS , DRAIN TO SOURCE VOLTAGE (V)
FIGURE 4. TYPICAL OUTPUT LOW (SINK) CURRENT
CHARACTERISTICS
5
TA = 25oC
70
15V
10V
60
50
40
30
20
GATE TO SOURCE VOLTAGE (VGS) = 5V
10
0
1
2
3
4
5
6
7
8
VDS , DRAIN TO SOURCE VOLTAGE (V)
FIGURE 5. MINIMUM OUTPUT LOW (SINK) CURRENT DRAIN
CHARACTERISTICS
CD4049UB, CD4050B
Typical Performance Curves
(Continued)
VDS, DRAIN TO SOURCE VOLTAGE (V)
-8
-7
-6
-5
-4
-3
-2
-1
VDS, DRAIN TO SOURCE VOLTAGE (V)
-8
-7
-6
-5
-4
-3
-2
0
-20
-25
-10V
-30
-15V
-10
VGS = -5V
-15
-10V
-20
-15V
-25
-30
-35
OUTPUT HIGH (SOURCE)
-15
GATE TO SOURCE VOLTAGE
CURRENT CHARACTERISTICS
-10
GATE TO SOURCE VOLTAGE
VGS = -5V
-35
FIGURE 6. TYPICAL OUTPUT HIGH (SOURCE) CURRENT
CHARACTERISTICS
FIGURE 7. MINIMUM OUTPUT HIGH (SOURCE) CURRENT
CHARACTERISTICS
10
9
VO, OUTPUT VOLTAGE (V)
10
VO, OUTPUT VOLTAGE (V)
0
-5
OUTPUT HIGH (SOURCE)
CURRENT CHARACTERISTICS
-5
SUPPLY VOLTAGE
8
VCC = 10V
125oC
7
6
TA = -55oC
VCC = 5V
5
4
-55oC
3
125oC
2
9
SUPPLY VOLTAGE
125oC
8
VCC = 10V
7
6
VCC = 5V
5
TA = -55oC
4
3
125oC
2
-55oC
1
1
0
0
0
1
2
3
4
0
5
6 7 8 9 10
VI , INPUT VOLTAGE (V)
105
TA = 25oC
V
C
104
Y
PL
GE
TA
L
VO
5
=1
VC
V
10
V
10
5V
P
SU
103
LOAD CAPACITANCE
CL = 50pF
(11pF FIXTURE + 39pF EXT)
CL = 15pF
(11pF FIXTURE + 4pF EXT)
102
10
10
102
103
104
f, INPUT FREQUENCY (kHz)
105
FIGURE 10. TYPICAL POWER DISSIPATION vs FREQUENCY
CHARACTERISTICS
6
1
2
3
4
5
6 7 8 9 10
VI , INPUT VOLTAGE (V)
FIGURE 9. TYPICAL VOLTAGE TRANSFER CHARACTERISTICS
AS A FUNCTION OF TEMPERATURE FOR CD4050B
POWER DISSIPATION PER INVERTER (µW)
FIGURE 8. TYPICAL VOLTAGE TRANSFER CHARACTERISTICS
AS A FUNCTION OF TEMPERATURE FOR CD4049UB
POWER DISSIPATION PER INVERTER (µW)
-1
TA = 25oC
TA = 25oC
TA = 25oC
105
15V; 1MHz
15V; 100kHz
10V; 100kHz
15V; 10kHz
10V; 10kHz
15V; 1kHz
104
103
102
10
SUPPLY VOLTAGE VCC = 5V FREQUENCY (f) = 10kHz
10
102
103
104
105
106
107
tr, tf , INPUT RISE AND FALL TIME (ns)
108
FIGURE 11. TYPICAL POWER DISSIPATION vs INPUT RISE
AND FALL TIMES PER INVERTER FOR CD4049UB
CD4049UB, CD4050B
POWER DISSIPATION PER INVERTER (µW)
Typical Performance Curves
(Continued)
106
TA = 25oC
105
15V; 1MHz
15V; 100kHz
10V; 100kHz
15V; 10kHz
10V; 10kHz
15V; 1kHz
104
103
102
10
SUPPLY VOLTAGE VCC = 5V FREQUENCY (f) = 10kHz
1
10
102
103
104
105
106
107
tr, tf , INPUT RISE AND FALL TIME (ns)
108
FIGURE 12. TYPICAL POWER DISSIPATION vs INPUT RISE
AND FALL TIMES PER INVERTER FOR CD4050B
Test Circuits
VCC
VCC
VCC
INPUTS
INPUTS
OUTPUTS
VIH
VSS
+
DVM
VIL
IDD
VSS
VSS
NOTE: Test any one input with other inputs at VCC or VSS.
FIGURE 13. QUIESCENT DEVICE CURRENT TEST CIRCUIT
FIGURE 14. INPUT VOLTAGE TEST CIRCUIT
CMOS 10V LEVEL TO DTL/TTL 5V LEVEL
VCC = 5V
VCC
INPUTS
COS/MOS
IN
OUTPUTS
VCC
OUTPUT
TO DTL/TTL
CD4049
INPUTS
I
5V = VOH
10V = VIH
0 = VIL
VSS
VSS
NOTE: Measure inputs sequentially, to both VCC and VSS connect
all unused inputs to either VCC or VSS.
FIGURE 15. INPUT CURRENT TEST CIRCUIT
7
VSS
0 = VOL
In Terminal - 3, 5, 7, 9, 11, or 14
Out Terminal - 2, 4, 6, 10, 12 or 15
VCC Terminal - 1
VSS Terminal - 8
FIGURE 16. LOGIC LEVEL CONVERSION APPLICATION
CD4049UB, CD4050B
(Continued)
VDD
0.1µF
500µF
CL
10kHz,
100kHz, 1MHz
I
1
2
3
4
5
6
7
8
CD4049UB
Test Circuits
16
15
14
13
12
11
10
9
CL INCLUDES FIXTURE CAPACITANCE
FIGURE 17. DYNAMIC POWER DISSIPATION TEST CIRCUITS
8
CD4049UB, CD4050B
9
PACKAGE OPTION ADDENDUM
www.ti.com
15-Oct-2009
PACKAGING INFORMATION
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
CD4049UBD
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDE4
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDG4
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDR
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDRE4
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDRG4
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDT
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDTE4
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDTG4
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDW
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDWE4
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDWG4
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDWR
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDWRE4
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBDWRG4
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBE
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
CD4049UBEE4
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
Lead/Ball Finish
MSL Peak Temp (3)
CD4049UBF
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
CD4049UBF3A
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
CD4049UBF3AS2283
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4049UBF3AS2534
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4049UBM
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
CD4049UBM96
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
CD4049UBNSR
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBNSRE4
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBNSRG4
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBPW
ACTIVE
TSSOP
PW
16
CU NIPDAU
Level-1-260C-UNLIM
90
Addendum-Page 1
Green (RoHS &
no Sb/Br)
PACKAGE OPTION ADDENDUM
www.ti.com
15-Oct-2009
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
CD4049UBPWE4
ACTIVE
TSSOP
PW
16
90
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBPWG4
ACTIVE
TSSOP
PW
16
90
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBPWR
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBPWRE4
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4049UBPWRG4
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BD
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDE4
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDG4
ACTIVE
SOIC
D
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDR
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDRE4
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDRG4
ACTIVE
SOIC
D
16
2500 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDT
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDTE4
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDTG4
ACTIVE
SOIC
D
16
250
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDW
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDWE4
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDWG4
ACTIVE
SOIC
DW
16
40
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDWR
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDWRE4
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BDWRG4
ACTIVE
SOIC
DW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BE
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
CD4050BEE4
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
Lead/Ball Finish
MSL Peak Temp (3)
CD4050BF
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
CD4050BF3A
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
CD4050BF3AS2283
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4050BF3AS2534
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4050BM
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
CD4050BNSR
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
Addendum-Page 2
CU NIPDAU
Level-1-260C-UNLIM
PACKAGE OPTION ADDENDUM
www.ti.com
15-Oct-2009
Orderable Device
Status (1)
Package
Type
Package
Drawing
Pins Package Eco Plan (2)
Qty
CD4050BNSRE4
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BNSRG4
ACTIVE
SO
NS
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPW
ACTIVE
TSSOP
PW
16
90
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPWE4
ACTIVE
TSSOP
PW
16
90
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPWG4
ACTIVE
TSSOP
PW
16
90
Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPWR
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPWRE4
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
CD4050BPWRG4
ACTIVE
TSSOP
PW
16
2000 Green (RoHS &
no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
JM38510/05553BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
JM38510/05554BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
Lead/Ball Finish
MSL Peak Temp (3)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in
a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check
http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements
for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered
at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and
package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS
compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame
retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder
temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is
provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the
accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take
reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on
incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited
information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI
to Customer on an annual basis.
Addendum-Page 3
PACKAGE MATERIALS INFORMATION
www.ti.com
19-Mar-2008
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
Diameter Width
(mm) W1 (mm)
A0 (mm)
B0 (mm)
K0 (mm)
P1
(mm)
W
Pin1
(mm) Quadrant
CD4049UBDR
SOIC
D
16
2500
330.0
16.4
6.5
10.3
2.1
8.0
16.0
Q1
CD4049UBDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
CD4049UBNSR
SO
NS
16
2000
330.0
16.4
8.2
10.5
2.5
12.0
16.0
Q1
CD4049UBPWR
TSSOP
PW
16
2000
330.0
12.4
7.0
5.6
1.6
8.0
12.0
Q1
CD4050BDR
SOIC
D
16
2500
330.0
16.4
6.5
10.3
2.1
8.0
16.0
Q1
CD4050BDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
CD4050BNSR
SO
NS
16
2000
330.0
16.4
8.2
10.5
2.5
12.0
16.0
Q1
CD4050BPWR
TSSOP
PW
16
2000
330.0
12.4
7.0
5.6
1.6
8.0
12.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
19-Mar-2008
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
CD4049UBDR
CD4049UBDWR
SOIC
D
16
2500
333.2
345.9
28.6
SOIC
DW
16
2000
346.0
346.0
33.0
CD4049UBNSR
SO
NS
16
2000
346.0
346.0
33.0
CD4049UBPWR
TSSOP
PW
16
2000
346.0
346.0
29.0
CD4050BDR
SOIC
D
16
2500
333.2
345.9
28.6
CD4050BDWR
SOIC
DW
16
2000
346.0
346.0
33.0
CD4050BNSR
SO
NS
16
2000
346.0
346.0
33.0
CD4050BPWR
TSSOP
PW
16
2000
346.0
346.0
29.0
Pack Materials-Page 2
MECHANICAL DATA
MTSS001C – JANUARY 1995 – REVISED FEBRUARY 1999
PW (R-PDSO-G**)
PLASTIC SMALL-OUTLINE PACKAGE
14 PINS SHOWN
0,30
0,19
0,65
14
0,10 M
8
0,15 NOM
4,50
4,30
6,60
6,20
Gage Plane
0,25
1
7
0°– 8°
A
0,75
0,50
Seating Plane
0,15
0,05
1,20 MAX
PINS **
0,10
8
14
16
20
24
28
A MAX
3,10
5,10
5,10
6,60
7,90
9,80
A MIN
2,90
4,90
4,90
6,40
7,70
9,60
DIM
4040064/F 01/97
NOTES: A.
B.
C.
D.
All linear dimensions are in millimeters.
This drawing is subject to change without notice.
Body dimensions do not include mold flash or protrusion not to exceed 0,15.
Falls within JEDEC MO-153
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
CD4049UBD
ACTIVE
SOIC
D
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDE4
ACTIVE
SOIC
D
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDG4
ACTIVE
SOIC
D
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDR
ACTIVE
SOIC
D
16
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDRE4
ACTIVE
SOIC
D
16
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDRG4
ACTIVE
SOIC
D
16
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDT
ACTIVE
SOIC
D
16
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDW
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDWE4
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDWG4
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDWR
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBDWRE4
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UBM
CD4049UBE
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-55 to 125
CD4049UBE
CD4049UBEE4
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-55 to 125
CD4049UBE
CD4049UBF
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
CD4049UBF
CD4049UBF3A
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
CD4049UBF3A
CD4049UBF3AS2283
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4049UBF3AS2534
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
CD4049UBM
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
-55 to 125
CD4049UBM96
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
-55 to 125
CD4049UBNSR
ACTIVE
SO
NS
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UB
CD4049UBNSRG4
ACTIVE
SO
NS
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4049UB
CD4049UBPW
ACTIVE
TSSOP
PW
16
90
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM049UB
CD4049UBPWG4
ACTIVE
TSSOP
PW
16
90
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM049UB
CD4049UBPWR
ACTIVE
TSSOP
PW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM049UB
CD4049UBPWRE4
ACTIVE
TSSOP
PW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM049UB
CD4050BD
ACTIVE
SOIC
D
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDE4
ACTIVE
SOIC
D
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDR
ACTIVE
SOIC
D
16
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDRG4
ACTIVE
SOIC
D
16
2500
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDT
ACTIVE
SOIC
D
16
250
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDW
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDWR
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BDWRE4
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050BM
CD4050BE
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-55 to 125
CD4050BE
CD4050BEE4
ACTIVE
PDIP
N
16
25
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-55 to 125
CD4050BE
CD4050BF
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
CD4050BF
Addendum-Page 2
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
1
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
TBD
A42
N / A for Pkg Type
Op Temp (°C)
Device Marking
(4/5)
CD4050BF3A
ACTIVE
CDIP
J
16
-55 to 125
CD4050BF3A
CD4050BF3AS2283
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4050BF3AS2534
OBSOLETE
CDIP
J
16
TBD
Call TI
Call TI
CD4050BM
OBSOLETE
SOIC
D
16
TBD
Call TI
Call TI
-55 to 125
CD4050BNSR
ACTIVE
SO
NS
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CD4050B
CD4050BPW
ACTIVE
TSSOP
PW
16
90
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM050B
CD4050BPWR
ACTIVE
TSSOP
PW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM050B
CD4050BPWRE4
ACTIVE
TSSOP
PW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-55 to 125
CM050B
JM38510/05553BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
JM38510/
05553BEA
JM38510/05554BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
JM38510/
05554BEA
M38510/05553BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
JM38510/
05553BEA
M38510/05554BEA
ACTIVE
CDIP
J
16
1
TBD
A42
N / A for Pkg Type
-55 to 125
JM38510/
05554BEA
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
Addendum-Page 3
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
10-Jun-2014
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
OTHER QUALIFIED VERSIONS OF CD4049UB, CD4049UB-MIL, CD4050B, CD4050B-MIL :
• Catalog: CD4049UB, CD4050B
• Military: CD4049UB-MIL, CD4050B-MIL
NOTE: Qualified Version Definitions:
• Catalog - TI's standard catalog product
• Military - QML certified for Military and Defense Applications
Addendum-Page 4
PACKAGE MATERIALS INFORMATION
www.ti.com
8-Apr-2013
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
CD4049UBDR
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
SOIC
D
16
2500
330.0
16.4
6.5
10.3
2.1
8.0
16.0
Q1
CD4049UBDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
CD4049UBPWR
TSSOP
PW
16
2000
330.0
12.4
6.9
5.6
1.6
8.0
12.0
Q1
CD4050BDR
SOIC
D
16
2500
330.0
16.4
6.5
10.3
2.1
8.0
16.0
Q1
CD4050BDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
CD4050BPWR
TSSOP
PW
16
2000
330.0
12.4
6.9
5.6
1.6
8.0
12.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
8-Apr-2013
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
CD4049UBDR
SOIC
D
16
2500
333.2
345.9
28.6
CD4049UBDWR
SOIC
DW
16
2000
367.0
367.0
38.0
CD4049UBPWR
TSSOP
PW
16
2000
367.0
367.0
35.0
CD4050BDR
SOIC
D
16
2500
333.2
345.9
28.6
CD4050BDWR
SOIC
DW
16
2000
367.0
367.0
38.0
CD4050BPWR
TSSOP
PW
16
2000
367.0
367.0
35.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated
Similar pages