TI LT1054IPE4 Lt1054 switched-capacitor voltage converters with regulator Datasheet

Sample &
Buy
Product
Folder
Support &
Community
Tools &
Software
Technical
Documents
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
LT1054 Switched-Capacitor Voltage Converters With Regulators
1 Features
3 Description
•
•
•
•
•
•
•
•
The LT1054 device is a bipolar, switched-capacitor
voltage converter with regulator. It provides higher
output current and significantly lower voltage losses
than previously available converters. An adaptiveswitch drive scheme optimizes efficiency over a wide
range of output currents.
1
Output Current, 100 mA
Low Loss, 1.1 V at 100 mA
Operating Range, 3.5 V to 15 V
Reference and Error Amplifier for Regulation
External Shutdown
External Oscillator Synchronization
Devices Can Be Paralleled
Pin-to-Pin Compatible With the LTC1044/7660
Total voltage drop at 100-mA output current typically
is 1.1 V. This applies to the full supply-voltage range
of 3.5 V to 15 V. Quiescent current typically is 2.5
mA.
The LT1054 also provides regulation, a feature
previously not available in switched-capacitor voltage
converters. By adding an external resistive divider, a
regulated output can be obtained. This output is
regulated against changes in both input voltage and
output current. The LT1054 can also shut down by
grounding the feedback terminal. Supply current in
shutdown typically is 100 μA.
2 Applications
•
•
•
•
•
•
Industrial Communications (RS232)
Data Acquisition Supply
Voltage Inverters
Voltage Regulators
Negative Voltage Doublers
Positive Voltage Doublers
The internal oscillator of the LT1054 runs at a
nominal frequency of 25 kHz. The oscillator terminal
can be used to adjust the switching frequency or to
externally synchronize the LT1054.
The LT1054C is characterized for operation over a
free-air temperature range of 0°C to 70°C. The
LT1054I is characterized for operation over a free-air
temperature range of −40°C to 85°C.
Device Information(1)
PART NUMBER
LT1054
PACKAGE
BODY SIZE (NOM)
PDIP (8)
9.50 mm × 6.35 mm
SOIC (16)
10.30 mm × 10.30 mm
(1) For all available packages, see the orderable addendum at
the end of the data sheet.
Basic Voltage Inverter
1
8
VCC
FB/SD
+
VIN
2 μF
2
7
OSC
CAP+
LT1054
+
3
10 μF
6
GND
VREF
CAP−
VOUT
4
5
−VOUT
+
100 μF
1
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
Table of Contents
1
2
3
4
5
6
7
Features ..................................................................
Applications ...........................................................
Description .............................................................
Revision History.....................................................
Pin Configuration and Functions .........................
Specifications.........................................................
1
1
1
2
3
4
6.1
6.2
6.3
6.4
6.5
6.6
4
4
4
4
5
6
Absolute Maximum Ratings ......................................
ESD Ratings ............................................................
Recommended Operating Conditions.......................
Thermal Information .................................................
Electrical Characteristics...........................................
Typical Characteristics ..............................................
Detailed Description .............................................. 9
7.1 Overview ................................................................... 9
7.2 Functional Block Diagram ......................................... 9
7.3 Feature Description................................................... 9
7.4 Device Functional Modes........................................ 11
8
Application and Implementation ........................ 13
8.1 Application Information .......................................... 13
8.2 Typical Application ................................................. 13
8.3 System Examples ................................................... 16
9 Power Supply Recommendations...................... 23
10 Layout................................................................... 24
10.1 Layout Guidelines ................................................. 24
10.2 Layout Example .................................................... 24
11 Device and Documentation Support ................. 25
11.1
11.2
11.3
11.4
Community Resources..........................................
Trademarks ...........................................................
Electrostatic Discharge Caution ............................
Glossary ................................................................
25
25
25
25
12 Mechanical, Packaging, and Orderable
Information ........................................................... 25
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision F (November 2004) to Revision G
•
2
Page
Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation
section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and
Mechanical, Packaging, and Orderable Information section. ................................................................................................ 1
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
5 Pin Configuration and Functions
P Package
8-Pin PDIP
Top View
FB/SD
CAP+
GND
CAP−
1
8
2
7
3
6
4
5
VCC
OSC
VREF
VOUT
DW Package
16-Pin SOIC
Top View
NC
NC
FB/SD
CAP+
GND
CAP−
NC
NC
1
16
2
15
3
14
4
13
5
12
6
11
7
10
8
9
NC
NC
VCC
OSC
VREF
VOUT
NC
NC
NC − No internal connection
Pin Functions
PIN
I/O
DESCRIPTION
NAME
PDIP
SOIC
FB/SD
1
3
Input
Shutdown for low Iq operation or error amp input for regulation
CAP+
2
4
Input
Positive side of CIN
GND
3
5
—
CAP-
4
6
Input
VOUT
5
11
Output
Regulated output voltage
VREF
6
12
Output
Internal Reference Voltage
OSC
7
13
Input
VCC
8
14
—
Supply pin
NC
—
1, 2, 7, 8, 9,
10, 15, 16
—
No connect (no internal connection)
Ground
Negative side of CIN
Oscillator control pin
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
3
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN
VCC
Supply voltage (2)
VI
Input voltage
TJ
Junction temperature (3)
Tstg
Storage temperature
(1)
(2)
(3)
MAX
UNIT
16
V
V
FB/SD
0
VCC
OSC
0
Vref
V
125
°C
135
°C
150
°C
LT1054C
LT1054I
–55
Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
The absolute maximum supply-voltage rating of 16 V is for unregulated circuits. For regulation-mode circuits with VOUT ≤ 15 V, this
rating may be increased to 20 V.
The devices are functional up to the absolute maximum junction temperature.
6.2 ESD Ratings
VALUE
V(ESD)
(1)
(2)
Electrostatic
discharge
Human body model (HBM), per ANSI/ESDA/JEDEC JS-001
(1)
UNIT
±500
Charged-device model (CDM), per JEDEC specification JESD22-C101 (2)
V
±3500
JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
6.3 Recommended Operating Conditions
over operating free-air temperature range (unless otherwise noted)
VCC
Supply voltage
TA
Operating free-air
temperature range
MIN
MAX
3.5
15
0
70
–40
85
LT1054C
LT1054I
UNIT
V
°C
6.4 Thermal Information
LT1054
THERMAL METRIC (1)
RθJA
(1)
4
Junction-to-ambient thermal resistance
P (PDIP)
DW (SOIC)
8 PINS
16 PINS
85
57
UNIT
°C/W
For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
6.5 Electrical Characteristics
over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER
VO
Vref
Regulated output voltage
VCC = 7 V, TJ = 25°C, RL = 500 Ω
(3)
(3)
Input regulation
VCC = 7 V to 12 V, RL = 500 Ω
Output regulation
VCC = 7 V, RL = 100 Ω to 500 Ω (3)
Voltage loss,
VCC − |VO| (4)
CI = CO = 100-μF tantalum
Output resistance
ΔIO = 10 mA to 100 mA
Oscillator frequency
VCC = 3.5 V to 15 V
Reference voltage
TA (1)
TEST CONDITIONS
IO = 10 mA
IO = 100 mA
See
(5)
Maximum switch current
ICC
(1)
(2)
(3)
(4)
(5)
Supply current
IO = 0
Supply current in
shutdown
V(FB/SD) = 0 V
VCC = 15 V
TYP (2)
MAX
−4.7
UNIT
−5
−5.2
5
25
mV
Full range
10
50
mV
0.35
0.55
1.1
1.6
10
15
Ω
kHz
25°C
Full range
Full range
15
25
35
25°C
2.35
2.5
2.65
Full range
2.25
25°C
VCC = 3.5 V
MIN
Full range
Full range
I(REF) = 60 μA
LT1054C, LT1054I
Full range
Full range
2.75
300
4
2.5
5
3
200
100
V
V
V
mA
mA
μA
Full range is 0°C to 70°C for the LT1054C and −40°C to 85°C for the LT1054I.
All typical values are at TA = 25°C.
All regulation specifications are for a device connected as a positive-to-negative converter/regulator with R1 = 20 kΩ, R2 = 102.5 kΩ,
external capacitor CIN = 10 μF (tantalum), external capacitor COUT = 100 μF (tantalum) and C1 = 0.002 μF (see ).
For voltage-loss tests, the device is connected as a voltage inverter, with terminals 1, 6, and 7 unconnected. The voltage losses may be
higher in other configurations. CIN and COUT are external capacitors.
Output resistance is defined as the slope of the curve (ΔVO versus ΔIO) for output currents of 10 mA to 100 mA. This represents the
linear portion of the curve. The incremental slope of the curve is higher at currents less than 10 mA due to the characteristics of the
switch transistors.
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
5
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
6.6 Typical Characteristics
Data at high and low temperatures are applicable only within the recommended operating free-air temperature range.
Table 1. Table of Graphs
FIGURE
Shutdown threshold voltage
vs Free-air temperature
Figure 1
Supply current
vs Input voltage
Figure 2
Oscillator frequency
vs Free-air temperature
Figure 3
Supply current in shutdown
vs Input voltage
Figure 4
Average supply current
vs Output current
Figure 5
Output voltage loss
vs Input capacitance
Figure 6
Output voltage loss
vs Oscillator frequency (10 µF)
Figure 7
Output voltage loss
vs Oscillator frequency (100 µF)
Figure 8
Regulated output voltage
vs Free-air temperature
Figure 9
Reference voltage change
vs Free-air temperature
Figure 10
Voltage loss
vs Output current
Figure 17
0.6
5
0.5
0.4
I CC − Supply Current − mA
Shutdown Threshold Voltage − V
IO = 0
V(FB/SD)
0.3
0.2
3
2
1
0.1
0
−50
4
−25
0
25
50
75
100
0
0
TA − Free-Air Temperature − °C
Figure 1. Shutdown Threshold Voltage vs Free-Air
Temperature
6
Submit Documentation Feedback
5
10
VCC − Input Voltage − V
15
Figure 2. Supply Current vs Input Voltage
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
35
120
Supply Current in Shutdown − μA
Oscillator Frequency − kHz
33
31
29
VCC = 15 V
27
25
VCC = 3.5 V
23
21
19
100
V(FB/SD) = 0
80
60
40
20
17
15
−50
0
−25
0
25
50
75
100
0
5
10
VCC − Input Voltage − V
TA − Free-Air Temperature − °C
Figure 4. Supply Current in Shutdown vs Input Voltage
140
1.4
120
1.2
Output Voltage Loss − V
Average Supply Current − mA
Figure 3. Oscillator Frequency vs Free-air Temperature
100
80
60
40
20
IO = 100 mA
1.0
0.8
IO = 50 mA
0.6
IO = 10 mA
0.4
Inverter Configuration
COUT = 100-μF Tantalum
fOSC = 25 kHz
0.2
0
0
20
40
80
60
0
100
0
IO − Output Current − mA
2.5
Inverter Configuration
CIN = 10-μF Tantalum
COUT = 100-μF Tantalum
Output Voltage Loss − V
Output Voltage Loss − V
40
50
60
70
80
90 100
2
1.75
IO = 100 mA
1.25
IO = 50 mA
0.75
0.5
30
Inverter Configuration
CIN = 100-μF Tantalum
COUT = 100-μF Tantalum
2.25
2
1
20
Figure 6. Output Voltage Loss vs Input Capacitance
2.5
1.5
10
Input Capacitance − μF
Figure 5. Average Supply Current vs Output Current
2.25
15
1.75
1.5
1.25
IO = 100 mA
1
IO = 50 mA
0.75
0.5
IO = 10 mA
IO = 10 mA
0.25
0.25
0
0
1
10
Oscillator Frequency − kHz
1
100
Figure 7. Output Voltage Loss vs Oscillator Frequency
10
Oscillator Frequency − kHz
100
Figure 8. Output Voltage Loss vs Oscillator Frequency
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
7
LT1054
www.ti.com
−4.7
100
−4.8
80
∆V ref − Reference Voltage Change − mV
VO − Regulated Output Voltage − V
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
−4.9
−5
−5.1
−11.6
−11.8
−12
−12.2
−12.4
−12.6
−50
8
−25
0
25
50
75
100
60
40
20
0
−20
VREF at 0 = 2.500 V
−40
−60
−80
−100
−50
−25
0
25
50
75
100
125
TA − Free-Air Temperature − °C
TA − Free-Air Temperature − °C
Figure 9. Regulated Output Voltage vs Free-air Temperature
Figure 10. Reference Voltage Change vs Free-air
Temperature
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
7 Detailed Description
7.1 Overview
LT1054 is a "negative voltage generator" or "negative charge pump" that will output a negative voltage that is
proportional to the input voltage (or VCC). With proper supply voltage, VOUT will regulate to an unregulated VOUT
that is approximately –VCC (reduced by a small voltage loss). If a lower absolute voltage is desired, VOUT can be
regulated to that value when proper feedback resistors are applied.
LT1054 regulates up to 100mA with minimal loss and has a shutdown mode that makes this part optimal across
a wide range of applications.
7.2 Functional Block Diagram
VREF
VCC
6
8
2.5 V
Ref
R
Drive
+
FB/SD
OSC
1
CAP +
−
7
2
CIN†
Q
OSC
CAP −
Q
4
Drive
R
Drive
3
GND
COUT†
5
VOUT
Drive
†
External capacitors
Pin numbers shown are for the P package.
7.3 Feature Description
7.3.1 Reference and Error Amplifier for Regulation
The feedback/shutdown (FB/SD) terminal has two functions. Pulling FB/SD below the shutdown threshold (≈ 0.45
V) puts the device into shutdown. In shutdown, the reference/regulator is turned off and switching stops. The
switches are set such that both CIN and COUT are discharged through the output load. Quiescent current in
shutdown drops to approximately 100 µA. Any open-collector gate can be used to put the LT1054 into shutdown.
For normal (unregulated) operation, the device will restart when the external gate is shut off. In LT1054 circuits
that use the regulation feature, the external resistor divider can provide enough pulldown to keep the device in
shutdown until the output capacitor (COUT) has fully discharged. For most applications, where the LT1054 is run
intermittently, this does not present a problem because the discharge time of the output capacitor is short
compared to the off time of the device. In applications where the device has to start up before the output
capacitor (COUT) has fully discharged, a restart pulse must be applied to FB/SD of the LT1054. Using the circuit
shown in Figure 11, the restart signal can be either a pulse (tp > 100 µs) or a logic high. Diode coupling the
restart signal into FB/SD allows the output voltage to rise and regulate without overshoot. The resistor divider
R3/R4 shown in Figure 11 should be chosen to provide a signal level at FB/SD of 0.7−1.1 V.
FB/SD also is the inverting input of the LT1054 error amplifier and, as such, can be used to obtain a regulated
output voltage.
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
9
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
Feature Description (continued)
R3
VIN
1
2
CIN
10-μF
Tantalum
R4
+
VCC
CAP+
OSC
LT1054
3
4
Restart
FB/SD
GND
VREF
CAP−
VOUT
8
2.2μF
+
7
6
R1
5
R2
Shutdown
VOUT
For example: To get VO = −5 V, referenced to the ground terminal of the LT1054
æ
ö
æ
ö
ç
÷
ç
÷
VOUT
-5 V
R2 = R1ç
+ 1÷ = 20 kW ç
+ 1÷ = 102.6 kW †
çç VREF - 40 mV
÷÷
çç 2.5 V - 40 mV
÷÷
è 2
ø
è 2
ø
Where: R1 = 20 kΩ
VREF = 2.5 V Nominal
C1
COUT
100-μF
Tantalum
† Choose the closest 1% value.
Figure 11. Basic Regulation Configuration
7.3.2 External Oscillator Synchronization
This pin can be used to raise or lower the oscillator frequency or to synchronize the device to an external clock.
Internally Pin 7 is connected to the oscillator timing capacitor (Ct ≈ 150pF) which is alternately charged and
discharged by current sources of ±7µA so that the duty cycle is ≈50%. The LT1054 oscillator is designed to run
in the frequency band where switching losses are minimized. However the frequency can be raised, lowered, or
synchronized to an external system clock if necessary.
C2
8
1
FB/SD
VCC
CAP+
OSC
VIN
7
2
LT1054
+
6
3
GND
VREF
C1
5
4
CAP−
VOUT
Figure 12. External-Clock System
The frequency can be lowered by adding an external capacitor (C1, Figure 12) from Pin 7 to ground. This will
increase the charge and discharge times which lowers the oscillator frequency. The frequency can be increased
by adding an external capacitor (C2, Figure 12, in the range of 5pF to 20pF) from Pin 2 to Pin 7. This capacitor
will couple charge into CT at the switch transitions, which will shorten the charge and discharge time, raising the
oscillator frequency. Synchronization can be accomplished by adding an external resistive pull-up from Pin 7 to
10
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
Feature Description (continued)
the reference pin (Pin 6). A 20k pull-up is recommended. An open collector gate or an NPN transistor can then
be used to drive the oscillator pin at the external clock frequency as shown in Figure 12. Pulling up Pin 7 to an
external voltage is not recommended. For circuits that require both frequency synchronization and regulation, an
external reference can be used as the reference point for the top of the R1/R2 divider allowing Pin 6 to be used
as a pullup point for Pin 7.
7.3.3 Output Current and Voltage Loss
The functional block diagram shows that the maximum regulated output voltage is limited by the supply voltage.
For the basic configuration, |VOUT| referenced to the ground terminal of the LT1054 must be less than the total of
the supply voltage minus the voltage loss due to the switches. The voltage loss versus output current due to the
switches can be found in the typical performance curves. Other configurations, such as the negative doubler, can
provide higher voltages at reduced output currents.
7.3.4 Reference Voltage
Reference Output. This pin provides a 2.5V reference point for use in LT1054-based regulator circuits. The
temperature coefficient of the reference voltage has been adjusted so that the temperature coefficient of the
regulated output voltage is close to zero. This requires the reference output to have a positive temperature
coefficient as can be seen in the typical performance curves. This nonzero drift is necessary to offset a drift term
inherent in the internal reference divider and comparator network tied to the feedback pin. The overall result of
these drift terms is a regulated output which has a slight positive temperature coefficient at output voltages below
5V and a slight negative TC at output voltages above 5V. Reference output current should be limited, for
regulator feedback networks, to approximately 60µA. The reference pin will draw ≈100µA when shorted to
ground and will not affect the internal reference/regulator, so that this pin can also be used as a pull-up for
LT1054 circuits that require synchronization.
7.4 Device Functional Modes
7.4.1 Main Operation
A review of a basic switched-capacitor building block is helpful in understanding the operation of the LT1054.
When the switch shown in Figure 13 is in the left position, capacitor C1 charges to the voltage at V1. The total
charge on C1 is q1 = C1*V1. When the switch is moved to the right, C1 is discharged to the voltage at V2. After
this discharge time, the charge on C1 is q2 = C1*V2. The charge has been transferred from the source V1 to the
output V2. The amount of charge transferred is shown in Equation 1.
Δq = q1 – q2 = C1(V1 – V2)
(1)
If the switch is cycled f times per second, the charge transfer per unit time (that is, current) is as shown in
Equation 2.
I = f × L\q = f × C1(1 – V2)
(2)
To obtain an equivalent resistance for a switched-capacitor network, this equation can be rewritten in terms of
voltage and impedance equivalence as shown in Equation 3.
V1 - V2 V1 - V2
=
I=
(1/ fC1) REQUIV
(3)
V1
V2
f
RL
C1
C2
Figure 13. Switched-Capacitor Building Block
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
11
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
Device Functional Modes (continued)
A new variable, REQUIV, is defined as REQUIV = 1 / (f × C1). The equivalent circuit for the switched-capacitor
network is shown in Figure 14. The LT1054 has the same switching action as the basic switched-capacitor
building block. Even though this simplification does not include finite switch-on resistance and output-voltage
ripple, it provides an insight into how the device operates.
REQUIV
V1
R EQUIV
V2
1
fC1
C2
RL
Figure 14. Switched-Capacitor Equivalent Circuit
These simplified circuits explain voltage loss as a function of oscillator frequency (see Figure 7). As oscillator
frequency is decreased, the output impedance eventually is dominated by the 1 / (f × C1) term, and voltage
losses rise.
Voltage losses also rise as oscillator frequency increases. This is caused by internal switching losses that occur
due to some finite charge being lost on each switching cycle. This charge loss per-unit-cycle, when multiplied by
the switching frequency, becomes a current loss. At high frequency, this loss becomes significant and voltage
losses again rise.
The oscillator of the LT1054 is designed to operate in the frequency band where voltage losses are at a
minimum.
7.4.2 Shutdown
LT1054 can be put into a low quiescent current state by grounding the FB/SD pin. Once FB/SD is pulled low,
current being drawn from the supply will be approximately 100 µA.
12
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
8 Application and Implementation
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
8.1 Application Information
The negative voltage converting and regulating ability of the LT1054 make this device optimal across a wide
range of applications. As it is a regulator, there are many general design considerations that must be taken into
account. Below will describe what to consider for using this device as a basic voltage inverter/regulator. This is
the most common application for the LT1054 and the fundamental building block for the applications shown in
System Examples.
8.2 Typical Application
8
VIN
VCC
FB/SD
+
2 μF
2
7
OSC
CAP+
6
R1
20 kΩ
5
R2
LT1054
3
+
10 μF
GND
VREF
CAP−
VOUT
4
VOUT
0.002 μF
+
+
100 μF
æ
ö
ç
÷
æ V
ö
VOUT
+ 1÷ = 20 kW çç OUT + 1÷÷
R2 = R1ç
1.21
V
çç VREF - 40 mV
÷÷
è
ø
è 2
ø
Pin numbers shown are for the P package.
Figure 15. Basic Voltage Inverter/Regulator
8.2.1 Design Requirements
For this design example, use the parameters listed in Table 2 as the input parameters.
Table 2. Design Parameters
Design Parameter
Example Value
Input Voltage Range
3.5V to 15V
VOUT
-5V
IOUT
100mA
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
13
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
8.2.2 Detailed Design Procedure
When using LT1054 as a basic voltage inverter, determine the following:
• Input Voltage
• Desired output Voltage
• Desired Ripple
• Power Dissipation
8.2.2.1 Output Voltage Programming
The error amplifier of the LT1054 drives the PNP switch to control the voltage across the input capacitor (CIN),
which determines the output voltage. When the reference and error amplifier of the LT1054 are used, an external
resistive divider is all that is needed to set the regulated output voltage. shows the basic regulator configuration
and the formula for calculating the appropriate resistor values. R1 should be 20 kΩ or greater because the
reference current is limited to ±100 μA. R2 should be in the range of 100 kΩ to 300 kΩ.
8.2.2.2 Capacitor Selection
While the exact values of CIN and COUT are noncritical, good-quality low-ESR capacitors, such as solid tantalum,
are necessary to minimize voltage losses at high currents. For CIN, the effect of the ESR of the capacitor is
multiplied by four, because switch currents are approximately two times higher than output current. Losses occur
on both the charge and discharge cycle, which means that a capacitor with 1 Ω of ESR for CIN has the same
effect as increasing the output impedance of the LT1054 by 4 Ω. This represents a significant increase in the
voltage losses. COUT alternately is charged and discharged at a current approximately equal to the output
current. The ESR of the capacitor causes a step function to occur in the output ripple at the switch transitions.
This step function degrades the output regulation for changes in output load current and should be avoided. A
technique used to gain both low ESR and reasonable cost is to parallel a smaller tantalum capacitor with a large
aluminum electrolytic capacitor.
Frequency compensation is accomplished by adjusting the ratio of CIN to COUT.
For best results, this ratio should be approximately 1:10. Capacitor C1, required for good load regulation, should
be 0.002 μF for all output voltages.
8.2.2.3 Output Ripple
The peak-to-peak output ripple is determined by the output capacitor and the output current values. Peak-to-peak
output ripple is approximated as:
I
DV = OUT
2fCOUT
where
•
•
ΔV = peak-to-peak ripple
fOSC = oscillator frequency
(4)
For output capacitors with significant ESR, a second term must be added to account for the voltage step at the
switch transitions. This step is approximately equal to:
(2IOUT)(ESR of COUT)
(5)
8.2.2.4 Power Dissipation
The power dissipation of any LT1054 circuit must be limited so that the junction temperature of the device does
not exceed the maximum junction-temperature ratings. The total power dissipation is calculated from two
components–the power loss due to voltage drops in the switches, and the power loss due to drive-current losses.
The total power dissipated by the LT1054 is calculated as:
P = (VCC – VOUT ) IOUT + (VCC)(IOUT)(0.2)
where
•
14
both VCC and VOUT are referenced to ground
Submit Documentation Feedback
(6)
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
The power dissipation is equivalent to that of a linear regulator. Limited power-handling capability of the LT1054
packages causes limited output-current requirements, or steps can be taken to dissipate power external to the
LT1054 for large input or output differentials. This is accomplished by placing a resistor in series with CIN as
shown in Figure 16. A portion of the input voltage is dropped across this resistor without affecting the output
regulation. Since switch current is approximately 2.2 times the output current and the resistor causes a voltage
drop when CIN is both charging and discharging, the resistor chosen is as shown:
Vx
Rx =
4.4 IOUT
where
•
•
VX ≈ VCC − [(LT1054 voltage loss)(1.3) + |VOUT|]
IOUT = maximum required output current
(7)
The factor of 1.3 allows some operating margin for the LT1054.
When using a 12-V to −5-V converter at 100-mA output current, calculate the power dissipation without an
external resistor.
P = (12 V - | -5 V |)(100 mA) + (12 V)(100 mA)(0.2)
P = 700 mW + 240 mW = 940 mW
(8)
VIN
8
1
Rx
FB/SD
VCC
CAP+
OSC
7
2
LT1054
CIN
+
3
GND
VREF
CAP−
VOUT
4
6
R1
5
R2
VOUT
C1
+
COUT
Pin numbers shown are for the P package.
Figure 16. Power-Dissipation-Limiting Resistor in Series With CIN
At RθJA of 130°C/W for a commercial plastic device, a junction temperature rise of 122°C occurs. The device
exceeds the maximum junction temperature at an ambient temperature of 25°C. To calculate the power
dissipation with an external resistor (RX), determine how much voltage can be dropped across RX. The maximum
voltage loss of the LT1054 in the standard regulator configuration at 100 mA output current is 1.6 V.
VX = 12 V – [(1.6 V)(1.3) + |–5 V|] = 4.9 V
(9)
and
Rx =
4.9 V
= 11 W
(4.4)(100 mA)
(10)
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
15
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
The resistor reduces the power dissipated by the LT1054 by (4.9 V)(100 mA) = 490 mW. The total power
dissipated by the LT1054 is equal to (940 mW − 490 mW) = 450 mW. The junction-temperature rise is 58°C.
Although commercial devices are functional up to a junction temperature of 125°C, the specifications are tested
to a junction temperature of 100°C. In this example, this means limiting the ambient temperature to 42°C. To
allow higher ambient temperatures, the thermal resistance numbers for the LT1054 packages represent worstcase numbers, with no heat sinking and still air. Small clip-on heat sinks can be used to lower the thermal
resistance of the LT1054 package. Airflow in some systems helps to lower the thermal resistance. Wide printed
circuit board traces from the LT1054 leads help remove heat from the device. This is especially true for plastic
packages.
8.2.3 Application Curve
2
3.5 V ≤ VCC ≤ 15 V
Ci = Co = 100 μF
1.8
Voltage Loss − V
1.6
TJ = 125°C
1.4
1.2
1
TJ = 25°C
0.8
0.6
0.4
TJ = −55°C
0.2
0
0
10
20
30
40
50
60
70
80
90 100
Output Current − mA
Figure 17. Voltage Loss vs Output Current
8.3 System Examples
10 V
1N4002
100 kΩ
1
VCC
FB/SD
8
5 μF
2
10 μF
−
+
+
3
1N5817
4
Tach
100-kΩ
Speed Control
7
LT1054
+
−
OSC
CAP+
+
GND
VREF
CAP−
VOUT
6
5
Motor
NOTE: Motor-Tach is Canon CKT26-T5-3SAE.
Pin numbers shown are for the P package.
Figure 18. Motor-Speed Servo
16
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
System Examples (continued)
1
2
10 μF
FB/SD
VCC
CAP+
OSC
+
8
+
VOUT
7
−
LT1054
3
VIN
2 μF
+
4
GND
VREF
CAP−
VOUT
6
QX
5
RX
100 μF
+
VIN = −3.5 V to −15 V
VOUT = 2 VIN + (LT1054 Voltage Loss) + (QX Saturation Voltage)
VIN
Pin numbers shown are for the P package.
Figure 19. Negative-Voltage Doubler
VIN
3.5 V to 15 V
1N4001
1N4001
+
+
+
100 μF
10 μF
VOUT
1
−
2
FB/SD
VCC
CAP+
OSC
8
7
+
2 μF
LT1054
3
VIN = 3.5 V to 15 V
VOUT ≈ 2 VIN − (VL + 2 V Diode)
VL = LT1054 Voltage Loss
4
GND
CAP−
VREF
VOUT
6
5
Pin numbers shown are for the P package.
Figure 20. Positive-Voltage Doubler
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
17
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
System Examples (continued)
VIN
3.5 V to 15 V
2.2 μF
1
2
+ 10 μF
10 μF
FB/SD
VCC
CAP+
OSC
7
3
LT1054 #1
6
GND
VREF
4
5
+
CAP−
1N4002
VOUT
+
1
8
2
VOUT
SET
+ 10 μF
R1
40 kΩ
10 μF
0.002 μF
1N4002
+
100 μF
4
+
VCC
8
7
CAP+
OSC
LT1054 #2
6
GND
VREF
VOUT
CAP−
HP5082-2810
CAP+ of
LT1054 #1
20 kΩ
5
10 μF
+
1N4002
R2
500 kΩ
1N4002
3
FB/SD
+
+
10 μF
1N4002
VOUT
IOUT ≅100 mA MAX
VIN = 3.5 V to 15 V
VOUT MAX ≈ −2 VIN + [LT1054 Voltage Loss +2 (VDiode)]
æ
ö
ç
÷
æ V
ö
VO U T
+ 1 ÷ = R1 çç O U T + 1 ÷÷
R 2 = R1 ç
VR E F
è 1.21 V
ø
- 40 m V
çç
÷÷
è 2
ø
Pin numbers shown are for the P package.
Figure 21. 100-mA Regulating Negative Doubler
VI
3.5 V to 15 V
1N4001
1N4001
+
+
+VO
−
100 μF
+
10 μF
1
2
10 μF
+
3
4
10 μF
FB/SD
VCC
CAP+
OSC
LT1054
GND
VREF
CAP−
VOUT
8
7
6
100 μF
+
5
+
1N4001
1N4001
−
VI = 3.5 V to 15 V
+VO ≈ 2 VIN − (VL + 2 VDiode) −VO ≈ −2 VI + (VL + 2 VDiode)
VL = LT1054 Voltage Loss
1N4001
+
−VO
100 μF
+
Pin numbers shown are for the P package.
Figure 22. Dual-Output Voltage Doubler
18
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
System Examples (continued)
12 V
5 μF
+
VCC
FB/SD
CAP+
R1
6 39.2 kΩ
LT1054 #1
GND
10 μF
0.002 μF
5
CAP−
VCC
CAP+
OSC
LT1054 #2
3
6
GND
VREF
20 kΩ
+
5
4
R2
200 kΩ
VOUT
HP5082-2810
7
+
VREF
4
8
FB/SD
2
OSC
3
+
10 μF
10 Ω
1/2 W
7
2
10 Ω
1/2 W
1
8
1
CAP−
VOUT
VO = −5 V
IO = 0-200 mA
+
200 μF
æ
ö
ç
÷
æ V
ö
VOUT
+ 1÷ = R1çç OUT + 1÷÷
R2 = R1ç
V
REF
è 1.21 V
ø
- 40 mV
çç
÷÷
è 2
ø
Pin numbers shown are for the P package.
Figure 23. 5-V to ±12-V Converter
5V
10 kΩ
Input TTL or
CMOS Low
for On
+
10 kΩ
40 Ω
2N2907
8
0.022 μF
−
1
Zero Trim
10 kΩ
2
1/2
LT1013
3
+
A1
301 kΩ
100 kΩ
5 kΩ
100 kΩ
2
10 μF
1 μF
VCC
CAP+
OSC
8
4
GND
VREF
CAP−
VOUT
−
1 MΩ
A2
1/2
LT1013
5
+
4
7
VOUT
5V
7
3 kΩ
LT1054 #1
3
6
350 Ω
FB/SD
+
Gain Trim
5 kΩ
10 kΩ
200 kΩ
1
10 μF
2N2222
6
5
+ 100-μF
Tantalum
Adjust Gain Trim For 3 V Out From
Full-Scale Bridge Output of 24 mV
Pin numbers shown are for the P package.
Figure 24. Strain-Gage Bridge Signal Conditioner
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
19
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
System Examples (continued)
VI
3.5 V to 5.5 V
1
20 kΩ
2
1 μF
1N914
(All)
1
FB/SD
VCC
+
3
8
4
FB/SD
VCC
CAP+
OSC
+
10 μF
3
4
CAP+
OSC
7
LT1054
GND
CAP−
VREF
VOUT
6
5
5 μF
7
LTC1044
GND
VREF
CAP−
VOUT
+
2
8
6
5
R2
125 kΩ
R1
20 kΩ
+
0.002 μF
+
R2
125 kΩ
100 μF
3 kΩ
1 μF
+
VO
−
VI = 3.5 V to 5.5 V
VO = 5 V
IO MAX = 50 mA
2N2219
æ
ö
ç
÷
æ V
ö
VOUT
R2 = R1ç
+ 1÷ = R1çç OUT + 1÷÷
VREF
è 1.21 V
ø
- 40 mV
çç
÷÷
è 2
ø
1N914
1N5817
Pin numbers shown are for the P package.
Figure 25. 3.5-V to 5-V Regulator
20
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
System Examples (continued)
12 V
5 μF
+
VCC
FB/SD
CAP+
R1
6 39.2 kΩ
LT1054 #1
GND
10 μF
0.002 μF
5
CAP−
VCC
CAP+
OSC
LT1054 #2
3
6
GND
VREF
20 kΩ
+
5
4
R2
200 kΩ
VOUT
HP5082-2810
7
+
VREF
4
8
FB/SD
2
OSC
3
+
10 μF
10 Ω
1/2 W
7
2
10 Ω
1/2 W
1
8
1
CAP−
VOUT
VO = −5 V
IO = 0-200 mA
+
æ
ö
ç
÷
æ V
ö
VOUT
+ 1÷ = R1çç OUT + 1÷÷
R2 = R1ç
V
REF
è 1.21 V
ø
- 40 mV
çç
÷÷
è 2
ø
200 μF
Pin numbers shown are for the P package.
Figure 26. Regulating 200-mA +12-V to −5-V Converter
15 V
5 μF
+
11
20 kΩ
2.5 V
1
2
+
3
10 μF
4
FB/SD
VCC
CAP+
OSC
16
LT1004-2.5
8
15
14
7
Digital
Input
AD558
13
12
20 kΩ
LT1054
GND
VREF
CAP−
VOUT
6
5
VO = −VI (Programmed)
+
100 μF
Pin numbers shown are for the P package.
Figure 27. Digitally Programmable Negative Supply
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
21
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
System Examples (continued)
VI = 5 V
2 μF
+
50 kΩ
10 μF
+
1N5817
VO
8V
8
1
1N5817
FB/SD
VCC
CAP+
OSC
7
2
+
100 μF
LT1054
10 kΩ
0.03 μF
3
10 kΩ
6
5.5 kΩ
5V
GND
VREF
CAP−
VOUT
5
4
10 kΩ
−
1/2
LT1013
+
2.5 kΩ
0.1 μF
Pin numbers shown are for the P package.
Figure 28. Positive Doubler With Regulation (5-V to 8-V Converter)
VI
3.5 V to 15 V
1
2
FB/SD
VCC
CAP+
OSC
2μF
+
8
7
R1
60 kΩ
LT1054
10 μF
+
3
4
10 μF
GND
VREF
CAP−
VOUT
+
6
100 μF
+
5
R2
1 MΩ
+
0.002 μF
1N4001
1N4001
−VO
VI = 3.5 V to 15 V
VO MAX ≈ 2 VIN + (VL + 2 VDiode)
VL = LT1054 Voltage Loss
100 μF
æ
ö
ç
÷
æ V
ö
VOUT
+ 1÷ = R1çç OUT + 1÷÷
R2 = R1ç
VREF
è 1.21 V
ø
- 40 mV
çç
÷÷
è 2
ø
Pin numbers shown are for the P package.
Figure 29. Negative Doubler With Regulator
22
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
9 Power Supply Recommendations
The LT1054 alternately charges CIN to the input voltage when CIN is switched in parallel with the input supply and
then transfers charge to COUT when CIN is switched in parallel with COUT. Switching occurs at the oscillator
frequency. During the time that CIN is charging, the peak supply current will be approximately equal to 2.2 times
the output current. During the time that CIN is delivering charge to COUT the supply current drops to approximately
0.2 times the output current. An input supply bypass capacitor will supply part of the peak input current drawn by
the LT1054 and average out the current drawn from the supply. A minimum input supply bypass capacitor of
2µF, preferably tantalum or some other low ESR type is recommended. A larger capacitor may be desirable in
some cases, for example, when the actual input supply is connected to the LT1054 through long leads, or when
the pulse current drawn by the LT1054 might affect other circuitry through supply coupling.
In addition to being the output terminal, VOUT is tied to the substrate of the device. Special care must be taken in
LT1054 circuits to avoid making VOUT positive with respect to any of the other terminals. For circuits with the
output load connected from VCC to VOUT or from some external positive supply voltage to VOUT, an external
transistor must be added (see Figure 30). This transistor prevents VOUT from being pulled above GND during
startup. Any small general-purpose transistor such as a 2N2222 or a 2N2219 device can be used. Resistor R1
should be chosen to provide enough base drive to the external transistor so that it is saturated under nominal
output voltage and maximum output current conditions.
R1 £
( VOUT )b
IOUT
(11)
VIN
8
1
FB/SD
VCC
CAP+
OSC
2
Load
VOUT
7
R1
LT1054
CIN
+
6
3
GND
VREF
CAP−
VOUT
4
5
+
COUT
Figure 30. Circuit With Load Connected from VCC to VOUT
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
23
LT1054
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
www.ti.com
10 Layout
10.1 Layout Guidelines
•
•
•
Try to run the feedback trace as far from the noisy power or clocking traces as possible. In the case that the
OSC pin is not being used, as in Figure 31, the FB trace can be ran on a lower layer under the OSC pin.
When OSC is being utilized by a noisy clocking signal, it is recommended to run the FB trace on a lower layer
through the Vref pin.
– Keep the FB trace to be as direct as possible and somewhat thick. These two sometimes involve a tradeoff, but keeping it away from EMI and other noise sources is the more critical of the two.
Keep the external capacitor traces short, specifically on the CAP+ and CAP- nodes that have the fastest rise
and fall times.
Make all of the power (high current) traces as short, direct, and thick as possible. It is good practice on a
standard PCB board to make the traces an absolute minimum of 15 mils (0.381 mm) per Ampere.
10.2 Layout Example
Ground
2.0 PF
FB/SD 1
CAP+ 2
Ground
GND 3
10 PF
&$3í 4
8
7
6
5
VCC
OSC
VREF
VOUT
Positive Supply
R1
R2
0.002 PF
100 PF
Ground
Figure 31. Basic Inverter/Regulator Layout
24
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
LT1054
www.ti.com
SLVS033G – FEBRUARY 1990 – REVISED JULY 2015
11 Device and Documentation Support
11.1 Community Resources
The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective
contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of
Use.
TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration
among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help
solve problems with fellow engineers.
Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and
contact information for technical support.
11.2 Trademarks
E2E is a trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.3 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.4 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
12 Mechanical, Packaging, and Orderable Information
The following pages include mechanical, packaging, and orderable information. This information is the most
current data available for the designated devices. This data is subject to change without notice and revision of
this document. For browser-based versions of this data sheet, refer to the left-hand navigation.
Submit Documentation Feedback
Copyright © 1990–2015, Texas Instruments Incorporated
Product Folder Links: LT1054
25
PACKAGE OPTION ADDENDUM
www.ti.com
5-Jun-2015
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package Pins Package
Drawing
Qty
Eco Plan
Lead/Ball Finish
MSL Peak Temp
(2)
(6)
(3)
Op Temp (°C)
Device Marking
(4/5)
LT1054CDW
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
0 to 70
LT1054C
LT1054CDWG4
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
0 to 70
LT1054C
LT1054CDWR
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
0 to 70
LT1054C
LT1054CDWRE4
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
0 to 70
LT1054C
LT1054CDWRG4
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
0 to 70
LT1054C
LT1054CP
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
0 to 70
LT1054CP
LT1054CPE4
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
0 to 70
LT1054CP
LT1054IDW
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
LT1054I
LT1054IDWG4
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
LT1054I
LT1054IDWR
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
LT1054I
LT1054IDWRG4
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU
Level-1-260C-UNLIM
-40 to 85
LT1054I
LT1054IP
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-40 to 85
LT1054IP
LT1054IPE4
ACTIVE
PDIP
P
8
50
Pb-Free
(RoHS)
CU NIPDAU
N / A for Pkg Type
-40 to 85
LT1054IP
LT1054Y
OBSOLETE
DIESALE
Y
0
TBD
Call TI
Call TI
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
Addendum-Page 1
Samples
PACKAGE OPTION ADDENDUM
www.ti.com
5-Jun-2015
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com
5-Jun-2015
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
Package Package Pins
Type Drawing
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
LT1054CDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
LT1054IDWR
SOIC
DW
16
2000
330.0
16.4
10.75
10.7
2.7
12.0
16.0
Q1
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
5-Jun-2015
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
LT1054CDWR
SOIC
DW
16
2000
367.0
367.0
38.0
LT1054IDWR
SOIC
DW
16
2000
367.0
367.0
38.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest
issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and
complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale
supplied at the time of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of
non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation
www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom
www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Applications Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2015, Texas Instruments Incorporated
Similar pages