AD ADV7123KST140 Cmos, 240 mhz triple 10-bit high speed video dac Datasheet

a
CMOS, 330 MHz
Triple 10-Bit High Speed Video DAC
ADV7123
FEATURES
330 MSPS Throughput Rate
Triple 10-Bit D/A Converters
SFDR
–70 dB at fCLK = 50 MHz; fOUT = 1 MHz
–53 dB at fCLK = 140 MHz; fOUT = 40 MHz
RS-343A/RS-170 Compatible Output
Complementary Outputs
DAC Output Current Range 2 mA to 26 mA
TTL Compatible Inputs
Internal Reference (1.23 V)
Single-Supply 5 V/3.3 V Operation
48-Lead LQFP Package
Low Power Dissipation (30 mW Min @ 3 V)
Low Power Standby Mode (6 mW Typ @ 3 V)
Industrial Temperature Range (–40ⴗC to +85ⴗC)
FUNCTIONAL BLOCK DIAGRAM
VAA
BLANK
BLANK AND
SYNC LOGIC
SYNC
IOR
R9–R0
10
DATA
REGISTER
10
DAC
G9–G0
10
DATA
REGISTER
10
DAC
B9–B0
10
DATA
REGISTER
10
DAC
PSAVE
IOG
IOG
IOB
IOB
VOLTAGE
REFERENCE
CIRCUIT
POWER-DOWN
MODE
CLOCK
APPLICATIONS
Digital Video Systems (1600 ⴛ 1200 @ 100 Hz)
High Resolution Color Graphics
Digital Radio Modulation
Image Processing
Instrumentation
Video Signal Reconstruction
IOR
VREF
ADV7123
GND
RSET COMP
GENERAL DESCRIPTION
PRODUCT HIGHLIGHTS
The ADV7123 (ADV®) is a triple high speed, digital-to-analog
converter on a single monolithic chip. It consists of three
high speed, 10-bit, video D/A converters with complementary
outputs, a standard TTL input interface, and a high impedance,
analog output current source.
1. 330 MSPS throughput
2. Guaranteed monotonic to 10 bits
3. Compatible with a wide variety of high resolution color
graphics systems, including RS-343A and RS-170
The ADV7123 has three separate 10-bit-wide input ports. A
single 5 V/3.3 V power supply and clock are all that are required
to make the part functional. The ADV7123 has additional video
control signals, composite SYNC and BLANK.
The ADV7123 also has a Power-Save Mode.
The ADV7123 is fabricated in a 5 V CMOS process. Its monolithic CMOS construction ensures greater functionality with
lower power dissipation. The ADV7123 is available in a
48-lead LQFP package.
ADV is a registered trademark of Analog Devices, Inc.
REV. B
Information furnished by Analog Devices is believed to be accurate and
reliable. However, no responsibility is assumed by Analog Devices for its
use, nor for any infringements of patents or other rights of third parties that
may result from its use. No license is granted by implication or otherwise
under any patent or patent rights of Analog Devices.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
Tel: 781/329-4700
www.analog.com
Fax: 781/326-8703
© Analog Devices, Inc., 2002
ADV7123–SPECIFICATIONS
5 V SPECIFICATIONS
(VAA = 5 V ⴞ 5%, VREF = 1.235 V, RSET = 560 ⍀, CL = 10 pF. All specifications TMIN to TMAX1, unless otherwise noted, TJ MAX = 110ⴗC.)
Parameter
Min
Typ
Max
Unit
Test Conditions1
STATIC PERFORMANCE
Resolution (Each DAC)
Integral Nonlinearity (BSL)
Differential Nonlinearity
10
–1
–1
± 0.4
± 0.25
+1
+1
Bits
LSB
LSB
Guaranteed Monotonic
DIGITAL AND CONTROL INPUTS
Input High Voltage, VIH
Input Low Voltage, VIL
Input Current, IIN
PSAVE Pull-Up Current
Input Capacitance, CIN
ANALOG OUTPUTS
Output Current
2
0.8
+1
–1
20
10
+0.025
+5.0
mA
mA
%
V
kΩ
pF
% FSR
% FSR
1.235
1.35
V
9
15
25
72
Standby Supply Current4
3.4
10.5
18
67
8
2.1
5.0
mA
mA
mA
mA
mA
mA
Power Supply Rejection Ratio
0.1
0.5
%/%
DAC to DAC Matching
Output Compliance Range, VOC
Output Impedance, ROUT
Output Capacitance, COUT
Offset Error
Gain Error2
VOLTAGE REFERENCE (Ext. and Int.)
Reference Range, VREF
POWER DISSIPATION
Digital Supply Current3
Analog Supply Current
2.0
2.0
1.0
0
26.5
18.5
5
1.4
V
V
µA
µA
pF
100
10
–0.025
–5.0
1.12
VIN = 0.0 V or VDD
Green DAC, Sync = High
RGB DAC, Sync = Low
IOUT = 0 mA
Tested with DAC Output = 0 V
FSR = 17.62 mA
fCLK = 50 MHz
fCLK = 140 MHz
fCLK = 240 MHz
RSET = 560 Ω
RSET = 4933 Ω
PSAVE = Low, Digital, and Control
Inputs at VDD
NOTES
1
Temperature range T MIN to TMAX: –40°C to +85°C at 50 MHz and 140 MHz, 0°C to 70°C at 240 MHz and 330 MHz.
2
Gain error = {(Measured (FSC)/Ideal (FSC) –1) × 100}, where Ideal = V REF /RSET × K × (3FFH) and K = 7.9896.
3
Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and V DD.
4
These maximum/minimum specifications are guaranteed by characterization to be over the 4.75 V to 5.25 V range.
Specifications subject to change without notice.
–2–
REV. B
ADV7123
2
1 (VAA = 3.0 V–3.6 V, VREF = 1.235 V, RSET = 560 ⍀, CL = 10 pF. All specifications TMIN to TMAX , unless
3.3 V SPECIFICATIONS
otherwise noted, TJ MAX = 110ⴗC.)
Parameter
Min
Typ
Max
Unit
Test Conditions2
STATIC PERFORMANCE
Resolution (Each DAC)
Integral Nonlinearity (BSL)
Differential Nonlinearity
–1
–1
+0.5
+0.25
10
+1
+1
Bits
LSB
LSB
RSET = 680 Ω
RSET = 680 Ω
RSET = 680 Ω
+1
V
V
µA
µA
pF
VIN = 0.0 V or VDD
DIGITAL AND CONTROL INPUTS
Input High Voltage, VIH
Input Low Voltage, VIL
Input Current, IIN
PSAVE Pull-Up Current
Input Capacitance, CIN
ANALOG OUTPUTS
Output Current
DAC to DAC Matching
Output Compliance Range, VOC
Output Impedance, ROUT
Output Capacitance, COUT
Offset Error
Gain Error3
VOLTAGE REFERENCE (Ext.)
Reference Range, VREF
VOLTAGE REFERENCE (Int.)
Reference Range, VREF
POWER DISSIPATION
Digital Supply Current4
2.0
0.8
–1
20
10
2.0
2.0
26.5
18.5
1.0
0
1.4
70
10
0
0
1.12
1.235
1.35
1.235
Standby Supply Current
2.2
6.5
11
16
67
8
2.1
Power Supply Rejection Ratio
0.1
Analog Supply Current
0
mA
mA
%
V
kΩ
pF
% FSR
% FSR
Green DAC, Sync = High
RGB DAC, Sync = Low
Tested with DAC Output = 0 V
FSR = 17.62 mA
V
V
5.0
12.0
15
5.0
mA
mA
mA
mA
mA
mA
mA
0.5
%/%
72
fCLK = 50 MHz
fCLK = 140 MHz
fCLK = 240 MHz
fCLK = 330 MHz
RSET = 560 Ω
RSET = 4933 Ω
PSAVE = Low, Digital, and Control
Inputs at VDD
NOTES
1
These maximum/minimum specifications are guaranteed by characterization to be over the 3.0 V to 3.6 V range.
2
Temperature range T MIN to TMAX: –40°C to +85°C at 50 MHz and 140 MHz, 0°C to 70°C at 240 MHz and 330 MHz.
3
Gain error = {(Measured (FSC)/Ideal (FSC) –1) × 100}, where Ideal = V REF /RSET × K × (3FFH) and K = 7.9896.
4
Digital supply is measured with continuous clock with data input corresponding to a ramp pattern and with an input level at 0 V and V DD.
Specifications subject to change without notice.
REV. B
–3–
ADV7123
1
1 (VAA = 5 V ⴞ 5% , VREF = 1.235 V, RSET = 560 ⍀, CL = 10 pF. All specifications are
5 V DYNAMIC SPECIFICATIONS
TA = 25ⴗC, unless otherwise noted, TJ MAX = 110ⴗC.)
Parameter
AC LINEARITY
Spurious-Free Dynamic Range to Nyquist2
Single-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz
fCLK = 50 MHz; fOUT = 2.51 MHz
fCLK = 50 MHz; fOUT = 5.04 MHz
fCLK = 50 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 2.51 MHz
fCLK = 100 MHz; fOUT = 5.04 MHz
fCLK = 100 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 40.4 MHz
fCLK = 140 MHz; fOUT = 2.51 MHz
fCLK = 140 MHz; fOUT = 5.04 MHz
fCLK = 140 MHz; fOUT = 20.2 MHz
fCLK = 140 MHz; fOUT = 40.4 MHz
Double-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz
fCLK = 50 MHz; fOUT = 2.51 MHz
fCLK = 50 MHz; fOUT = 5.04 MHz
fCLK = 50 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 2.51 MHz
fCLK = 100 MHz; fOUT = 5.04 MHz
fCLK = 100 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 40.4 MHz
fCLK = 140 MHz; fOUT = 2.51 MHz
fCLK = 140 MHz; fOUT = 5.04 MHz
fCLK = 140 MHz; fOUT = 20.2 MHz
fCLK = 140 MHz; fOUT = 40.4 MHz
Spurious-Free Dynamic Range within a Window
Single-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz; 1 MHz Span
fCLK = 50 MHz; fOUT = 5.04 MHz; 2 MHz Span
fCLK = 140 MHz; fOUT = 5.04 MHz; 4 MHz Span
Double-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz; 1 MHz Span
fCLK = 50 MHz; fOUT = 5.00 MHz; 2 MHz Span
fCLK = 140 MHz; fOUT = 5.00 MHz; 4 MHz Span
Total Harmonic Distortion
fCLK = 50 MHz; fOUT = 1.00 MHz
TA = 25°C
TMIN to TMAX
fCLK = 50 MHz; fOUT = 2.00 MHz
fCLK = 100 MHz; fOUT = 2.00 MHz
fCLK = 140 MHz; fOUT = 2.00 MHz
DAC PERFORMANCE
Glitch Impulse
DAC Crosstalk3
Data Feedthrough4, 5
Clock Feedthrough4, 5
Min
Typ
Max
Unit
67
67
63
55
62
60
54
48
57
58
52
41
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
70
70
65
54
67
63
58
52
62
61
55
53
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
77
73
64
dBc
dBc
dBc
74
73
60
dBc
dBc
dBc
66
65
64
63
55
dBc
dBc
dBc
dBc
dBc
10
23
22
33
pVs
dB
dB
dB
NOTES
1
These maximum/minimum specifications are guaranteed by characterization over the 4.75 V to 5.25 V range.
2
Note that the ADV7123 exhibits high performance when operating with an internal voltage reference, VREF.
3
DAC to DAC Crosstalk is measured by holding one DAC high while the other two are making low to high and high to low transitions.
4
Clock and data feedthrough is a function of the amount of overshoot and undershoot on the digital inputs. Glitch impulse includes clock and data feedthrough.
5
TTL input values are 0 V to 3 V, with input rise/fall times of –3 ns, measured from the 10% and 90% points. Timing reference points are 50% for inputs and outputs.
Specifications subject to change without notice.
–4–
REV. B
ADV7123
(VAA = 3.0 V–3.6 V , VREF = 1.235 V, RSET = 680 ⍀, CL = 10 pF. All specifications are
TA = 25ⴗC, unless otherwise noted, TJ MAX = 110ⴗC.)
1
3.3 V DYNAMIC SPECIFICATIONS
Parameter
AC LINEARITY
Spurious-Free Dynamic Range to Nyquist2
Single-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz
fCLK = 50 MHz; fOUT = 2.51 MHz
fCLK = 50 MHz; fOUT = 5.04 MHz
fCLK = 50 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 2.51 MHz
fCLK = 100 MHz; fOUT = 5.04 MHz
fCLK = 100 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 40.4 MHz
fCLK = 140 MHz; fOUT = 2.51 MHz
fCLK = 140 MHz; fOUT = 5.04 MHz
fCLK = 140 MHz; fOUT = 20.2 MHz
fCLK = 140 MHz; fOUT = 40.4 MHz
Double-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz
fCLK = 50 MHz; fOUT = 2.51 MHz
fCLK = 50 MHz; fOUT = 5.04 MHz
fCLK = 50 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 2.51 MHz
fCLK = 100 MHz; fOUT = 5.04 MHz
fCLK = 100 MHz; fOUT = 20.2 MHz
fCLK = 100 MHz; fOUT = 40.4 MHz
fCLK = 140 MHz; fOUT = 2.51 MHz
fCLK = 140 MHz; fOUT = 5.04 MHz
fCLK = 140 MHz; fOUT = 20.2 MHz
fCLK = 140 MHz; fOUT = 40.4 MHz
Spurious-Free Dynamic Range within a Window
Single-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz; 1 MHz Span
fCLK = 50 MHz; fOUT = 5.04 MHz; 2 MHz Span
fCLK = 140 MHz; fOUT = 5.04 MHz; 4 MHz Span
Double-Ended Output
fCLK = 50 MHz; fOUT = 1.00 MHz; 1 MHz Span
fCLK = 50 MHz; fOUT = 5.00 MHz; 2 MHz Span
fCLK = 140 MHz; fOUT = 5.00 MHz; 4 MHz Span
Total Harmonic Distortion
fCLK = 50 MHz; fOUT = 1.00 MHz
TA = 25°C
TMIN to TMAX
fCLK = 50 MHz; fOUT = 2.00 MHz
fCLK = 100 MHz; fOUT = 2.00 MHz
fCLK = 140 MHz; fOUT = 2.00 MHz
DAC PERFORMANCE
Glitch Impulse
DAC Crosstalk3
Data Feedthrough4, 5
Clock Feedthrough4, 5
Min
Typ
Max
Unit
67
67
63
55
62
60
54
48
57
58
52
41
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
70
70
65
54
67
63
58
52
62
61
55
53
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
dBc
77
73
64
dBc
dBc
dBc
74
73
60
dBc
dBc
dBc
66
65
64
64
55
dBc
dBc
dBc
dBc
dBc
10
23
22
33
pVs
dB
dB
dB
NOTES
1
These maximum/minimum specifications are guaranteed by characterization over the 3.0 V to 3.6 V range.
Note that the ADV7123 exhibits high performance when operating with an internal voltage reference, VREF.
3
DAC to DAC Crosstalk is measured by holding one DAC high while the other two are making low to high and high to low transitions.
4
Clock and data feedthrough is a function of the amount of overshoot and undershoot on the digital inputs. Glitch impulse includes clock and data feedthrough.
5
TTL input values are 0 V to 3 V, with input rise/fall times of –3 ns, measured at the 10% and 90% points. Timing reference points are 50% for inputs and outputs.
2
Specifications subject to change without notice.
REV. B
–5–
ADV7123
2
3
1 (VAA = 5 V ⴞ 5% , VREF = 1.235 V, RSET = 560 ⍀, CL = 10 pF. All specifications TMIN to TMAX ,
5 V TIMING SPECIFICATIONS
Parameter
unless otherwise noted, TJ MAX = 110ⴗC.)
Min
ANALOG OUTPUTS
Analog Output Delay, t6
Analog Output Rise/Fall Time, t74
Analog Output Transition Time, t85
Analog Output Skew, t96
CLOCK CONTROL
fCLK7
fCLK7
fCLK7
Data and Control Setup, t1
Data and Control Hold, t2
Clock Pulsewidth High, t4
Clock Pulsewidth Low t5
Clock Pulsewidth High t4
Clock Pulsewidth Low t5
Clock Pulsewidth High t4
Clock Pulsewidth Low t5
Pipeline Delay, tPD6
PSAVE Up Time, t106
Typ
5.5
1.0
15
1
0.5
0.5
0.5
0.5
1.5
1.875
1.875
2.85
2.85
8.0
8.0
1.0
Max
Unit
2
ns
ns
ns
ns
50
140
240
1.0
2
1.0
10
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
Clock Cycles
ns
Condition
50 MHz Grade
140 MHz Grade
240 MHz Grade
fCLK_MAX = 240 MHz
fCLK_MAX = 240 MHz
fCLK_MAX = 140 MHz
fCLK_MAX = 140 MHz
fCLK_MAX = 50 MHz
fCLK_MAX = 50 MHz
NOTES
1
Timing specifications are measured with input levels of 3.0 V (V IH) and 0 V (VIL) 0 for both 5 V and 3.3 V supplies.
2
These maximum and minimum specifications are guaranteed over this range.
3
Temperature range: T MIN to TMAX: –40°C to +85°C at 50 MHz and 140 MHz, 0°C to 70°C at 240 MHz.
4
Rise time was measured from the 10% to 90% point of zero to full-scale transition, fall time from the 90% to 10% point of a full-scale transition.
5
Measured from 50% point of full-scale transition to 2% of final value.
6
Guaranteed by characterization.
7
fCLK max specification production tested at 125 MHz; 5 V limits specified here are guaranteed by characterization.
Specifications subject to change without notice.
–6–
REV. B
ADV7123
(VAA = 3.0 V–3.6 V2, VREF = 1.235 V, RSET = 560 ⍀, CL = 10 pF. All specifications TMIN to
3
MAX , unless otherwise noted, TJ MAX = 110ⴗC.)
3.3 V TIMING SPECIFICATIONS1 T
Parameter
Min
Typ
ANALOG OUTPUTS
Analog Output Delay, t6
Analog Output Rise/Fall Time, t74
Analog Output Transition Time, t85
Analog Output Skew, t96
7.5
1.0
15
1
CLOCK CONTROL
fCLK7
fCLK7
fCLK7
fCLK7
Data and Control Setup, t1
Data and Control Hold, t2
Clock Pulsewidth High, t46
Clock Pulsewidth Low, t56
Clock Pulsewidth High, t4
Clock Pulsewidth Low t5
Clock Pulsewidth High t4
Clock Pulsewidth Low t5
Clock Pulsewidth High t4
Clock Pulsewidth Low t5
Pipeline Delay, tPD6
PSAVE Up Time, t106
Max
Unit
2
ns
ns
ns
ns
50
140
240
330
0.2
1.5
1.4
1.4
1.875
1.875
2.85
2.85
8.0
8.0
1.0
1.0
4
MHz
MHz
MHz
MHz
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
Clock Cycles
ns
1.0
10
Condition
50 MHz Grade
140 MHz Grade
240 MHz Grade
330 MHz Grade
fCLK_MAX = 330 MHz
fCLK_MAX = 330 MHz
fCLK_MAX = 240 MHz
fCLK_MAX = 240 MHz
fCLK_MAX = 140 MHz
fCLK_MAX = 140 MHz
fCLK_MAX = 50 MHz
fCLK_MAX = 50 MHz
NOTES
1
Timing specifications are measured with input levels of 3.0 V (V IH) and 0 V (VIL) 0 for both 5 V and 3.3 V supplies.
2
These maximum and minimum specifications are guaranteed over this range.
3
Temperature range: T MIN to TMAX: –40°C to +85°C at 50 MHz and 140 MHz, 0°C to 70°C at 240 MHz and 330 MHz.
4
Rise time was measured from the 10% to 90% point of zero to full-scale transition, fall time from the 90% to 10% point of a full-scale transition.
5
Measured from 50% point of full-scale transition to 2% of final value.
6
Guaranteed by characterization.
7
fCLK max specification production tested at 125 MHz; 5 V limits specified here are guaranteed by characterization.
Specifications subject to change without notice.
t3
t4
t5
CLOCK
DIGITAL INPUTS
(R9–R0, G9–G0, B9–B0,
SYNC, BLANK)
t2
DATA
t1
t8
t6
ANALOG OUTPUTS
(IOR, IOR, IOG, IOG, IOB, IOB)
t7
NOTES
1. OUTPUT DELAY (t 6 ) MEASURED FROM THE 50% POINT OF THE RISING EDGE OF CLOCK
TO THE 50% POINT OF FULL-SCALE TRANSITION.
2. OUTPUT RISE/FALL TIME (t7) MEASURED BETWEEN THE 10% AND 90% POINTS OF FULL-SCALE TRANSITION.
3. TRANSITION TIME (t8) MEASURED FROM THE 50% POINT OF FULL-SCALE TRANSITION
TO WITHIN 2% OF THE FINAL OUTPUT VALUE.
Figure 1. Timing Diagram
REV. B
–7–
ADV7123
ABSOLUTE MAXIMUM RATINGS 1
NOTES
1
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the
device at these or any other conditions above those listed in the operational sections
of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
2
Analog Output Short Circuit to any Power Supply or Common can be of an
indefinite duration.
VAA to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Voltage on any Digital Pin . . . . . GND – 0.5 V to VAA + 0.5 V
Ambient Operating Temperature (TA) . . . . . –40°C to +85°C
Storage Temperature (TS) . . . . . . . . . . . . . . –65°C to +150°C
Junction Temperature (TJ) . . . . . . . . . . . . . . . . . . . . . . 150°C
Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . . 300°C
Vapor Phase Soldering (1 Minute) . . . . . . . . . . . . . . . . 220°C
IOUT to GND2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to VAA
ORDERING GUIDE
Speed Options
Package
50 MHz1
140 MHz1
240 MHz2
330 MHz2, 3
Plastic LQFP
(ST-48)
ADV7123KST50
ADV7123KST140
ADV7123JST240
ADV7123JST330
NOTES
1
Specified for –40°C to +85°C operation.
2
Specified for 0°C to 70°C operation.
3
Available in 3.3 V version only.
CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily
accumulate on the human body and test equipment and can discharge without detection.
Although the ADV7123 features proprietary ESD protection circuitry, permanent damage may
occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD
precautions are recommended to avoid performance degradation or loss of functionality.
R0
PSAVE
RSET
R2
R1
R5
R4
R3
R7
R6
R9
R8
PIN CONFIGURATION
48 47 46 45 44 43 42 41 40 39 38 37
G0 1
G1 2
G2 3
PIN 1
IDENTIFIER
G3 4
G4 5
G5 6
ADV7123
TOP VIEW
(Not to Scale)
G6 7
G7 8
36
VREF
35
34
COMP
IOR
33
IOR
32
IOG
31
IOG
VAA
30
29
VAA
G8 9
G9 10
28
IOB
27
IOB
BLANK 11
SYNC 12
26
GND
GND
25
–8–
CLOCK
B9
B7
B8
B5
B6
B3
B4
B1
B2
B0
VAA
13 14 15 16 17 18 19 20 21 22 23 24
REV. B
ADV7123
PIN FUNCTION DESCRIPTIONS
Pin No.
Mnemonic
Function
1–10
G0–G9
R0, G0, and B0 are the least significant data bits. Unused pixel data inputs should be connected to
either the regular PCB power or ground plane.
11
BLANK
Composite Blank Control Input (TTL Compatible). A logic zero on this control input drives the analog
outputs, IOR, IOB, and IOG, to the blanking level. The BLANK signal is latched on the rising edge
of CLOCK. While BLANK is a logical zero, the R0–R9, G0–G9, and B0–B9 pixel inputs are ignored.
12
SYNC
Composite Sync Control Input (TTL Compatible). A logical zero on the SYNC input switches off a
40 IRE current source. This is internally connected to the IOG analog output. SYNC does not override any other control or data input; therefore, it should only be asserted during the blanking interval.
SYNC is latched on the rising edge of CLOCK.
If sync information is not required on the green channel, the SYNC input should be tied to logical zero.
13, 29, 30 VAA
Analog Power Supply (5 V ± 5%). All VAA pins on the ADV7123 must be connected.
14–23
B0–B9
R0, G0, and B0 are the least significant data bits. Unused pixel data inputs should be connected to
either the regular PCB power or ground plane.
24
CLOCK
Clock Input (TTL Compatible). The rising edge of CLOCK latches the R0–R9, G0–G9, B0–B9,
SYNC, and BLANK pixel and control inputs. It is typically the pixel clock rate of the video system.
CLOCK should be driven by a dedicated TTL buffer.
25, 26
GND
Ground. All GND pins must be connected.
27, 31, 33 IOB, IOG, IOR
Differential Red, Green, and Blue Current Outputs (High Impedance Current Sources). These RGB
video outputs are specified to directly drive RS-343A and RS-170 video levels into a doubly terminated
75 Ω load. If the complementary outputs are not required, these outputs should be tied to ground.
28, 32, 34 IOB, IOG, IOR
Red, Green, and Blue Current Outputs. These high impedance current sources are capable of directly
driving a doubly terminated 75 Ω coaxial cable. All three current outputs should have similar output
loads whether or not they are all being used.
35
COMP
Compensation Pin. This is a compensation pin for the internal reference amplifier. A 0.1 µF ceramic
capacitor must be connected between COMP and VAA.
36
VREF
Voltage Reference Input for DACs or Voltage Reference Output (1.235 V)
37
RSET
A resistor (RSET) connected between this pin and GND controls the magnitude of the full-scale video
signal. Note that the IRE relationships are maintained, regardless of the full-scale output current. For
nominal video levels into a doubly terminated 75 Ω load, RSET = 530 Ω.
The relationship between RSET and the full-scale output current on IOG (assuming ISYNC is connected
to IOG) is given by:
= 11,445 × VREF (V)/IOG (mA)
RSET (Ω)
The relationship between RSET and the full-scale output current on IOR, IOG, and IOB is given by:
IOG (mA)
IOR, IOB (mA)
= 11,445 × VREF (V)/RSET (Ω) (SYNC being asserted)
= 7,989.6 × VREF (V)/RSET (Ω)
The equation for IOG will be the same as that for IOR and IOB when SYNC is not being used, i.e.,
SYNC tied permanently low.
38
PSAVE
Power Save Control Pin. Reduced power consumption is available on the ADV7123 when this pin is active.
39–48
R0–R9
Red, Green, and Blue Pixel Data Inputs (TTL Compatible). Pixel data is latched on the rising edge of
CLOCK.
REV. B
–9–
ADV7123
TERMINOLOGY
Blanking Level
Raster Scan
The level separating the SYNC portion from the video portion
of the waveform. Usually referred to as the front porch or back
porch. At 0 IRE units, it is the level that will shut off the picture
tube, resulting in the blackest possible picture.
Color Video (RGB)
This usually refers to the technique of combining the three primary
colors of red, green, and blue to produce color pictures within
the usual spectrum. In RGB monitors, three DACs are required,
one for each color.
Sync Signal (SYNC)
The position of the composite video signal that synchronizes the
scanning process.
Gray Scale
The most basic method of sweeping a CRT one line at a time to
generate and display images.
Reference Black Level
The maximum negative polarity amplitude of the video signal.
Reference White Level
The maximum positive polarity amplitude of the video signal.
Sync Level
The peak level of the SYNC signal.
Video Signal
The portion of the composite video signal that varies in gray
scale levels between reference white and reference black. Also
referred to as the picture signal, this is the portion that may be
visually observed.
The discrete levels of video signal between reference black and
reference white levels. A 10-bit DAC contains 1024 different
levels, while an 8-bit DAC contains 256.
–10–
REV. B
ADV7123
5 V–Typical Performance Characteristics
(VAA = 5 V, VREF = 1.235 V, IOUT = 17.62 mA, 50 ⍀ Doubly Terminated Load, Differential Output Loading, TA = 25ⴗC)
70
80
72.0
SFDR (DE)
SFDR (DE)
70
60
60
40
30
20
10
0
0.1
1
2.51
5.04
20.2
fOUT – MHz
TPC 1. SFDR vs. fOUT @ fCLOCK =
140 MHz (Single-Ended and
Differential)
30
71.0
10
70.6
1
2.51
5.04
20.2
fOUT – MHz
40.4
70.4
100
–10
+25
+85
TEMPERATURE – ⴗC
TPC 3. SFDR vs. Temperature @
fCLOCK = 50 MHz (fOUT = 1 MHz)
1.00
0.9
0.75
0.8
72
0.50
68
66
64
62
0.7
ERROR – LSB
LINEARITY – LSBs
THIRD
HARMONIC
FOURTH
HARMONIC
70
0.6
0.5
0.4
0.00
1023
–0.16
0.3
–0.50
0.2
60
0.1
50
100
140
0
0
160
TPC 4. THD vs. fCLOCK @ fOUT = 2 MHz
(Second, Third, and Fourth Harmonics)
–1.00
20
CODE – INL
TPC 6. Typical Linearity (INL)
–5.0
SFDR – dBm
–5.0
–45.0
35.0MHz
70.0MHz
STOP
TPC 7. Single-Tone SFDR @ fCLOCK =
140 MHz (fOUT = 2 MHz)
REV. B
17.62
IOUT – mA
TPC 5. Linearity vs. IOUT
–5.0
–85.0
0kHz
START
2
SFDR – dBm
0
fCLOCK – MHz
SFDR – dBm
71.2
70.8
1.0
SECOND
HARMONIC
74
71.4
20
TPC 2. SFDR vs. fOUT @ fCLOCK =
50 MHz (Single-Ended and Differential)
76
THD – dBc
40
0
0.1
100
40.4
71.6
50
SFDR – dBc
SFDR (SE)
SFDR – dBc
SFDR – dBc
50
58
71.8
SFDR (SE)
–45.0
–85.0
0kHz
START
35.0MHz
70.0MHz
STOP
TPC 8. Single-Tone SFDR @ fCLOCK =
140 MHz (fOUT1 = 20 MHz)
–11–
–45.0
–85.0
0kHz
START
35.0MHz
70.0MHz
STOP
TPC 9. Dual-Tone SFDR @ fCLOCK =
140 MHz (fOUT1 = 13.5 MHz, fOUT2 =
14.5 MHz)
ADV7123
3 V–Typical Performance Characteristics
(VAA = 3 V, VREF = 1.235 V, IOUT = 17.62 mA, 50 ⍀ Doubly Terminated Load, Differential Output Loading, TA = 25ⴗC)
80
70
72.0
SFDR (DE)
SFDR (SE)
30
20
10
5.04
20.2
fOUT – MHz
40.4
71.6
50
SFDR – dBc
SFDR – dBc
SFDR – dBc
40
2.51
SFDR (SE)
60
50
0
0.1
71.8
70
SFDR (DE)
60
40
30
TPC 10. SFDR vs. fOUT @ fCLOCK =
140 MHz (Single-Ended and
Differential)
76
71.2
71.0
20
70.8
10
70.6
0
0.1
100
71.4
1.0
2.51 5.04 20.2
fOUT – MHz
40.4
70.4
100
0
20
85
145
TEMPERATURE – ⴗC
165
TPC 11. SFDR vs. fOUT @ fCLOCK =
140 MHz (Single-Ended and
Differential)
TPC 12. SFDR vs. Temperature @
fCLOCK = 50 MHz, (fOUT = 1 MHz)
1.0
1.00
SECOND HARMONIC
0.9
74
FOURTH
HARMONIC
THIRD HARMONIC
68
66
64
0.50
0.7
0.6
0.5
0.4
0.3
1023
–0.42
0.2
60
0.1
58
0
50
100
140
FREQUENCY – MHz
–1.00
0
160
17.62
IOUT – mA
CODE – INL
20
TPC 15. Typical Linearity
TPC 14. Linearity vs. IOUT
–5.0
–5.0
SFDR – dBm
–5.0
–45.0
–85.0
0kHz
START
2
0
TPC 13. THD vs. fCLOCK @ fOUT =
2 MHz (Second, Third, and Fourth
Harmonics)
SFDR – dBm
0.00
–0.50
62
35.0MHz
70.0MHz
STOP
TPC 16. Single-Tone SFDR @
fCLOCK = 140 MHz (fOUT1 = 2 MHz)
SFDR – dBm
THD – dBc
70
LINEARITY – LSB
LINEARITY – LSBs
72
0.75
0.8
–45.0
–85.0
0kHz
START
35.0MHz
70.0MHz
STOP
TPC 17. Single-Tone SFDR @
fCLOCK = 140 MHz (fOUT1 = 20 MHz)
–12–
–45.0
–85.0
0kHz
START
35.0MHz
70.0MHz
STOP
TPC 18. Dual-Tone SFDR @ fCLOCK =
140 MHz (fOUT1 = 13.5 MHz, fOUT2 =
14.5 MHz)
REV. B
ADV7123
CIRCUIT DESCRIPTION AND OPERATION
The ADV7123 contains three 10-bit D/A converters, with three
input channels, each containing a 10-bit register. Also integrated
on board the part is a reference amplifier. CRT control functions
BLANK and SYNC are integrated on board the ADV7123.
Digital Inputs
Thirty bits of pixel data (color information) R0–R9, G0–G9,
and B0–B9 are latched into the device on the rising edge of each
clock cycle. This data is presented to the three 10-bit DACs and
then converted to three analog (RGB) output waveforms. See
Figure 2.
CLOCK
DIGITAL INPUTS
(R9–R0, G9–G0, B9–B0,
SYNC, BLANK)
This is done by adding appropriately weighted current sources
to the analog outputs, as determined by the logic levels on the
BLANK and SYNC digital inputs. Figure 3 shows the analog
output, RGB video waveform of the ADV7123. The influence of
SYNC and BLANK on the analog video waveform is illustrated.
Table I details the resultant effect on the analog outputs of
BLANK and SYNC.
All these digital inputs are specified to accept TTL logic levels.
Clock Input
The CLOCK input of the ADV7123 is typically the pixel clock
rate of the system. It is also known as the dot rate. The dot rate,
and thus the required CLOCK frequency, will be determined by
the on-screen resolution according to the following equation:
Dot Rate = (Horiz Res) × (Vert Res) × (Refresh Rate)/
(Retrace Factor)
DATA
Horiz Res
ANALOG OUTPUTS
(IOR, IOG, IOB
IOR, IOG, IOB)
Figure 2. Video Data Input/Output
The ADV7123 has two additional control signals that are
latched to the analog video outputs in a similar fashion. BLANK
and SYNC are each latched on the rising edge of CLOCK to
maintain synchronization with the pixel data stream.
Vert Res
= Number of Lines/Frame.
Refresh Rate
= Horizontal Scan Rate. This is the rate at
which the screen must be refreshed,
typically 60 Hz for a noninterlaced system
or 30 Hz for an interlaced system.
Retrace Factor
= Total Blank Time Factor. This takes into
account that the display is blanked for a
certain fraction of the total duration of
each frame (e.g., 0.8).
The BLANK and SYNC functions allow for the encoding of
these video synchronization signals onto the RGB video output.
RED, BLUE
mA
18.62
= Number of Pixels/Line.
GREEN
V
mA
V
0.7
26.67
1.000
WHITE LEVEL
100 IRE
0
0
8.05
BLANK LEVEL
0.3
43 IRE
0
0
SYNC LEVEL
NOTES:
1. OUTPUTS CONNECTED TO A DOUBLY TERMINATED 75⍀ LOAD.
2. VREF = 1.235V, RSET = 530⍀.
3. RS-343A LEVELS AND TOLERANCES ASSUMED ON ALL LEVELS.
Figure 3. RGB Video Output Waveform
Table I. Video Output Truth Table (RSET = 530 ⍀, RLOAD = 37.5 ⍀)
Description
IOG (mA)
IOG (mA)
IOR/IOB
IOR/IOB
SYNC
BLANK
DAC
Input Data
WHITE LEVEL
VIDEO
VIDEO to BLANK
BLACK LEVEL
BLACK to BLANK
BLANK LEVEL
SYNC LEVEL
26.67
Video + 8.05
Video
8.05
0
8.05
0
0
18.62 – Video
18.62 – Video
18.62
18.62
18.62
18.62
18.62
Video
Video
0
0
0
0
0
18.62 – Video
18.62 – Video
18.62
18.62
18.62
18.62
1
1
0
1
0
1
0
1
1
1
1
1
0
0
3FFH
Data
Data
000H
000H
xxxH
xxxH
REV. B
–13–
ADV7123
Therefore, if we have a graphics system with a 1024 × 1024
resolution, a noninterlaced 60 Hz refresh rate and a retrace
factor of 0.8, then:
Dot Rate =
=
Analog Outputs
The ADV7123 has three analog outputs, corresponding to the
red, green, and blue video signals.
1024 × 1024 × 60/0.8
78.6 MHz
The required CLOCK frequency is thus 78.6 MHz.
All video data and control inputs are latched into the ADV7123
on the rising edge of CLOCK, as described in the Digital Inputs
section. It is recommended that the CLOCK input to the
ADV7123 be driven by a TTL buffer (e.g., 74F244).
Video Synchronization and Control
The red, green, and blue analog outputs of the ADV7123 are
high impedance current sources. Each one of these three RGB
current outputs is capable of directly driving a 37.5 Ω load, such
as a doubly terminated 75 Ω coaxial cable. Figure 4a shows the
required configuration for each of the three RGB outputs connected into a doubly terminated 75 Ω load. This arrangement
will develop RS-343A video output voltage levels across a
75 Ω monitor.
A suggested method of driving RS-170 video levels into a 75 Ω
monitor is shown in Figure 4b. The output current levels of the
DACs remain unchanged, but the source termination resistance,
ZS, on each of the three DACs is increased from 75 Ω to 150 Ω.
The ADV7123 has a single composite sync (SYNC) input control. Many graphics processors and CRT controllers have the
ability of generating horizontal sync (HSYNC), vertical sync
(VSYNC), and composite SYNC.
IOR, IOG, IOB
In a graphics system that does not automatically generate a
composite SYNC signal, the inclusion of some additional logic
circuitry will enable the generation of a composite SYNC signal.
ZO = 75⍀
DACs
(CABLE)
ZS = 75⍀
(SOURCE
TERMINATION)
The sync current is internally connected directly to the IOG
output, thus encoding video synchronization information onto
the green video channel. If it is not required to encode sync
information onto the ADV7123, the SYNC input should be tied
to logic low.
ZL = 75⍀
(MONITOR)
TERMINATION REPEATED THREE TIMES
FOR RED, GREEN, AND BLUE DACs
Figure 4a. Analog Output Termination for RS-343A
Reference Input
The ADV7123 contains an on-board voltage reference. The
VREF pin is normally terminated to VAA through a 0.1 µF capacitor. Alternatively, the part could, if required, be overdriven by
an external 1.23 V reference (AD1580).
IOR, IOG, IOB
(CABLE)
ZS = 150⍀
(SOURCE
TERMINATION)
A resistance RSET connected between the RSET pin and GND
determines the amplitude of the output video level according to
Equations 1 and 2 for the ADV7123:
IOG* (mA) = 11,445 × VREF (V)/RSET (Ω)
IOR, IOB (mA) = 7,989.6 × VREF (V)/RSET (Ω)
ZO = 75⍀
DACs
ZL = 75⍀
(MONITOR)
TERMINATION REPEATED THREE TIMES
FOR RED, GREEN, AND BLUE DACs
(1)
Figure 4b. Analog Output Termination for RS-170
(2)
*Applies to the ADV7123 only when SYNC is being used. If SYNC is not being
encoded onto the green channel, Equation 1 will be similar to Equation 2.
Using a variable value of RSET, as shown in Figure 4, allows for
accurate adjustment of the analog output video levels. Use of a
fixed 560 Ω RSET resistor yields the analog output levels as quoted
in the specification page. These values typically correspond to
the RS-343A video waveform values as shown in Figure 3.
D/A Converters
The ADV7123 contains three matched 10-bit D/A converters.
The DACs are designed using an advanced, high speed, segmented architecture. The bit currents corresponding to each
digital input are routed to either the analog output (bit = “1”) or
GND (bit = “0”) by a sophisticated decoding scheme. As all this
circuitry is on one monolithic device, matching between the
three DACs is optimized. As well as matching, the use of identical current sources in a monolithic design guarantees monotonicity and low glitch. The on-board operational amplifier stabilizes
the full-scale output current against temperature and power
supply variations.
More detailed information regarding load terminations for various output configurations, including RS-343A and RS-170, is
available in an Application Note entitled Video Formats &
Required Load Terminations available from Analog Devices, publication no. E1228–15–1/89.
Figure 3 shows the video waveforms associated with the three
RGB outputs driving the doubly terminated 75 Ω load of
Figure 4a. As well as the gray scale levels, Black Level to White
Level, the diagram also shows the contributions of SYNC and
BLANK for the ADV7123. These control inputs add appropriately weighted currents to the analog outputs, producing the specific
output level requirements for video applications. Table I details how
the SYNC and BLANK inputs modify the output levels.
Gray Scale Operation
The ADV7123 can be used for stand-alone, gray scale (monochrome), or composite video applications (i.e., only one channel
used for video information). Any one of the three channels,
RED, GREEN, or BLUE, can be used to input the digital video
data. The two unused video data channels should be tied to
logical zero. The unused analog outputs should be terminated
with the same load as that for the used channel. In other words,
if the red channel is used and IOR is terminated with a doubly
terminated 75 Ω load (37.5 Ω), IOB and IOG should be terminated with 37.5 Ω resistors. See Figure 5.
–14–
REV. B
ADV7123
VIDEO
INPUT
R0
R9
Ground Planes
DOUBLY
TERMINATED
75⍀ LOAD
IOR
The ADV7123, and associated analog circuitry, should have a
separate ground plane referred to as the analog ground plane.
This ground plane should connect to the regular PCB ground
plane at a single point through a ferrite bead, as illustrated in
Figure 7. This bead should be located as close as possible
(within three inches) to the ADV7123.
IOG
ADV7123
37.5⍀
G0
G9
IOB
37.5⍀
B0
B9
The analog ground plane should encompass all ADV7123
ground pins, voltage reference circuitry, power supply bypass
circuitry, the analog output traces, and any output amplifiers.
GND
Figure 5. Input and Output Connections for Stand-Alone
Gray Scale or Composite Video
Video Output Buffers
The ADV7123 is specified to drive transmission line loads, as
are most monitors rated. The analog output configurations to
drive such loads are described in the Analog Interface section
and illustrated in Figure 5. However, in some applications it may
be required to drive long “transmission line” cable lengths. Cable
lengths greater than 10 meters can attenuate and distort high
frequency analog output pulses. The inclusion of output buffers
will compensate for some cable distortion. Buffers with large full
power bandwidths and gains between two and four will be required.
These buffers will also need to be able to supply sufficient current
over the complete output voltage swing. Analog Devices produces a range of suitable op amps for such applications. These
include the AD84x series of monolithic op amps. In very high
frequency applications (80 MHz), the AD8061 is recommended.
More information on line driver buffering circuits is given in the
relevant op amp data sheets.
Use of buffer amplifiers also allows implementation of other video
standards besides RS-343A and RS-170. Altering the gain components of the buffer circuit will result in any desired video level.
Z2
75⍀
ZO = 75⍀
(CABLE)
0.1␮F
ZS = 75⍀
(SOURCE
TERMINATION)
–VS
GAIN (G) = 1 +
ZL = 75⍀
(MONITOR)
Z1
Z2
Figure 6. AD848 As an Output Buffer
PC Board Layout Considerations
The ADV7123 is optimally designed for lowest noise performance, both radiated and conducted noise. To complement the
excellent noise performance of the ADV7123, it is imperative
that great care be given to the PC board layout. Figure 7
shows a recommended connection diagram for the ADV7123.
The layout should be optimized for lowest noise on the ADV7123
power and ground lines. This can be achieved by shielding the
digital inputs and providing good decoupling. The lead length
between groups of VAA and GND pins should be shortened to
minimize inductive ringing.
REV. B
The PCB power plane should provide power to all digital logic
on the PC board, and the analog power plane should provide
power to all ADV7123 power pins, voltage reference circuitry,
and any output amplifiers.
The PCB power and ground planes should not overlay portions
of the analog power plane. Keeping the PCB power and ground
planes from overlaying the analog power plane will contribute to
a reduction in plane-to-plane noise coupling.
Optimum performance is achieved by the use of 0.1 µF ceramic
capacitors. Each of the two groups of VAA should be individually decoupled to ground. This should be done by placing the
capacitors as close as possible to the device with the capacitor
leads as short as possible, thus minimizing lead inductance.
AD848
DACs
The PC board layout should have two distinct power planes,
one for analog circuitry and one for digital circuitry. The analog
power plane should encompass the ADV7123 (VAA) and all
associated analog circuitry. This power plane should be connected to the regular PCB power plane (VCC) at a single point
through a ferrite bead, as illustrated in Figure 7. This bead
should be located within three inches of the ADV7123.
Noise on the analog power plane can be further reduced by the
use of multiple decoupling capacitors (see Figure 7).
0.1␮F
IOR, IOG, IOB
Power Planes
Supply Decoupling
Z1
+VS
The regular PCB ground plane area should encompass all the
digital signal traces, excluding the ground pins, leading up to
the ADV7123.
It is important to note that while the ADV7123 contains circuitry to reject power supply noise, this rejection decreases with
frequency. If a high frequency switching power supply is used,
the designer should pay close attention to reducing power
supply noise. A dc power supply filter (Murata BNX002) will
provide EMI suppression between the switching power supply
and the main PCB. Alternatively, consideration could be
given to using a three terminal voltage regulator.
Digital Signal Interconnect
The digital signal lines to the ADV7123 should be isolated as
much as possible from the analog outputs and other analog
circuitry. Digital signal lines should not overlay the analog
power plane.
Due to the high clock rates used, long clock lines to the ADV7123
should be avoided to minimize noise pickup.
–15–
ADV7123
Any active pull-up termination resistors for the digital inputs
should be connected to the regular PCB power plane (VCC) and
not the analog power plane.
Analog Signal Interconnect
The ADV7123 should be located as close as possible to the
output connectors, thus minimizing noise pickup and reflections
due to impedance mismatch.
The video output signals should overlay the ground plane and
not the analog power plane, thereby maximizing the high frequency power supply rejection.
For optimum performance, the analog outputs should each have
a source termination resistance to ground of 75 Ω (doubly
terminated 75 Ω configuration). This termination resistance
should be as close as possible to the ADV7123 to minimize
reflections.
Additional information on PCB design is available in an application
note entitled, Design and Layout of a Video Graphics System for
Reduced EMI. This application note is available from Analog
Devices, publication no. E1309–15–10/89.
POWER SUPPLY DECOUPLING (0.1␮F AND 0.01␮F
CAPACITOR FOR EACH VAA GROUP)
5V (VAA)
VAA
COMP
0.01␮F
VAA
ANALOG GROUND PLANE
L1
(FERRITE BEAD)
10␮F
VCC
33␮F
0.1␮F
39-48
5V (VAA)
VREF
R9–R0
RSET
1-10
VIDEO
DATA
INPUTS
0.1␮F
13, 29,
30
0.1␮F
G9–G0
RSET
530⍀
IOR
14-23
MONITOR
(CRT)
COAXIAL CABLE
75⍀
75⍀
B9–B0
IOG
75⍀
IOB
ADV7123
SYNC
75⍀
75⍀
BNC
CONNECTORS
IOR
BLANK
IOG
CLOCK
75⍀
75⍀
COMPLEMENTARY
OUTPUTS
IOB
PSAVE
GND
25, 26
Figure 7. Typical Connection Diagram
–16–
REV. B
ADV7123
OUTLINE DIMENSIONS
48-Lead Plastic Quad Flatpack [LQFP]
1.4 mm Thick
(ST-48)
Dimensions shown in millimeters
1.60 MAX
0.75
0.60
0.45
PIN 1
INDICATOR
9.00 BSC
37
48
36
1
1.45
1.40
1.35
0.15
0.05
0.20
0.09
SEATING
PLANE
SEATING
PLANE
7ⴗ
3.5ⴗ
0ⴗ
0.08 MAX
COPLANARITY
VIEW A
25
12
13
0.50
BSC
VIEW A
ROTATED 90ⴗ CCW
COMPLIANT TO JEDEC STANDARDS MS-026BBC
REV. B
7.00
BSC
TOP VIEW
(PINS DOWN)
–17–
24
0.27
0.22
0.17
ADV7123
Revision History
Location
Page
10/02—Data Sheet changed from REV. A to REV. B.
Change in title . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Change to FEATURES . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Change to PRODUCT HIGHLIGHTS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Change SPECIFICATIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Change to ORDERING GUIDE . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8
Change to PIN FUNCTION DESCRIPTIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
Change to Reference Input section . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
Change to Figure 7 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
Updated OUTLINE DIMENSIONS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 17
–18–
REV. B
–19–
–20–
PRINTED IN U.S.A.
C00215–0–10/02(B)
Similar pages