LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 LM3550 5A Flash LED Driver with Automatic VLED and ESR Detection for Mobile Camera Systems Check for Samples: LM3550 FEATURES 1 • • Up to 5A Flash Current 4 Selectable Super-Capacitor Charge Voltage Levels (4.5V, 5.0V, 5.3V, Optimized) Flash Optimized Charge Mode for Optimal Efficiency – 33% Faster Charge Time Using Optimal Mode – 49% Less Power Dissipated in Current Source using Optimal Charge Mode Fast Super-Capacitor Charger with 500 mA Input Current Limit Adjustable Torch Current (60 mA to 200 mA) Ambient Light or LED Thermal Sensing with Current Scaleback End-of-Charge Output (EOC) Dedicated Indicator LED Current Source No Inductor Required Manual Flash Enable via Strobe Pin Input Programmable Flash Pulse Duration, and Torch and Flash Currents via I2C-compatible Interface True Shutdown (LED Disconnect) 2 • • • • • • • • • • • • • Flash Time-Out Protection LED Temperature Protection or Ambient Light Sensing Pin Low Profile 20-Pin UQFN Package (3.0 mm × 2.5 mm × 0.8 mm) APPLICATIONS • • • Camera Phones Digital Still Camera Voltage Rail Management DESCRIPTION LM3550 is a low-noise, switched-capacitor DC/DC converter designed to operate as a current-limited and adjustable (up to 5.3V) super-capacitor charger. LM3550 features user-selectable super-capacitor charge-termination voltages and an optimal chargetermination mode that maximizes flash-energy efficiency by accounting for flash element losses. Additionally, the device provides one adjustable constant current output (up to 200 mA) and one NFET controller ideal for driving one or more highcurrent LEDs either in a high-power flash mode or a low-power torch mode. Typical Application Circuit C1 C2 1 PF 1 PF C1+ C1- C2+ C2VOUT COUT 2.2 PF 5 mm CIN 4.7 PF VIN LM3550 SCL BAL SDA VIO 6.2 mm 2.7V to 5.5V SuperCapacitor EOC STROBE 3 mm NTC 4.2 mm Current Source Super-Capacitor Charger LED- ALD/TEMP FET_CON IND FB GND RSENSE C1 = C2 = 1 PF, CIN = 4.7 PF, COUT = 2.2 PF 10V X5R or X7R Figure 1. Figure 2. Solution Size 1 2 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 2009–2013, Texas Instruments Incorporated LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com DESCRIPTION (CONTINUED) The LM3550 can be configured to utilize a proprietary super-capacitor charging scheme (Optimal Charge Mode), allowing faster charging times (0 to Target Voltage) and lower current-source power dissipation. Optimal Charge Mode adapts to changes in the flash LEDs forward voltage as well as the super-capacitor's ESR ensuring that the super-capacitor is charged to the ideal voltage required to sustain constant current-flash operation. The LED current and Flash pulse duration of the LM3550 can be programmed via an I2C-compatible interface. The STROBE pin allows the Flash to be toggled via a flash-enable signal from a camera module. The EOC pin sinks current when the output voltage reaches 95% of the final value. The ALD/TEMP input pin allows either a light sensor to adjust the flash-current level based on the ambient light conditions, or it allows for over-temperature detection and protection of the LED during high-power operation or high ambient-temperature conditions by connecting an NTC thermistor temperature monitoring circuit to the pin. 13 12 12 11 11 20 18 19 17 Die-Attach Pad (DAP) 2 3 GND 4 5 9 10 7 8 6 Top View 6 14 13 8 5 14 1 7 GND 4 15 9 Die-Attach Pad (DAP) 3 15 10 17 16 18 19 20 1 2 16 Connection Diagram Bottom View PIN DESCRIPTIONS Pin # Name 14 VIN 1 VOUT 20 C1+ 18 C1- 15 C2+ Description Input voltage connection. A 1 µF ceramic capacitor is required from VIN to GND. Charge pump output. A 1 µF ceramic capacitor is required from VOUT to GND. Connect the Flash LED anodes and Super-Capacitor to this pin. Flying capacitor pins. 1 µF ceramic capacitor should be connected from C1+ to C1− and C2+ to C2−. 16 C2- 3 LED- 4 FET_CON 5 FB 10 SCL I2C Serial Clock pin. 8 SDA I2C Serial Data I/O pin. 13 IND Indicator LED Current Source. Drives one red LED with a 5 mA current. 6 EOC End-of-charge output/ flash ready. The EOC pin will transition from high to low when an end of charge state has been reached 11 STROBE 2 BAL 12 ALD/TEMP 7,9,17,19, DAP GND Regulated current sink input, for Torch Mode. External FET controller. Connect gate of flash NFET to this pin. Programmable Feedback Voltage pin. Manual Flash enable pin. The Strobe pin can be configured to be rising edge sensitive with the flash timing controlled internally, or level sensitive with the flash timing being controlled externally. Super-capacitor active Balance pin. Ambient Light Sensor or Temperature Monitoring pin. For ambient light sensing, connect a light sensor / photo-diode and a resistor to this pin. For temperature monitoring, connect a NTC thermistor from VCC to the NTC pin and a resistor from the NTC pin to ground. Ground pins. These pins should be connected directly to a low impedance ground plane. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. 2 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Absolute Maximum Ratings (1) (2) (3) VIN to GND −0.3V to 6V VOUT, LED−, FB to GND −0.3V to 6V SDA, SCL, STROBE, FET_CON, EOC, ALD/TEMP, IND to GND Continuous Power Dissipation −0.3V to 6V (4) Internally Limited Junction Temperature (TJ-MAX ) 150°C −65°C to +150 Storage Temperature Range See (5) Maximum Lead Temperature (Soldering, 10s) ESD Rating (6) Human Body Model 2 kV Machine Model (7) (1) (2) (3) (4) (5) (6) (7) 200V Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For ensured performance limits and associated test conditions, see the Electrical Characteristics tables. All voltages are with respect to the potential at the GND pin. If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. Internal thermal shutdown circuitry protects the device from permanent damage. Thermal shutdown engages at TJ = 145ºC (typ.) and disengages at TJ = 125ºC (typ.). The thermal shutdown is specified by design. For detailed soldering specifications and information, please refer to Texas Instruments Application Note: AN-1187 (SNOA401) for Recommended Soldering Profiles. The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged through a 0Ω (nominal) resistor into each pin.(MIL-STD-883 3015.7). Texas Instruments recommends that all integrated circuits be handled with appropriate ESD precautions. Failure to observe proper ESD handling techniques can result in damage to the device. The LED− pin has a machine model ESD rating of 150V. Operating Ratings (1) (2) Input Voltage Range 2.7V to 5.5V Junction Temperature Range (TJ) (3) −30°C to 125°C Ambient Temperature Range (TA) (4) −30°C to +85°C (1) (2) (3) (4) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Operating Ratings are conditions under which operation of the device is ensured. Operating Ratings do not imply ensured performance limits. For ensured performance limits and associated test conditions, see the Electrical Characteristics tables. All voltages are with respect to the potential at the GND pin. For detailed soldering specifications and information, please refer to Texas Instruments Application Note: AN-1187 (SNOA401) for Recommended Soldering Profiles. The human body model is a 100 pF capacitor discharged through a 1.5 kΩ resistor into each pin. The machine model is a 200 pF capacitor discharged through a 0Ω (nominal) resistor into each pin.(MIL-STD-883 3015.7). Texas Instruments recommends that all integrated circuits be handled with appropriate ESD precautions. Failure to observe proper ESD handling techniques can result in damage to the device. Thermal Properties Junction-to-Ambient Thermal Resistance (θJA) (1) (1) 57°C/W In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature (TA-MAX) is dependent on the maximum operating junction temperature (TJ-MAX-OP = 125ºC), the maximum power dissipation of the device in the application (PD-MAX), and the junction-to-ambient thermal resistance of the part/package in the application (θJA), as given by the following equation: TA-MAX = TJ-MAX-OP – (θJA × PD-MAX). Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 3 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Electrical Characteristics (1) (2) Limits in standard typeface are for TJ = +25°C. Limits in boldface type apply over the full ambient junction temperature range (−30°C ≤ TA ≤ +85°C). Unless otherwise noted, specifications apply to the LM3550 Typical Application Circuit with: : VIN = 3.6V, CIN = 4.7µF, COUT = 2.2µF, C1 = C2 = 1 µF. Symbol ILED− Parameter Current Sink Accuracy VOVP Output Over Voltage Protection VOUT Output Voltage Regulation Conditions 2.7V ≤ VIN ≤ 5.5V 3.0V ≤ VOUT ≤ 5.5V 2.7V ≤ VIN ≤ 5.5V Min (3) Typ Max (3) 54 60 66 90 100 110 180 200 220 Going into OVP 5.3 5.479 Hysteresis 0.2 2.7V ≤ VIN ≤ 5.5V IOUT = 0 mA 4.275 4.5 4.666 4.75 5 5.169 5.035 5.3 5.479 Units mA V V BAL Pin Voltage Regulation 2.7V ≤ VIN ≤ 5.5V IIND IND Pin Current Regulation 2.7V ≤ VIN ≤ 5.5V VIND = 2.0V 3.3 4.8 6.3 mA fSW Switching Frequency 2.7V ≤ VIN ≤ 5.5V 0.882 1 1.153 MHz VFB Feedback Pin Regulation Voltage 2.7V ≤ VIN ≤ 5.5V VOUT = 4.6V 94 100 106 mV VALD/TEMP ALD/TEMP Pin Reference Voltage 2.7V ≤ VIN ≤ 5.5V 0.95 1 1.05 V VEOC EOC Pin Output Logic Low ILOAD = 3 mA 400 mV IIN-CL Input Current Limit VOUT = 0V 534 610 mA ISD Shutdown Supply Current Device Disabled 2.7V ≤ VIN ≤ 5.5V 1.8 4 µA IQ Quiescent Supply Current 2.7V ≤ VIN ≤ 5.5V IOUT = 0 mA 5V Charge Mode Non-Switching 168 240 µA VSTROBE Strobe Logic Thresholds 2.7V ≤ VIN ≤ 5.5V VBAL VOUT / 2 V High 1.23 VIN Low 0 0.7 V I2C-Compatible Voltage Specifications (SCL, SDA) VIL Input Logic Low 2.7V ≤ VIN ≤ 5.5V 0 0.7 V VIH Input Logic High 2.7V ≤ VIN ≤ 5.5V 1.23 VIN V VOL Output Logic Low ILOAD = 3 mA 400 mV I2C-Compatible Timing Specifications (SCL, SDA) t1 SCL (Clock Period) 294 ns t2 Data In Setup Time to SCL High fSCL = 400 kHz. 100 ns t3 Data Out Stable After SCL Low fSCL = 400 kHz. 0 ns t4 SDA Low Setup Time to SCL Low (Start) fSCL = 400 kHz. 100 ns t5 SDA High Hold Time After SCL High (Stop) fSCL = 400 kHz. 100 ns (1) (2) (3) 4 All voltages are with respect to the potential at the GND pin. Junction-to-ambient thermal resistance (θJA) is taken from a thermal modeling result, performed under the conditions and guidelines set forth in the JEDEC standard JESD51-7. The test board is a 4-layer FR-4 board measuring 102 mm x 76 mm x 1.6 mm with a 2x1 array of thermal vias. The ground plane on the board is 50 mm x 50 mm. Thickness of copper layers are 36 µm/18 µm/18 µm/36 µm (1.5oz/1oz/1oz/1.5oz). Ambient temperature in simulation is 22°C, still air. Power dissipation is 1W. Min and Max limits are specified by design, test, or statistical analysis. Typical (typ.) numbers are not ensured, but do represent the most likely norm. Unless otherwise specified, conditions for Typ specifications are: VIN = 3.6V and TA = 25ºC. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 5 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Typical Performance Characteristics Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Output Voltage vs. Output Current 5.3V Mode 5.50 5.50 TA = 25°C 5.40 VIN = 5.5V 5.50 5.30 VIN = 4.2V, 3.6V, 3.3V VOUT (V) VOUT (V) VIN = 3.6V 5.40 5.40 5.20 5.10 5.50 5.40 5.30 5.00 5.20 5.10 5.00 4.90 4.90 4.80 4.70 4.80 4.60 4.50 4.40 4.70 4.30 4.20 4.60 VIN = 3.0V TA = -30°C, +25°C 5.30 5.30 5.20 5.20 TA = 85°C 5.10 4.50 4.40 4.30 4.20 Output Voltage vs. Output Current 5.3V Mode, Tri-Temp 5.10 5.00 VIN = 2.7V 5.00 0.00 0.05 0.10 0.15 0.20 0.00 0.25 0.05 5.30 Output Voltage vs. Output Current 5.0V Mode Output Voltage vs. Output Current 5.0V Mode, Tri-Temp VOUT (V) 5.30 5.00 5.20 5.10 4.90 5.00 4.90 4.80 4.80 4.70 4.60 4.70 4.50 4.40 4.60 4.30 4.20 4.50 VOUT (V) VIN = 4.2V, 3.6V, 3.3V, 3.0V VIN = 5.5V VIN = 2.7V VIN = 3.6V 5.15 5.25 5.20 5.10 5.15 5.10 5.05 5.05 5.00 5.00 4.95 4.90 4.95 4.85 4.80 4.90 4.75 4.85 TA = -30°C, +25°C TA = 85°C 4.80 4.30 4.75 0.00 0.05 0.10 0.15 0.20 0.25 0.00 0.05 IOUT (A) 0.15 0.20 Figure 5. Figure 6. Output Voltage vs. Output Current 4.5V Mode Output Voltage vs. Output Current 4.5V Mode, Tri-Temp 4.80 TA = 25°C 0.25 VIN = 3.6V 4.80 4.70 4.65 4.75 4.70 4.60 4.65 4.60 4.55 4.55 4.50 4.50 4.45 4.40 4.45 4.35 4.30 4.40 4.25 4.35 VOUT (V) VIN = 5.5V VIN = 2.7V 4.70 4.60 4.60 TA = -30°C, +25°C 4.50 4.50 4.40 4.40 4.30 TA = 85°C 4.30 4.20 VIN = 4.2V, 3.6V, 3.3V, 3.0V 4.30 0.10 IOUT (A) 4.75 4.70 VOUT (V) 0.25 5.25 5.20 4.40 4.20 0.00 0.05 0.10 0.15 0.20 0.25 IOUT (A) 0.00 0.05 0.10 0.15 0.20 0.25 IOUT (A) Figure 7. 6 0.20 Figure 4. 5.10 4.25 0.15 Figure 3. TA = 25°C 5.20 4.20 0.10 IOUT (A) IOUT (A) Figure 8. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Input Current Limit vs. Output Voltage Tri-Temp 0.70 0.65 VIN = 4.2V VIN = 5.5V 0.60 0.55 0.50 0.45 0.40 VIN = 3.6V VIN = 2.7V 0.35 0.30 VIN = 3.0V 0.25 0.20 0.15 0.10 0.05 0.00 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 ICL (A) ICL (A) Input Current Limit vs. Output Voltage 0.70 TA = -30°C 0.65 0.60 0.55 0.50 0.45 TA = +25°C 0.40 0.35 TA = +85°C 0.30 0.25 0.20 0.15 0.10 0.05 0.00 0.0 0.5 1.0 1.5 2.0 2.5 3.0 3.5 4.0 4.5 5.0 5.5 VOUT (V) VOUT (V) Figure 9. Figure 10. Converter Efficiency vs. Input Voltage 5.3V Mode Converter Efficiency vs. Input Voltage 5.0V Mode 100 100 IOUT = 200 mA, 5.3V Fixed Voltage Mode IOUT = 200 mA, 5.0V Fixed Voltage Mode 90 80 Converter (%) Converter (%) 90 TA = -30°C and +25°C 70 60 80 TA = -30°C and +25°C 70 60 TA = +85°C 50 TA = +85°C 50 40 3.0 3.5 4.0 4.5 5.0 40 3.0 5.5 3.5 4.0 VIN (V) 5.0 5.5 VIN (V) Figure 11. Figure 12. Converter Efficiency vs. Input Voltage 4.5V Mode Input Current vs. Input Voltage 5.3V Mode 100 0.50 IOUT = 200 mA, 4.5V Fixed Voltage Mode IOUT = 200 mA, 5.3V Fixed Voltage Mode 90 0.45 80 0.40 IIN (mA) Converter (%) 4.5 TA = +85°C 70 60 TA = -30°C 0.35 0.30 50 TA = +85°C TA = +25°C 0.25 TA = -30°C and +25°C 40 2.7 3.1 3.5 3.9 4.3 4.7 5.1 0.20 2.7 5.5 VIN (V) 3.3 3.8 4.4 4.9 5.5 VIN (V) Figure 13. Figure 14. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 7 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Input Current vs. Input Voltage 5.0V Mode Input Current vs. Input Voltage 4.5V Mode 0.50 0.50 IOUT = 200 mA, 4.5V Fixed Voltage Mode 0.45 0.45 0.40 0.40 IIN (mA) IIN (mA) IOUT = 200 mA, 5.0V Fixed Voltage Mode 0.35 TA = -30°C TA = +85°C 0.30 TA = -30°C and +25°C 0.35 TA = +85°C 0.30 TA = +25°C 0.25 0.25 0.20 2.7 3.3 3.8 4.4 4.9 0.20 2.7 5.5 3.3 3.8 VIN (V) LED Efficiency vs. Input Voltage Torch Mode, 100 mA LED Efficiency vs. Input Voltage Torch Mode, 200 mA 100 ILED = 100 mA 80 70 60 60 LED (%) LED (%) ILED = 200 mA 90 VLED = 3.3V 70 50 40 VLED = 3.3V 50 40 30 VLED = 3.0V 20 VLED = 3.0V 30 VLED = 3.6V VLED = 3.6V 20 10 10 3.1 3.5 3.9 4.3 4.7 5.1 0 2.7 5.5 3.1 3.5 3.9 4.3 4.7 5.1 5.5 5.1 5.5 VIN (V) VIN (V) Figure 17. Figure 18. Torch Current vs. Brightness Code Torch Current vs. Input Voltage Code = 0 220 200 5.5 VIN (V) Figure 16. 80 0 2.7 4.9 Figure 15. 100 90 4.4 66 VIN = 3.6V, VLED = 3.3V Torch Code = 0, VLED = 3.3V 64 180 TA = -30°C TA = -30°C 62 ILED (mA) ILED (mA) 160 140 TA = +25°C 120 100 60 58 TA = +85°C TA = +25°C 80 TA = +85°C 56 60 40 0 1 2 3 4 5 6 54 2.7 7 BRC (#) 3.5 3.9 4.3 4.7 VIN (V) Figure 19. 8 3.1 Figure 20. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Torch Current vs. Input Voltage Code = 1 Torch Current vs. Input Voltage Code = 2 90 110 Torch Code = 1, VLED = 3.3V Torch Code = 2, VLED = 3.3V 85 105 TA = -30°C ILED (mA) ILED (mA) TA = -30°C 80 75 TA = +25°C 100 95 TA = +85°C TA = +25°C TA = +85°C 70 2.7 3.3 3.8 4.4 4.9 90 2.7 5.5 3.3 3.8 VIN (V) 4.9 5.5 VIN (V) Figure 21. Figure 22. Torch Current vs. Input Voltage Code = 3 Torch Current vs. Input Voltage Code = 4 130 155 Torch Code = 3, VLED = 3.3V Torch Code = 4, VLED = 3.3V 150 126 TA = -30°C TA = -30°C 145 122 ILED (mA) ILED (mA) 4.4 118 140 135 114 TA = +25°C 130 TA = +85°C 110 2.7 3.3 3.8 4.4 4.9 125 2.7 5.5 TA = +25°C 3.1 3.5 TA = +85°C 3.9 VIN (V) 4.3 4.7 5.1 5.5 VIN (V) Figure 23. Figure 24. Torch Current vs. Input Voltage Code = 5 Torch Current vs. Input Voltage Code = 6 175 200 Torch Code = 6, VLED = 3.3V Torch Code = 5, VLED = 3.3V 195 170 190 TA = -30°C ILED (mA) ILED (mA) 165 160 TA = -30°C 185 180 175 155 170 150 145 2.7 TA = +25°C TA = +25°C TA = +85°C 3.1 3.5 3.9 4.3 165 4.7 5.1 160 2.7 5.5 VIN (V) 3.3 3.8 TA = +85°C 4.4 4.9 5.5 VIN (V) Figure 25. Figure 26. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 9 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Torch Current vs. Input Voltage Code = 7 Torch Current vs. Input Voltage Different VLED 220 110 Torch Code = 2 Torch Code = 7, VLED = 3.3V 210 105 ILED (mA) ILED (mA) TA = -30°C 200 190 100 95 VLED = 2.7V, 3.0V, 3.3V, 3.6V, 4.0V TA = +25°C TA = +85°C 180 2.7 3.1 3.5 3.9 4.3 4.7 5.1 90 2.7 5.5 3.1 3.5 3.9 VIN (V) 5.1 5.5 VIN (V) Figure 28. Feedback Voltage vs. Input Voltage Oscillator Frequency vs. Input Voltage 1.15 104 TA = +85°C 1.10 103 102 TA = +25°C 1.05 fSW (MHz.) VFB (mV) 4.7 Figure 27. 105 101 100 99 98 4.3 TA = -30°C 0.95 TA = -30°C TA = +85°C 1.00 TA = +25°C 97 0.90 96 95 2.7 3.1 3.5 3.9 4.3 4.7 5.1 0.85 2.7 5.5 3.1 3.5 3.9 4.3 4.7 5.1 5.5 VIN (V) VIN (V) Figure 29. Figure 30. Shutdown Current vs. Input Voltage Indicator Current vs. Input Voltage Different VLED 4.0 5.0 3.5 4.9 VLED = 1.8V VLED = 1.5V 4.8 TA = +85°C 4.7 2.5 IIND (mA) ISD (#A) 3.0 2.0 TA = +25°C 1.5 4.5 VLED = 2.0V 4.4 4.3 TA = -30°C 1.0 4.6 VLED = 2.4V 4.2 0.5 0.0 2.5 4.1 3.1 3.7 4.3 4.9 4.0 2.5 5.5 VIN (V) 3.7 4.3 4.9 5.5 VIN (V) Figure 31. 10 3.1 Figure 32. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Indicator Current vs. Input Voltage Tri-Temp 5.0 5.3V Mode Super Capacitor Charge VLED = 2.0V 4.9 EOCB TA = -30°C 4.8 VIN IIND (mA) 4.7 (2V/div.) 4.6 VCAP 4.5 (2V/div.) 4.4 TA = +85°C TA = +25°C 4.3 IIN 4.2 (200 mA/div.) ICharge 4.1 4.0 2.5 (200 mA/div.) 3.1 3.7 4.3 4.9 5.5 TIME (1s/div.) VIN (V) Figure 33. Figure 34. 2 LED, 3A Flash (1.5A each) 5.3V Mode Super Capacitor Recharge EOCB IFlash IFlash (0A to 3A) (0A to 3A) VCAP VCAP (2V/div.) (2V/div.) IIN IIN (200mA/div.) (200mA/div.) ICharge ICharge (200mA/div.) (200mA/div.) TIME (20 ms/div.) TIME (200 ms/div.) Figure 35. Figure 36. Strobe to Flash Delay Edge-Sensitive Strobe EOCB STROBE IFlash = 3A VSTROBE (2V/div.) VCAP IFlash 2V/div. (0A to 3A) IIN (500 mA/div.) ICharge (500 mA/div.) TIME (20 ms/div.) TIME (1 Ps/div.) Figure 37. Figure 38. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 11 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Typical Performance Characteristics (continued) Unless otherwise specified: TA = 25°C; VIN = 3.6V; CIN = 4. 7 µF, COUT = 2.2 µF, C1 = C2 = 1 µF. Super-Capacitor = 0.5F TDK EDLC272020-501-2F-50, Level-Sensitive Strobe Flash with FGATE = 0 EOCB EOCB STROBE STROBE IFlash = 3A IFlash = 3A VCAP VCAP 2V/div. IIN 2V/div. IIN (500 mA/div.) ICharge (500 mA/div.) ICharge (500 mA/div.) (500 mA/div.) TIME (20 ms/div.) TIME (40 ms/div.) Figure 39. Figure 40. Flash with FGATE = 1 ALS DETECT Zone 0, VALS = 100 mV EOCB STROBE STROBE IFlash = 3A IFlash = 3A (100% Flash) VCAP 2V/div. IIN VALS = 100 mV (500 mA/div.) ICharge (500 mA/div.) ICharge IIN (500 mA/div.) (500 mA/div.) TIME (40 ms/div.) TIME (20 ms/div.) Figure 41. Figure 42. ALS DETECT Zone 1, VALS = 500 mV ALS DETECT Zone 2, VALS = 1V STROBE STROBE IFlash = 2.1A IFlash = 0A (70% Flash) (0% Flash) VALS = 500 mV VALS = 1V IIN IIN (500 mA/div.) ICharge (500 mA/div.) ICharge (500 mA/div.) TIME (20 ms/div.) (500 mA/div.) TIME (20 ms/div.) Figure 43. 12 Figure 44. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Block Diagram C1+ VIN 2.7V to 5.5V Current Limit C1- C2+ C2- VOUT Output Disconnect 2X, 3/2X and 1X Charge Pump OVP 1.0 MHz. Switch Frequency IND BAL Active Balance VOLTAGE MODE FB FET_CON External NFET Controller Controller EOC FB STROBE General Purpose Register Current Control Registers SCL 2 SDA I C Interface Block LM3550 LEDAmbient Light/ Temperature Detection Options Control Register ALD/TEMP High ALD/TEMP Low Registers GND ALD/TEMP Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 13 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com CIRCUIT DESCRIPTION BASIC OPERATION The LM3550 is a super-capacitor charger and high current-flash controller based upon a switched capacitor boost converter. On the charging end of the application, the LM3550 has a 534 mA (typ.) input current limit that prevents the part from drawing an excessive current when the super-capacitor voltage is below the target charge voltage. During the charge phase the LM3550 will run in current limit and adaptively change gains (1X, 1.5X, 2X) until the super-capacitor reaches its target charge voltage. Integrated into the LM3550 is an external NFET controller that allows the flash current drawn from the super-capacitor to remain regulated throughout the flash cycle. Flash timing and current level can be changed through the I2C-compatible interface. DETAILED PIN DESCRIPTION Strobe Pin The STROBE pin on the LM3550 provides an external method of flash triggering. This allows a direct connection between a camera/imager and the LM3550 to be made avoiding any latency added due to communication delays in the micro-controller/micro-processor (µC/µP). The STROBE pin can be configured to be rising-edge sensitive (default) or level sensitive. In the rising-edge sensitive mode, the flash duration is controlled internally and will use the value stored in the FLASH duration bits (Options Control Register bits 3:0) to determine the pulse length. If Level Sensitive Mode is selected (Options Control Register bit 7 = ‘1’), the flash-pulse duration can be controlled externally. In this mode, when the STROBE pin is high, the flash will remain on as long as the duration does not exceed the value stored in the FLASH duration control bits. If the timing does exceed the internal flashduration value, the LM3550 will automatically disable the flash current. End of Charge Pin (EOC) The EOC pin provides an external flag alerting the micro-controller/micro-processor that the super-capacitor has reached the end of charging. When the super-capacitor has reached the desired end-of-charge level, the EOC pin will transition from its default state (logic ‘1’) to the EOC state (logic ‘0’). The EOC pin utilizes an open-drain driver that allows the EOC logic levels to be compatible with many of the common controller input/output (I/O) levels. Connecting a resistor between the system I/O supply and the EOC pin on the LM3550 ensures the proper voltage levels are utilized. The state of the EOC pin can change during a flash event, or any other event whenever the super-capacitor voltage drops below 95% of the target charge voltage. ALD/TEMP Pin The ALD/TEMP pin allows the LM3550 to monitor the ambient light or ambient temperature and adjust the flash current through the LED/LEDs without requiring the µC/µP to issue commands through the control interface. For ambient light detection, a reverse-biased photosensor/diode and a resistor are required. For ambient temperature sensing, a negative temperature coefficient (NTC) thermistor and a resistor are required. Internal to the LM3550 are two comparators (based on a 1V reference) connected to the ALD/TEMP pin that provide three user-selectable regions of flash current adjustment. The trip-point thresholds are selectable in the ALD/TEMP Sense High and Low Registers. If the ambient light or ambient temperature are sufficiently low (LM3550 in low region) the full-scale flash current will be allowed. As the lighting conditions or temperature increase, the LM3550 ALD/TEMP detection circuit transitions to the second level that limits the flash current to 70% or the full-scale value. For conditions where a flash is not required (Ambient Detection) or if the ambient temperature is too high to flash safely, placing the ALD/TEMP circuit in the high-detection level, the LM3550 will prevent a flash event from occurring. The functionality of the ALD/TEMP pin can be enabled or disabled through General Purpose Register (bit 6). These macro-functions, when enabled, off-load the µC/µP and provide significant system-power savings. To help filter out the 50 to 60 Hz noise caused by indoor lighting, a 1 µF ceramic capacitor tied between the ALD/TEMP pin and GND is recommended. 14 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 IND Pin The Indicator pin (IND) consists of a current source that is capable of driving a red indicator LED with 5 mA of drive current. This indicator LED can be turned on and off by toggling bit 7 in the General Purpose Register. BAL Pin The Balance pin (BAL), when connected to a super-capacitor (if needed), regulates the two sections of the super-capacitor so that voltage on either cell is equal to ½ the output voltage. This ensures that an over-voltage condition on either cap section does not occur. State Machine Description Shutdown Voltage Mode Charge Charge Optimal Charge Mode Flash Torch Charge and Torch Figure 45. Default State Diagram BASIC DESCRIPTION The state machine for the LM3550 involves five different states: Shutdown, Torch, Charge, Charge and Torch, and Flash. The Shutdown state, or standby state, places the LM3550 in a low-power mode that will typically draw 1.8 µA of current from the power supply. The Torch state charges the super-capacitor up to VLED + VTREG (VTREG ≈ 300 mV) and utilizes the internal current sink to drive the flash LEDs with a current up to 200 mA. The Charge state places the LM3550 into a dedicated charge mode that provides the fastest means of charging the super-capacitor up to the target level (4.5V, 5.0V, 5.3V or Optimal). The Charge and Torch State combines the functionality of both the Torch state and Charge state. This state allows the flash LEDs to be on during the charging of the super-capacitor. During the initial charging, the torch current is limited to 60 mA to allow the majority of the output current to be utilized in the super-capacitor charging. Once the target capacitor voltage is reached, the torch-current levels become fully adjustable. The Flash state is responsible for driving the flash LEDs at the desired flash current. This state can be entered either through I2C-controlled event or through an external Strobe event. SHUTDOWN STATE The Shutdown state is the default power-up state. The LM3550 will enter the shutdown state when the STROBE pin is held low without a flash event occurring, and when the FLASH, TORCH and CHARGE bits in the General Purpose Register are equal to '0'. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 15 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com TORCH STATE The Torch state of the LM3550 provides the flash LED / LEDs with a constant current level that is safe for continuous operation. This state is useful in low light conditions when an imager is placed in movie / video mode. The Torch state is enabled when the Torch bit in the General Purpose Register is set to a '1' and the Flash and Charge bits are set to '0'. The desired torch current level (8 total levels between 60 mA and 200 mA) is set in the Current Control Register. Enabling the torch bit will start up the LM3550 and begin charging the capacitor. Before a torch event can occur, the super-capacitor must be charged to a voltage greater than 3.0V. Once the super-capacitor reaches a voltage of 3.0V, the LED− pin will begin sinking current. In order for the torch current to be properly regulated, the supercapacitor must be charged up to a value that is greater than VLED + VTREG (VTREG ≈ 300 mV). When in the Torch state, the LM3550 will regulate the proper output voltage (either 3.0V or VLED + VREG) utilizing a pulsed regulation scheme (PFM). During this mode, the part will operate in current limit until the output voltage reaches the target level. At that point, the charge-pump will turn off, and the super-capacitor will supply the load. Once the super-capacitor voltage drops below the turn-on threshold due to the loading caused by the torch current, the charge-pump will turn on again and re-charge the super-capacitor. CHARGE STATE The Charge state of the LM3550 provides the fastest charge time when compared to the other states of operation. In this state, the user has the option of charging the super-capacitor to a voltage equal to 4.5V, 5.0V, 5.3V or to an optimal voltage. The Charge state is enabled through the I2C interface by setting the Charge Bit to a '1' and setting the Flash and Torch Bits to a '0' in the General Purpose Register. The charge voltage is selectable by setting the two charge-mode bits (CM1 and CM0) also found in the General Purpose Register. Depending on the input voltage and output voltage conditions, the LM3550 will deliver different charge currents to the super-capacitor. Charge current is dependent on the charge-pump gain. 525 mA 333 mA ICHARGE (Typ.) 262 mA Gain Of 1x Gain Of 3/2x Gain Of 2x VCAP Figure 46. Charge Current vs. Output Voltage Fixed Voltage Charge Mode During the Charge state, the LM3550 will operate in current limit until the target voltage is reached. For the 4.5V, 5.0V and 5.3V charge modes, the LM3550 will operate in a constant-frequency mode once the target voltage is reached for load currents greater than 60 mA. This allows the LM3550 to draw only the required current from the power source when the load current is less than the maximum. When the average output current exceeds the maximum of the LM3550, the part will return to the current limited operation until the target voltage is reached. If the output current is less than 60 mA, the LM3550 will operate in a PFM-burst mode. Optimal Charge Mode For the Optimal Charge Mode, the current-limited, pulsed regulation scheme (PFM) is used to maintain the target voltage. In Optimal Charge Mode, the LM3550 charges the super-capacitor to a level that is required to sustain a flash for a given period of time. Optimal Charge Mode compensates for variations in LED forward voltage and super-capacitor ESR by charging the capacitor to an optimal voltage that minimizes the power dissipated in the external current source during the flash. The user must calculate the required overhead voltage and select this value in the Options Control Register. For more information regarding the optimal charge mode, please see the Optimal vs. Fixed Charge Mode description in the Application Information section of this datasheet. 16 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 NOTE When the LM3550 is placed into Optimal Charge Mode, the flash LEDs will begin to glow once the super-capacitor voltage exceeds 3.0V. The LEDs will continue to glow until the part is placed into shutdown, into the flash state, or into one of the fixed voltage charge modes. TORCH AND CHARGE STATE The Torch and Charge state provides the ability to utilize the torch functionality while charging to the selected target voltage. The Torch and Charge state is entered by setting the Torch bit and Charge bit to a '1' and by setting the Flash bit to a '0' in the General Purpose Register. Additionally, the CM1 and CM0 bits can be configured to define the target charge voltage. During the initial charging of the super-capacitor, the Torch functionality will not be enabled until the capacitor voltage reaches 3.0V. Additionally, the Torch current is limited to 60 mA until the target voltage is reached. Once the output reaches the target, the current level specified in the Current Control Register is allowed. In the event that the total output current exceeds the capacitor charge current (ICHARGE = IMAX − ITORCH − IEXTERNAL), causing the super-capacitor to drop below the target voltage, the LM3550 will automatically set the T2 bit in the Current Control Register to a '0', decreasing the torch current. VCAP 5.0V 4.75V 3.0V Time ITORCH 200 mA 120 mA 60 mA Torch and Charge (5.0V) VCAP = 3.0V VCAP = 5.0V IOUT > IMAX T2 bit 6HW WR µ0¶ Flash Time Figure 47. Torch Current Diagram FLASH STATE When entered, the LM3550's Flash state delivers a high-current burst of current to the Flash LEDs. To enter the Flash state, the Flash bit in the General Purpose Register must be set to a '1' or the STROBE pin must be pulled high (edge or level sensitive). The flash duration and current level are user adjustable via the I2C interface (F2F0 in Current Control and FD3-FD0 in Options). By default, a flash will not occur if the super-capacitor is not fully charged (i.e., the end-of-charge flag (EOC pin) must transition low). If the Flash state was entered via the I2C interface (Flash bit = '1'), the LM3550 will automatically reset the Flash bit and the Torch bit to '0' upon completion of the flash. Additionally, after the flash event has occurred, the LM3550 will return to the charge state/mode that was in operation before the flash event with the exception of Optimal Charge Mode. (If Optimal Charge Mode was used before a flash, all charging is halted after the flash.) Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 17 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com EOC FUNCTIONALITY The LM3550's EOC provides an indicator alerting the controller that the super-capacitor has reached its target voltage. The EOC pin will transition low once the capacitor reaches 95% of the target voltage for the 4.5V, 5.0V and 5.3V modes or once the capacitor has reached the optimal charge voltage in Optimal Charge Mode. During operation, the LM3550 will continue to monitor the voltage on the super-capacitor and will update the EOC pin when needed. Any time a mode transition occurs during Charge mode or Charge and Torch mode, the EOC state will be re-evaluated. During Torch Mode, the EOC will always indicate a charging state (EOC = '1') . VCAP 5.3V 5.0V 4.8V 4.5V 4.0V Time EOC Charging Charged Torch C (5.3V) C (5.3V) C (Optimal) C (4.5V) Torch Flash T+C (5.0V) T+C (5.0V) IOUT > IMAX Time STATE DIAGRAM FGATE = '1' By default, the LM3550 will prevent a flash event from occurring if the super-capacitor has not reached the target voltage (EOC = '0'). In the event that this restriction is not desired, the flash gate bit (FGATE in the General Purpose Register) can be set to a '1' disabling the end-of-charge requirement. Setting FGATE to a '1' allows the Flash state to be entered at anytime. If the super-capacitor is not charged to the proper voltage before the EOC pin indicates a full charge, the perceived duration and flash level could be lower than desired. 18 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Shutdown Optimal Charge Mode Voltage Mode Charge Charge Torch Flash Charge and Torch Figure 48. FGATE = '1' State Diagram I2C-Compatible Interface DATA VALIDITY The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when SCL is LOW. SCL SDA data change allowed data valid data change allowed data valid data change allowed Figure 49. Data Validity Diagram A pull-up resistor between VIO (Logic Power Supply) and SDA must be greater than [(VIO − VOL) / 3.0 mA] to meet the VOL requirement on SDA. Using a larger pull-up resistor results in lower switching current with slower edges, while using a smaller pull-up results in higher switching currents with faster edges. START AND STOP CONDITIONS START and STOP conditions classify the beginning and the end of the I2C session. A START condition is defined as SDA signal transitioning from HIGH to LOW while SCL line is HIGH. A STOP condition is defined as the SDA transitioning from LOW to HIGH while SCL is HIGH. The I2C master always generates START and STOP conditions. The I2C bus is considered to be busy after a START condition and free after a STOP condition. During data transmission, the I2C master can generate repeated START conditions. First START and repeated START conditions are equivalent, function-wise. The data on SDA line must be stable during the HIGH period of the clock signal (SCL). In other words, the state of the data line can only be changed when SCL is LOW. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 19 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com SDA SCL S P START condition STOP condition Figure 50. Start and Stop Conditions TRANSFERRING DATA Every byte put on the SDA line must be eight bits long, with the most significant bit (MSB) being transferred first. Each byte of data has to be followed by an acknowledge bit. The acknowledge-related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the acknowledge clock pulse. The LM3550 pulls down the SDA line during the 9th clock pulse, signifying an acknowledge. The LM3550 generates an acknowledge after each byte has been received. After the START condition, the I2C master sends a chip address. This address is seven bits long followed by an eighth bit which is a data direction bit (R/W). The LM3550 address is 53h. For the eighth bit, a '0' indicates a WRITE and a '1' indicates a READ. The second byte selects the register to which the data will be written. The third byte contains data to write to the selected register. ack from slave ack from slave start msb Chip Address lsb w ack msb Register Add lsb ack start Id = 53h w ack addr = 10h ack ack from slave msb DATA lsb ack stop ack stop SCL SDA data = 08h w = write (SDA = "0") ack = acknowledge (SDA pulled down by the slave) id = chip address, 53h for LM3550 Figure 51. Write Cycle I2C-COMPATIBLE CHILD ADDRESS: 0x53 MSB LSB ADR6 bit7 ADR5 bit6 ADR4 bit5 ADR3 bit4 ADR2 bit3 ADR1 bit2 ADR0 bit1 1 0 1 0 0 1 1 R/W bit0 2 I C Slave Address (chip address) INTERNAL REGISTERS Internal Hex Address Power On Value General Purpose Register 0x10 0000 0000 Current Control 0xA0 1111 1000 Options 0xB0 1000 0000 ALD/TEMP Sense High 0xC0 1111 1001 ALD/TEMP Sense Low 0xD0 1100 0110 20 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 General Purpose Register Description General Purpose Register Register Address: 0x10 MSB IND EN bit7 A/T EN bit6 FGATE bit5 CM1 bit4 CM0 bit3 LSB FLASH bit2 CHARGE TORCH bit1 bit0 FLASH, CHARGE, and TORCH: Mode Bits (see Table 1 below). CM0–CM1: Capacitor Charge Mode (see Table 2 below). FGATE: Flash Gate Bit. If FGATE is a ‘0’, then an end-of-charge condition must occur before a flash can take place. If FGATE is a ‘1’, then an end-of-charge condition does not have to occur before a flash can take place. A/T EN: ALD/TEMP Enable Bit IND EN: Enable Indicator Current Source ('0' = Indicator Off, '1' = Indicator On) Table 1. Control Modes Flash Charge Torch 0 0 0 Disabled Mode 0 0 1 Torch 0 1 0 Charge 0 1 1 Charge and Torch 1 x x Flash Table 2. Capacitor Charge Level CM1 CM0 0 0 Optimal Charge Mode Level 0 1 4.5 1 0 5.0V 1 1 5.3V Table 3. Gated Flash Control FGATE Bit Result 0 Flash only allowed after EOC reached 1 Flash allowed without EOC reached Table 4. ALD/TEMP Control A/T EN Bit Result 0 ALD MODE DISABLED 1 ALD MODE ENABLED Current Control Register Description Current Control Register Register Address: 0xA0 MSB 1 bit7 1 bit6 F2 bit5 F1 bit4 F0 bit3 LSB T2 bit2 T1 bit1 T0 bit0 Table 5. Torch Level Table T2 T1 T0 Level 0 0 0 60 mA 0 0 1 80 mA Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 21 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Table 5. Torch Level Table (continued) T2 T1 T0 Level 0 1 0 100 mA 0 1 1 120 mA 1 0 0 140 mA 1 0 1 160 mA 1 1 0 180 mA 1 1 1 200 mA Table 6. Flash Level Table F2 F1 F0 FB Voltage Level 0 0 0 30 mV 0 0 1 40 mV 0 1 0 50 mV 0 1 1 60 mV 1 0 0 70 mV 1 0 1 80 mV 1 1 0 90 mV 1 1 1 100 mV Options Control Register Description Options Register Register Address: 0xB0 MSB SLE bit7 OH2 bit6 OH1 bit5 OH0 bit4 FD3 bit3 LSB FD2 bit2 FD1 bit1 FD0 bit0 SLE: Strobe Level or Edge Sensitivity. '0' = Edge Sensitive, '1' = Level Sensitive FD0-FD3: Flash Duration control bits (see Table 7). OH0-OH2: Overhead Charge Voltage control bits (see Table 8). Table 7. Time-out Duration Table 22 FD3 FD2 FD1 FD0 0 0 0 0 16 0 0 0 1 32 0 0 1 0 48 0 0 1 1 64 0 1 0 0 80 0 1 0 1 96 0 1 1 0 112 0 1 1 1 128 1 0 0 0 144 1 0 0 1 160 1 0 1 0 176 1 0 1 1 192 1 1 0 0 208 1 1 0 1 224 1 1 1 0 240 1 1 1 1 512 Submit Documentation Feedback Time (msec) Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Table 8. Overhead Charge Voltage Table OH2 OH1 OH0 Level 0 0 0 300 mV 0 0 1 400 mV 0 1 0 500 mV 0 1 1 600 mV 1 0 0 700 mV 1 0 1 800 mV 1 1 0 900 mV 1 1 1 1V ALD/TEMP Sense High/Low Registers ALD/TEMP Sense High Register Register Address: 0xC0 MSB 1 bit7 1 bit6 SH5 bit5 SH4 bit4 SH3 bit3 SH2 bit2 LSB SH1 bit1 SH0 bit0 Figure 52. ALD/TEMP Sense High Register ALD/TEMP Sense Low Register Register Address: 0xD0 MSB 1 bit7 1 bit6 SL5 bit5 SL4 bit4 SL3 bit3 SL2 bit2 LSB SL1 bit1 SL0 bit0 Figure 53. ALD/TEMP Sense Low Register For ALD/TEMP Sense High and ALD/TEMP Sense Low, the trip levels are set by the following equation: Sense High/Low = 1V × N/(26 − 1) (1) where N is the decimal equivalent of the value stored in the ALD/TEMP Sense High/Low registers. NSENSEHIGH must be greater than NSENSELOW. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 23 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com Application Information Super-Capacitor Flash Variable Definitions: VBATT Voltage supplying charger circuit. VCAP Super-capacitor voltage at the end of the charge cycle and before a flash. ICL Maximum current allowed to be drawn from the battery. IFLASH LED current during the flash event. tFLASH Desired flash duration. CSC Super capacitor value. VLED Flash diode forward voltage at IFLASH. VHR The headroom required across the FET and the Sense resistor to maintain current sink regulation. VFB The degeneration resistor RSENSE regulation voltage that in part sets IFLASH. RDSON On-Resistance of NFET. VRDSON The voltage drop across the current source FET. VPUMP The initial SC voltage required for the Flash. RSENSE Current set resistor. VDROOP Voltage droop on the super-capacitor during a flash of duration tFLASH. = IFLASH×tFLASH / CSC RESR Super-capacitor ESR value. VESR Voltage drop due to SC ESR. VBAL Voltage drop due to LED ballast resistors VOH Overhead charge voltage required for constant current regulation during the entire flash duration. VPUMP VOH + VLED+ VESR = VFB + VRDSON + VESR + VLED + VDROOP + VBAL VHR VFB + VRDSON SUPER-CAPACITOR CHARGING TIME The time it takes the LM3550 to charge a super-capacitor from 0V to the target voltage is highly dependent on the input voltage, output-voltage target, and super-capacitor capacitance value. • The LM3550 will charge up a capacitor faster with higher input voltage and slower with lower input voltages. This is due to the LM3550 staying in the lower gains for longer periods of time. • The LM3550 will charge up a capacitor faster if the target output voltage is lower and slower if the target output voltage is higher. For a given charge profile, a lower capacitor voltage will be reached faster than a higher voltage level. • The LM3550 will charge up a capacitor having a lower capacitance value faster than a capacitor having a higher capacitance level. Table 9. Super-Capacitor Charging Times 0.5F Capacitor, 0V to Target Opt. MODE (1) (1) 24 FIXED VOLTAGE MODE VIN 4.38V 4.5V 5.0V 5.3V 4.2V 4.565s 5.087s 6.314s 7.014s 3.6V 5.207s 5.765s 6.978s 7.832s 3.0V 6.090s 6.446s 7.870s 8.904s Optimal Mode Flash = 2 LEDs @ 3A (1.5A Each) for 48 ms. Super-Capacitor Part#: TDK EDLC272020-501-2F-50 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 SUPER-CAPACITOR VOLTAGE PROFILE When a constant load current is drawn from the charged super-capacitor, the voltage on the capacitor will change. The capacitor ESR and capacitance both affect the discharge profile. Super Cap Voltage vs. Time VCHARGE VESR VDROOP VCAP VESR tFLASH tSTART tFINISH TIME At the beginning of the flash (tSTART), the super-capacitor voltage will drop due to the super-capacitor's ESR. The magnitude of the drop is equal to the flash current (IFLASH) multiplied by the ESR (RESR). VESR = IFLASH × R ESR (2) Once the initial voltage drop occurs (VESR) the super-capacitor voltage will decay at a constant rate until the flash ends (tFINISH). The voltage droop (VDROOP) during the flash event is equal to flash current (IFLASH) multiplied by the flash duration (tFLASH) divided by the capacitance value of the super-capacitor (CSC). VDROOP = (IFLASH × tFLASH) / CSC (3) After the flash event has finished, the voltage on the super-capacitor will increase due to the absence of current flowing through the ESR of the super-capacitor. This step-up is equal to VESR = IFLASH × RESR (4) PEAK FLASH CURRENT To set the peak flash current controlled by the LM3550, a current setting resistor must be placed between the source of the current source and ground (FB to GND). The LM3550 will regulate the voltage across the resistor to a value between 100 mV and 30 mV depending on the setting in the Current Control Register. Using the 100 mV setting, the peak flash current can be found using the following equation: IFLASH = VFB / RSENSE (5) The LM3550 provides eight feedback voltage levels allowing eight different current settings. The current ranges from 100% of Full-Scale (100 mV setting) down to 30% of Full-Scale (30 mV setting) in 10% steps. MAXIMUM FLASH DURATION Several factors determine the maximum achievable flash pulse duration. The flash current magnitude, feedback voltage, RDSON of the current source FET, super-capacitor capacitance (CSC), super-capacitor ESR (RESR) and super-capacitor charge voltage (VCAP) determine the LM3550's ability to regulate the flash current for a given amount of time. tFLASH (max.) = (CSC × VDROOP) / IFLASH where • • VDROOP = VCAP − VLED − [IFLASH × (RESR + RDSON + {RBAL/N)}] − VFB N = # of Flash LEDs (6) Example: If VCAP = 5.3V, VLED = 4V (@1.5A), IFLASH (total) = 3A, CSC = 0.5F, RESR = 50 mΩ,RDSON = 40mΩ, VFB = 100 mV, and RBAL = 75 mΩ Then VDROOP = 0.82V and tFLASH (max.) = 136 ms Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 25 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com VBAT VCAP Charger IFLASH ESR 100 mV + VSC _ + _ + VLED _ + VRDSON _ CSC + VFB _ + VHR _ OPTIMAL CHARGE MODE VS. FIXED VOLTAGE MODE The LM3550 provides two types of super-capacitor charging modes: Fixed Voltage and Optimal Charge. In Fixed Voltage Mode, the LM3550 will charge and regulate the super-capacitor to either 4.5V, 5V or 5.3V. This mode is useful if the LM3550 is going to be used for both flash and fixed-rail applications (power supply for audio or PA sub-systems). If the LM3550 is only going to be used as a super-capacitor charger and flash controller, the Optimal Charge Mode provides many advantages over the Fixed Voltage Mode. Optimal Charge Mode will charge the supercapacitor to the minimum voltage that is required to sustain a flash pulse compensating for variations in supercapacitor ESR and LED forward voltage due to temperature and process. To properly use the Optimal Charge Mode, the Overhead Voltage (VOH) must be determined. The Overhead Voltage is equal to the voltage required to maintain current source regulation (VHR) plus the voltage droop (VDROOP) on the super-capacitor due to the flash event. VOH = VDROOP + VHR = (IFLASH × tFLASH / CSC) + VFB + (IFLASH × RDSDON) (7) and VCAP = VOH + VLED + [IFLASH × (RESR+RBAL/ N)] where • N = Number of Flash LEDs (8) Example: If VLED (peak)= 4.1V (@1.5A), IFLASH (total) = 3A, CSC = 0.5F, RESR = 50 mΩ, RDSON = 40 mΩ, VFB = 100 mV, RBAL = 75 mΩ, and tFLASH = 64 ms Then VOH = 0.604V and VCAP = 4.97V NOTE VLED (peak) is equal to the LED voltage before self-heating occurs. Once current flows through the LED, the LED will heat up, and the forward voltage will decrease until it reaches a steady-state level. This voltage drop is dependent on the LED and the PCB layout. Based on this calculation, setting the Overhead Voltage to 600 mV in the Current Control Register should ensure a regulated 3A flash pulse over the entire flash duration. Unlike Fixed Voltage Mode, Optimal Charge Mode will adjust the super-capacitor voltage upon changes in LED forward voltage and variation in super-capacitor ESR, ensuring that the super-capacitor does not charge to a voltage higher than needed. By charging optimally, the LM3550 can potentially charge the super-capacitor to its EOC state faster due to the target voltage being lower, and it helps ease the thermal loading on the current source FET during the flash. Power-Saving Example 26 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Optimal Charge vs. Fixed Voltage Charge VFB 200 mV/DIV VCAP 1V/DIV VLED1V/DIV IFlash = 3A VCAP = 4.94V VOH = 600 mV VLED+BAL (peak) = 4.4V VF 2V/DIV VLED+BAL (ave.) = 4V TIME (10 ms/DIV) Figure 54. Optimal Charge Mode VFB 200 mV/DIV VCAP 1V/DIV VLED1V/DIV IFlash = 3A VCAP = 5.36V VOH = 900 mV VLED+BAL (peak) = 4.4V VF 2V/DIV VLED+BAL (ave.) = 4V TIME (10 ms/DIV) Figure 55. 5.3V Fixed Voltage Charge Mode Peak Power Dissipation Across Current Source FET PNFET (max.) = IFLASH × (VOH − VFB) where • Optimal Mode = 1.5W, Fixed Voltage Mode (5.3V) = 2.4W (9) Average Power Dissipation Across Current Source FET (64 ms Pulse) PNFET (avg.) = IFLASH × [VOH − (VDROOP÷2) − VFB] where • Optimal Mode = 936 mW, Fixed Voltage Mode (5.3V) = 1.824W (10) COMPONENT SELECTION Super-Capacitor Super-capacitors, or electrochemical double-layer capacitors (EDLC's), have a very high energy density compared to other capacitor types. Most super-capacitors aimed at applications requiring voltages higher than 3V are three-terminal devices (two super-capacitor cells stacked in series). Special care must be taken to ensure that the voltage on each cell of the super-capacitor does not exceed the maximum rating (typically 2.75V to 2.85V, depending on the manufacturer). The LM3550 is capable of safely charging super-capacitors of many different capacitances up to a VOUT(max.) = 5.3V typ. The capacitor balance pin (BAL) on the LM3550 ensures that the voltage on each cell is equal to half of the output voltage to prevent an over-voltage condition on either cell. If either cell fails as a short, the BAL pin will not prevent the second cell from being damaged. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 27 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com NOTE The LM3550 is not designed to work with low-voltage, single-cell super-capacitors. Boost Capacitors The LM3550 requires 4 external capacitors for proper operation (C1 = C2 = 1µF; CIN = 4.7 µF; COUT = 2.2 µF). Surface-mount multi-layer ceramic capacitors are recommended. These capacitors are small, inexpensive and have very low equivalent series resistance (ESR <20 mΩ typ.). Tantalum capacitors, OS-CON capacitors, and aluminum electrolytic capacitors are not recommended for use with the LM3550 due to their high ESR, as compared to ceramic capacitors. For most applications, ceramic capacitors with X7R or X5R temperature characteristic are preferred for use with the LM3550. These capacitors have tight capacitance tolerance (as good as ±10%) and hold their value over temperature (X7R: ±15% over −55°C to 125°C; X5R: ±15% over −55°C to 85°C). Capacitors with Y5V or Z5U temperature characteristic are generally not recommended for use with the LM3550. Capacitors with these temperature characteristics typically have wide capacitance tolerance (+80%, −20%) and vary significantly over temperature (Y5V: +22%, −82% over −30°C to +85°C range; Z5U: +22%, −56% over +10°C to +85°C range). Under some conditions, a nominal 1µF Y5V or Z5U capacitor could have a capacitance of only 0.1 µF. Such detrimental deviation is likely to cause Y5V and Z5U capacitors to fail to meet the minimum capacitance requirements of the LM3550. The recommended voltage rating for the capacitors is 10V to account for DC bias capacitance losses. Current Source FET Choosing the proper current source MOSFET is required to ensure accurate flash current delivery. N-Channel MOSFETs (NFET) with allowed drain-to-source voltages (VDS) greater than 5.5V are required. In order to prevent damage to the current source NFET, special attention must be given to the pulsed-current rating of the MOSFET. The NFET must be sized appropriately to handle the desired flash current and flash duration. Most MOSFET manufacturers provide curves showing the NFET's pulsed performance in the electrical characteristics section of their datasheets. A MOSFET's performance rating at temperature, primarily temperatures greater than 40°C, must also be investigated to ensure NFET does not become thermally damaged during a flash pulse. An NFET possessing low RDSON values helps improve the efficiency of the flash pulse. ALD/TEMP Components NTC SELECTION NTC thermistors have a temperature-to-resistance relationship of: 1 1 · E§ T °C + 273 298 ¹ R(T) = R ° x e © 25 C (11) where β is given in the thermistor datasheet and R25°C is the thermistor's value at +25°C. R1 in is chosen so that it is equal to: R1 = VTRIP RT( TRIP) (VBIAS - VTRIP) (12) where RT(TRIP) is the thermistors value at the temperature trip point, VBIAS is shown in the Thermistor Resistive Divider Response vs. Temperature graph below, and VTRIP = 800 mV (typ.). Choosing R1 here gives a more linear response around the temperature trip voltage. For example, with VBIAS = 1.8V and a thermistor whose nominal value at +25°C is 100 kΩ and a β = 4500K, the trip point is chosen to be +85°C. The value of R(T) at 85°C is: E R1 is then: º » ¼ R(T) = 100 k : x e º 1 - 1 85 + 273 298 »¼ = 7.959 k: 0.8V x 7.959 k: = 6.367 k: 1.8V ± 0.8V (13) 28 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Setting the ALD/TEMP Sense High Register to N = 50 or hex 0x32 will place the upper trip point to approx. 800 mV. Voltages higher than 800 mV will prevent the flash LED from turning on. Based on the curve, the Sense Low Register can be set to a lower code to give a second LED current threshold (70% flash). Voltages lower than the value stored in the Sense Low Register will allow a full current flash. 1e5 1.0e1 VBIAS = 1.8V RTHERMISTOR = 100k @ 25°C =4500, R1 = 6.367k 1e4 1.0 RT ( ) VALD/TEMP (V) RT VALD/TEMP 1.0e-1 25 35 45 55 65 75 85 95 1e3 105 TA (°C) Figure 56. Thermistor Resistive Divider Response vs Temperature If the temperature changes during a flash event, meaning VALS/TEMP crosses the Sense High and/or Sense Low values, the current will scale to the appropriate zone current. The thermistor should be placed as close to the Flash LEDs as possible. This will provide the best thermal coupling (lowest thermal resistance). VBIAS/VIO R1 RT 1V Sense High Trip Point Decode Current Control Register 1V Sense Low Figure 57. Thermistor Voltage Divider and Sensing Circuit AMBIENT LIGHT SENSOR If the ALD/TEMP pin is not used for ambient/LED temperature monitoring, it can be used for ambient light detection. The LM3550 provides three regions of current control based upon ambient conditions. The three regions are defined using the Sense High and Sense Low Registers to set the zone boundaries (userconfigurable from 0 to 1V). Most ambient light sensors are reverse-biased diodes that leak current proportional to the amount of ambient light reaching the sensor. This current is then translated into a voltage by using a resistor in series with the light sensor. The voltage-setting resistor will vary based upon the desired ambient detection range and manufacturer. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 29 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com 1 PF VIO/VBAT 2.2 k: AVAGO APDS-9005 1V Sense High Trip Point Decode Current Control Register 1V Sense Low Default TRIP POINTS 1000 LUX for Bright Ambient (900 mV) (Bright Outdoor Lighting) 100 to 1000 LUX for Indoor Ambient (90 mV) (Office Lighting) 0 to 100 LUX for Low Ambient (Night or Movie Theater) No Flash 70% Full-Scale Flash Full-Scale Flash Most ambient light sensors suggest placing a capacitor in parallel with the voltage-setting resistor in order to help filter the 50/60 Hz. noise generated by fluorescent overhead lighting. This capacitor can range from no capacitor up to 10 µF. The key is to filter the noise so that the peak-to-peak voltage is less than 16 mV (LSB size of the ALD/TEMP Sense High and Sense Low settings). Please refer to the ambient light sensor's datasheet for the recommended capacitor value. Strobe VSENSE (50 mV/DIV) VALD/TEMP (500 mV/DIV) TIME (10 ms/DIV) The Flash current drops to 70% of the peak once the voltage on the ALD/TEMP pin exceeds the Sense Low trip point. Figure 58. Effect of ALD/TEMP Voltage Rising during a Flash 30 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 LM3550 www.ti.com SNVS569B – MAY 2009 – REVISED MAY 2013 Strobe VSENSE (50 mV/DIV) VALD/TEMP (500 mV/DIV) TIME (10 ms/DIV) The Flash event is not allowed to start if the voltage on ALD/TEMP is higher that the Sense High Trip point. Figure 59. Effect of ALD/TEMP Voltage Dropping during a Flash LAYOUT CONSIDERATIONS The UQFN is a leadless package with very good thermal properties. This package has an exposed DAP (die attach pad) at the underside center of the package measuring 1.86 mm x 2.2 mm. The main advantage of this exposed DAP is to offer low thermal resistance when soldered to the thermal ground pad on the PCB. For good PCB layout a 1:1 ratio between the package and the PCB thermal land is recommended. To further enhance thermal conductivity, the PCB thermal ground pad may include vias to a 2nd layer ground plane. For more detailed instructions on mounting UQFN packages, please refer to Texas Instruments Application Note AN-1187 (SNOA401). The proceeding steps must be followed to ensure stable operation and proper current source regulation. 1. Bypass VIN with at least a 4.7 µF ceramic capacitor. Connect the positive terminal of this capacitor as close as possible to VIN. 2. Connect COUT as close to the VOUT pin as possible with at least a 2.2 µF capacitor. 3. Connect the return terminals of the input capacitor and the output capacitor as close as possible to the exposed DAP and GND pins through low impedance traces. 4. Place the two 1 µF flying capacitors (C1 and C2) as close to the LM3550 C1+/− and C2+/− pins as possible. 5. To minimize losses during the flash pulse, it is recommended that the flash LEDs, the current source NFET, and current-setting resistor be placed as close to the super capacitor as possible. THERMAL PROTECTION Internal thermal protection circuitry disables the LM3550 when the junction temperature exceeds 145°C (typ.). This feature protects the device from being damaged by high die temperatures that might otherwise result from excessive power dissipation. The device will recover and operate normally when the junction temperature falls below 125°C (typ.). It is important that the board layout provide good thermal conduction to keep the junction temperature within the specified operating ratings. Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 31 LM3550 SNVS569B – MAY 2009 – REVISED MAY 2013 www.ti.com REVISION HISTORY Changes from Revision A (May 2013) to Revision B • 32 Page Changed layout of National Data Sheet to TI format .......................................................................................................... 31 Submit Documentation Feedback Copyright © 2009–2013, Texas Instruments Incorporated Product Folder Links: LM3550 PACKAGE OPTION ADDENDUM www.ti.com 3-May-2013 PACKAGING INFORMATION Orderable Device Status (1) Package Type Package Pins Package Drawing Qty Eco Plan Lead/Ball Finish (2) MSL Peak Temp Op Temp (°C) Top-Side Markings (3) (4) LM3550SP/NOPB ACTIVE UQFN NHU 20 1000 Green (RoHS & no Sb/Br) CU SN Level-3-260C-168 HR -30 to 85 3550 LM3550SPX/NOPB ACTIVE UQFN NHU 20 4500 Green (RoHS & no Sb/Br) CU SN Level-3-260C-168 HR -30 to 85 3550 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. OBSOLETE: TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Addendum-Page 1 Samples PACKAGE MATERIALS INFORMATION www.ti.com 8-May-2013 TAPE AND REEL INFORMATION *All dimensions are nominal Device Package Package Pins Type Drawing SPQ Reel Reel A0 Diameter Width (mm) (mm) W1 (mm) B0 (mm) K0 (mm) P1 (mm) W Pin1 (mm) Quadrant LM3550SP/NOPB UQFN NHU 20 1000 178.0 12.4 2.7 3.2 0.8 8.0 12.0 Q1 LM3550SPX/NOPB UQFN NHU 20 4500 330.0 12.4 2.7 3.2 0.8 8.0 12.0 Q1 Pack Materials-Page 1 PACKAGE MATERIALS INFORMATION www.ti.com 8-May-2013 *All dimensions are nominal Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm) LM3550SP/NOPB UQFN NHU 20 1000 213.0 191.0 55.0 LM3550SPX/NOPB UQFN NHU 20 4500 367.0 367.0 35.0 Pack Materials-Page 2 MECHANICAL DATA NHU0020A SPF20A (Rev B) www.ti.com IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Amplifiers amplifier.ti.com Communications and Telecom www.ti.com/communications Data Converters dataconverter.ti.com Computers and Peripherals www.ti.com/computers DLP® Products www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com Energy and Lighting www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated