DS64EV100 Programmable Single Equalizer General Description Features The DS64EV100 programmable equalizer provides compensation for transmission medium losses and reduces the medium-induced deterministic jitter for NRZ data channel. The DS64EV100 is optimized for operation up to 10 Gbps for both cables and FR4 traces. The equalizer channel has eight levels of input equalization that can be programmed by three control pins. The equalizer supports both AC and DC-coupled data paths for long run length data patterns such as PRBS-31, and balanced codes such as 8b/10b. The device uses differential current-mode logic (CML) inputs and outputs. The DS64EV100 is available in a 3 mm x 4 mm 14-pin leadless LLP package. Power is supplied from either a 2.5V or 3.3V supply. ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ ■ Equalizes up to 24 dB loss at 10 Gbps Equalizes up to 22 dB loss at 6.4 Gbps 8 levels of programmable equalization Operates up to 10 Gbps with 30” FR4 traces Operates up to 6.4 Gbps with 40” FR4 traces 0.175 UI residual deterministic jitter at 6.4 Gbps with 40” FR4 traces Single 2.5V or 3.3V power supply Supports AC or DC-Coupling with wide input commonmode Low power consumption: 100 mW Typ at 2.5V Small 3 mm x 4 mm 14-pin LLP package > 8 kV HBM ESD Rating -40 to 85°C operating temperature range Simplified Application Diagram 20196401 © 2008 National Semiconductor Corporation 201964 www.national.com DS64EV100 Programmable Single Equalizer April 21, 2008 DS64EV100 Pin Diagram 20196402 14-Pin LLP Package (3 mm x 4 mm x 0.8 mm, 0.5 mm pitch) See NS Package Number SQA14A Ordering Information NSID Package Type, Qty Size Package ID DS64EV100SD 14–pin LLP (3 mm x 4 mm x 0.8 mm, 0.5 mm pitch, reel of 1000 SDA14A DS64EV100SDX 14–pin LLP (3 mm x 4 mm x 0.8 mm, 0.5 mm pitch, reel of 4500 SDA14A Pin Descriptions Pin Name I/O, Type Pin # Description HIGH SPEED DIFFERENTIAL I/O IN+ IN− 3 4 I, CML OUT+ OUT− 12 11 O, CML Inverting and non-inverting CML differential outputs from the equalizer. An on-chip 50Ω terminating resistor connects OUT+ to VDD and OUT- to VDD. Inverting and non-inverting CML differential inputs to the equalizer. An on-chip 100Ω terminating resistor is connected between IN+ and IN-. Refer to Figure 4. EQUALIZATION CONTROL BST_2 BST_1 BST_0 14 7 8 I, CMOS BST_2, BST_1, and BST_0 select the equalizer strength. BST_2 is internally pulled high. BST_1 and BST_0 are internally pulled low. VDD 5 I, Power VDD = 2.5V ±5% or 3.3V ±10%. VDD pins should be tied to VDD plane through low inductance GND 2, 6, 9, 10, 13 I, Power Ground reference. GND should be tied to a solid ground plane through a low impedance path. DAP PAD I, Power Ground reference. The exposed pad at the center of the package must be connected to ground plane of the board. POWER path. A 0.01μF bypass capacitor should be connected between each VDD pin to GND planes. OTHER NC 1 Reserved. Do not connect. Note: I = Input, O = Output www.national.com 2 HBM, 1.5 kΩ, 100 pF If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. EIAJ, 0Ω, 200 pF > 250 V Thermal Resistance, θJA, No Airflow If Military/Aerospace specified devices are required, please contact the National Semiconductor sales offices/ distributors for availability and specifications. Supply Voltage (VDD) CMOS Input Voltage CMOS Output Voltage CML Input/Output Voltage Junction Temperature Storage Temperature Lead Temperature Soldering, 4 sec > 8 kV 40 °C/W Recommended Operating Conditions −0.5V to +4V −0.5V to +4.0V −0.5V to +4.0V −0.5V to +4.0V +150°C −65°C to +150°C Min Typ Max Units 2.375 2.5 2.625 V 3.0 3.3 3.6 V −40 25 +85 °C Supply Voltage (Note 9) VDD2.5 to GND VDD3.3 to GND Ambient Temperature +260°C Electrical Characteristics Over recommended operating supply and temperature ranges unless other specified. (Notes 2, 3) Symbol Parameter Conditions Min Typ (Note 2) Max Units mW POWER P Power Supply Consumption VDD3.3 140 200 VDD2.5 100 150 N Supply Noise Tolerance (Note 4) 50 Hz – 100 Hz 100 Hz – 10 MHz 10 MHz – 1.6 GHz 100 40 10 mW mVP-P mVP-P mVP-P LVTTL DC SPECIFICATIONS VIH High Level Input Voltage VDD2.5 1.6 VDD2.5 V VDD3.3 2.0 VDD3.3 V −0.3 0.8 V VIL Low Level Input Voltage VOH High Level Output Voltage IOH = –3 mA, VDD3.3 2.4 V IOH = –3 mA, VDD2.5 2.0 V VOL Low Level Output Voltage IOL = 3 mA IIN Input Current VIN = VDD IIN-P Input Leakage Current with Internal Pull-Down/Up Resistors +1.8 VIN = GND −15 VIN = GND, with internal pull-down resistors 0.4 V +15 µA 0 µA +95 µA VIN = GND, with internal pull-up resistors –20 µA CML RECEIVER INPUTS (IN+, IN−) VTX Source Transmit Launch Signal Level (IN diff) AC-Coupled or DC-Coupled Requirement, Differential measurement at point A. (Figure 1) VINTRE Input Threshold Voltage Differential measurement at point B . (Figure 1) VDDTX Supply Voltage of Transmitter to EQ DC-Coupled Requirement VICMDC Input Common-Mode DC-Coupled Requirement Differential Voltage measurement at point A. (Figure 1), (Note 7) 3 400 mVP-P 1600 mVP-P 120 1.6 VDD V VDDTX-0.8 VDDTX-0.2 V www.national.com DS64EV100 ESD Rating Absolute Maximum Ratings (Note 1) DS64EV100 Symbol Parameter Conditions Min Typ (Note 2) Max Units RLI Differential Input Return Loss 100 MHz – 3.2 GHz, with fixture’s effect deembedded RIN Input Resistance Differential Across IN+ and IN-. (Figure 4) 85 100 115 Ω Output Differential Voltage Level (OUT diff) Differential measurement with OUT+ and OUTterminated by 50Ω to GND, AC-Coupled (Figure 2) 550 620 725 mVP-P Output CommonMode Voltage Single-ended measurement DC-Coupled with 50Ω terminations (Note 7) VDD-0.2 VDD-0.1 V Transition Time 20% to 80% of differential output voltage, measured within 1” from output pins. (Figure 2) (Note 7) 20 60 ps 42 58 Ω 10 dB CML OUTPUTS (OUT+, OUT−) VOD VOCM tR, tF RO Output Resistance Single-ended to VDD RLO Differential Output Return Loss 100 MHz – 1.6 GHz, with fixture’s effect deembedded. IN+ = static high. 10 dB tPLHD Differential Low to High Propagation Delay Propagation delay measurement at 50% VOD between input to output, 100 Mbps (Figure 3), (Note 7) 240 ps 240 ps Residual 30” of 6 mil microstrip FR4, EQ Setting 0x06, Deterministic Jitter at PRBS-7 (27-1) pattern 10 Gbps (Note 5, 6) 0.20 UIP-P Residual 40” of 6 mil microstrip FR4, EQ Setting 0x06, Deterministic Jitter at PRBS-7 (27-1) pattern 6.4 Gbps (Note 5, 6) 0.17 0.26 UIP-P Residual 40” of 6 mil microstrip FR4, EQ Setting 0x07, Deterministic Jitter at PRBS-7 (27-1) pattern 5 Gbps (Note 5, 6) 0.12 0.20 UIP-P Residual 40” of 6 mil microstrip FR4, EQ Setting 0x07, Deterministic Jitter at PRBS-7 (27-1) pattern 2.5 Gbps (Note 5, 6) 0.10 0.16 UIP-P Random Jitter 0.5 tPHLD Differential High to Low Propagation Delay 50 EQUALIZATION DJ1 DJ2 DJ3 DJ4 RJ (Note 7, 8) psrms Note 1: “Absolute Maximum Ratings” indicate limits beyond which damage to the device may occur, including inoperability and degradation of device reliability and/or performance. Functional operation of the device and/or non-degradation at the Absolute Maximum Ratings or other conditions beyond those indicated in the Recommended Operating Conditions is not implied. The Recommended Operating Conditions indicate conditions at which the device is functional and the device should not be operated beyond such conditions. Absolute Maximum Numbers are guaranteed for a junction temperature range of –40°C to +125°C. Models are validated to Maximum Operating Voltages only. Note 2: Typical values represent most likely parametric norms at VDD = 3.3V or 2.5V, TA = 25°C., and at the Recommended Operation Conditions at the time of product characterization and are not guaranteed. Note 3: The Electrical Characteristics tables list guaranteed specifications under the listed Recommended Operating Conditions except as otherwise modified or specified by the Electrical Characteristics Conditions and/or Notes. Typical specifications are estimations only and are not guaranteed. Note 4: Allowed supply noise (mVP-P sine wave) under typical conditions. Note 5: Specification is guaranteed by characterization at optimal boost setting and is not tested in production. Note 6: Deterministic jitter is measured at the differential outputs (point C of Figure 1), minus the deterministic jitter before the test channel (point A of Figure 1). Random jitter is removed through the use of averaging or similar means. Note 7: Measured with clock-like {11111 00000} pattern. Note 8: Random jitter contributed by the equalizer is defined as sqrt (JOUT2 – JIN2). JOUT is the random jitter at equalizer outputs in psrms, see point C of Figure 1; JIN is the random jitter at the input of the equalizer in psrms, see Figure 1. Note 9: The VDD2.5 is VDD = 2.5V ± 5% and VDD3.3 is VDD = 3.3V ± 10%. www.national.com 4 DS64EV100 20196403 FIGURE 1. Test Setup Diagram 20196404 FIGURE 2. CML Output Transition Times 20196405 FIGURE 3. Propagation Delay Timing Diagram 20196416 FIGURE 4. Simplified Receiver Input Termination Circuit 5 www.national.com DS64EV100 The equalizer channel consists of an equalizer stage, a limiting amplifier, a DC offset correction block, and a CML driver as shown in Figure 5. DS64EV100 Applications Information The DS64EV100 is a programmable equalizer optimized for operation up to 10 Gbps for backplane and cable applications. 20196406 FIGURE 5. Simplified Block Diagram exclusively on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Route the CML signals away from other signals and noise sources on the printed circuit board. See AN-1187 for additional information on LLP packages. EQUALIZER BOOST CONTROL The equalizer channel supports eight programmable levels of equalization boost, and is controlled by the Boost Set pins (BST_[2:0]) in accordance with Table 1. The eight levels of boost settings enables the DS64EV100 to address a wide range of media loss and data rates. TABLE 1. EQ Boost Control Table 6 mil Microstri p FR4 Trace Length (in) 24 AWG Twin-AX Cable Length (m) Channel Loss at 3.2 GHz (db) Channel Loss at 5 GHz (dB) BST_N [2, 1, 0] 0 0 0 0 000 5 2 5 6 001 10 3 7.5 10 010 15 4 10 14 011 20 5 12.5 18 100 (Default) 25 6 15 21 101 30 7 17 24 110 40 10 22 30 111 POWER SUPPLY BYPASSING Two approaches are recommended to ensure that the DS64EV100 is provided with an adequate power supply. First, the supply (VDD) and ground (GND) pins should be connected to power planes routed on adjacent layers of the printed circuit board. The layer thickness of the dielectric should be minimized so that the VDD and GND planes create a low inductance supply with distributed capacitance. Second, careful attention to supply bypassing through the proper use of bypass capacitors is required. A 0.01μF bypass capacitor should be connected to each VDD pin such that the capacitor is placed as close as possible to the DS64EV100. Smaller body size capacitors can help facilitate proper component placement. Additionally, three capacitors with capacitance in the range of 2.2 μF to 10 μF should be incorporated in the power supply bypassing design as well. These capacitors can be either tantalum or an ultra-low ESR ceramic and should be placed as close as possible to the DS64EV100. DC COUPLING The DS64EV100 supports both AC coupling with external ac coupling capacitor, and DC coupling to its upstream driver, or downstream receiver. With DC coupling, users must ensure the input signal common mode is within the range of the electrical specification VICMDC and the device output is terminated with 50 Ω to VDD. GENERAL RECOMMENDATIONS The DS64EV100 is a high performance circuit capable of delivering excellent performance. Careful attention must be paid to the details associated with high-speed design as well as providing a clean power supply. Refer to the LVDS Owner’s Manual for more detailed information on high-speed design tips to address signal integrity design issues. PCB LAYOUT CONSIDERATIONS FOR DIFFERENTIAL PAIRS The CML inputs and outputs must have a controlled differential impedance of 100Ω. It is preferable to route CML lines www.national.com 6 DS64EV100 Typical Performance Eye Diagrams and Curves 20196407 20196408 Figure 5. Equalized Signal (40 in FR4, 2.5 Gbps, PRBS7, 0x07 Setting) Figure 6. Equalized Signal (40 in FR4, 5 Gbps, PRBS7, 0x07 Setting) 20196409 20196410 Figure 7. Equalized Signal (40 in FR4, 6.4 Gbps, PRBS7, 0x06 Setting) Figure 8. Equalized Signal (40 in FR4, 6.4 Gbps, PRBS31, 0x06 Setting) 20196411 Figure 9. Equalized Signal (30 in FR4, 10 Gbps, PRBS7, 0x06 Setting) 20196412 Figure 10. Equalized Signal (10m 24 AWG Twin-AX Cable, 6.4 Gbps, PRBS7, 0x06 Setting) 7 www.national.com DS64EV100 20196413 Figure 11. Equalized Signal (32 in Tyco XAUI Backplane, 6.25 Gbps, PRBS7, 0x06 Setting) 20196414 Figure 12. DJ vs. EQ Setting (6.4 Gbps) 20196415 Figure 13. DJ vs. EQ Setting (10 Gbps) www.national.com 8 DS64EV100 Physical Dimensions inches (millimeters) unless otherwise noted 14-Pin Leadless LLP Package (3 mm x 4 mm x 0.8 mm, 0.5 mm pitch) Order Number DS64EV100SD NS Package Number SDA14A 9 www.national.com DS64EV100 Programmable Single Equalizer Notes For more National Semiconductor product information and proven design tools, visit the following Web sites at: Products Design Support Amplifiers www.national.com/amplifiers WEBENCH www.national.com/webench Audio www.national.com/audio Analog University www.national.com/AU Clock Conditioners www.national.com/timing App Notes www.national.com/appnotes Data Converters www.national.com/adc Distributors www.national.com/contacts Displays www.national.com/displays Green Compliance www.national.com/quality/green Ethernet www.national.com/ethernet Packaging www.national.com/packaging Interface www.national.com/interface Quality and Reliability www.national.com/quality LVDS www.national.com/lvds Reference Designs www.national.com/refdesigns Power Management www.national.com/power Feedback www.national.com/feedback Switching Regulators www.national.com/switchers LDOs www.national.com/ldo LED Lighting www.national.com/led PowerWise www.national.com/powerwise Serial Digital Interface (SDI) www.national.com/sdi Temperature Sensors www.national.com/tempsensors Wireless (PLL/VCO) www.national.com/wireless THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION (“NATIONAL”) PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL’S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS. EXCEPT AS PROVIDED IN NATIONAL’S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. LIFE SUPPORT POLICY NATIONAL’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness. National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders. Copyright© 2008 National Semiconductor Corporation For the most current product information visit us at www.national.com National Semiconductor Americas Technical Support Center Email: [email protected] Tel: 1-800-272-9959 www.national.com National Semiconductor Europe Technical Support Center Email: [email protected] German Tel: +49 (0) 180 5010 771 English Tel: +44 (0) 870 850 4288 National Semiconductor Asia Pacific Technical Support Center Email: [email protected] National Semiconductor Japan Technical Support Center Email: [email protected]