Is Now Part of To learn more about ON Semiconductor, please visit our website at www.onsemi.com Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor’s system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (_), the underscore (_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at www.onsemi.com. Please email any questions regarding the system integration to [email protected]. ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. FSEZ1317WA Primary-Side-Regulation PWM with POWER MOSFET Integrated Features Description Low Standby Power Under 30 mW Green-Mode: Linearly Decreasing PWM Frequency This third-generation Primary Side Regulation (PSR) and highly integrated PWM controller provides several features to enhance the performance of low-power flyback converters. The proprietary topology, TRUECURRENT®, of FSEZ1317WA enables precise CC regulation and simplified circuit design for batterycharger applications. A low-cost, smaller, and lighter charger results, as compared to a conventional design or a linear transformer. Cable Compensation in CV Mode Available in the 7-Lead SOP High-Voltage Startup Fewest External Component Counts Constant-Voltage (CV) and Constant-Current (CC) Control without Secondary-Feedback Circuitry Fixed PWM Frequency at 50 kHz with Frequency Hopping to Solve EMI Problem Peak-Current-Mode Control in CV Mode Cycle-by-Cycle Current Limiting VDD Over-Voltage Protection with Auto Restart VDD Under-Voltage Lockout (UVLO) Gate Output Maximum Voltage Clamped at 15 V To minimize standby power consumption, the proprietary green mode provides off-time modulation to linearly decrease PWM frequency under light-load conditions. Green mode assists the power supply in meeting power conservation requirements. By using the FSEZ1317WA, a charger can be implemented with few external components and minimized cost. A typical output CV/CC characteristic envelope is shown in Figure 1. Fixed Over-Temperature Protection with Auto Restart Applications Battery chargers for cellular phones, cordless phones, PDA, digital cameras, power tools, etc. Replaces linear transformers and RCC SMPS Figure 1. Typical Output V-I Characteristic Ordering Information Part Number Operating Temperature Range Package Packing Method FSEZ1317WAMY -40°C to +105°C 7-Lead, Small Outline Package (SOP-7) Tape & Reel © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated January 2013 Rsn L1 T1 Rsn2 D1 DF Csn D4 CO1 RF Rsn1 AC Input C1 D2 Csn2 CO2 Rd DC Output Dsn C2 CVDD D3 DFa R1 CVS 7 HV DRAIN 8 1 CS 3 GND R2 VS 5 2 VDD COMR 4 RSENSE CCR Figure 2. Typical Application Internal Block Diagram Soft Driver PWM OSC VRESET … Max. Duty Pattern Generator VRESET Figure 3. Functional Block Diagram © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 2 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Application Diagram F: Fairchild Logo Z: Plant Code X: 1-Digit Year Code Y: 1-Digit Week Code TT: 2-Digit Die Run Code T: Package Type (M=SOP) P: Y=Green Package M: Manufacture Flow Code Figure 4. Top Mark Pin Configuration Figure 5. Pin Configuration Pin Definitions Pin # Name Description 1 CS Current Sense. This pin connects a current-sense resistor, to detect the MOSFET current for peak-current-mode control in CV mode, and provides the output-current regulation in CC mode. 2 VDD Power Supply. IC operating current and MOSFET driving current are supplied using this pin. This pin is connected to an external VDD capacitor of typically 10 µF. The threshold voltages for startup and turn-off are 16 V and 5 V, respectively. The operating current is lower than 5 mA. 3 GND Ground 4 COMR Cable Compensation. This pin connects a 1 µF capacitor between the COMR and GND pins for compensation voltage drop due to output cable loss in CV mode. 5 VS Voltage Sense. This pin detects the output voltage information and discharge time based on voltage of auxiliary winding. 7 HV High Voltage. This pin connects to bulk capacitor for high-voltage startup. 8 DRAIN Driver Output. Power MOSFET drain. This pin is the high-voltage power MOSFET drain. © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 3 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Marking Information Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. Symbol VHV Parameter Min. HV Pin Input Voltage (1,2) VVDD DC Supply Voltage VVS VS Pin Input Voltage VCS -0.3 Max. Units 500 V 30 V 7.0 V CS Pin Input Voltage -0.3 7.0 V VCOMV Voltage Error Amplifier Output Voltage -0.3 7.0 V VCOMI Current Error Amplifier Output Voltage -0.3 7.0 V VDS Drain-Source Voltage 700 V TA=25°C 1 A TA=100°C 0.6 A ID Continuous Drain Current IDM Pulsed Drain Current 4 A EAS Single Pulse Avalanche Energy 50 mJ IAR Avalanche Current 1 A PD Power Dissipation (TA<50°C) 660 mW θJA Thermal Resistance (Junction-to-Air) 150 °C/W ΨJT Thermal Resistance (Junction-to-Case) 39 °C/W TJ TSTG TL ESD Operating Junction Temperature -40 +150 °C Storage Temperature Range -55 +150 °C +260 °C Lead Temperature (Wave Soldering or IR, 10 Seconds) Electrostatic Human Body Model, JEDEC-JESD22_A114 Discharge Capability Charged Device Model, JEDEC-JESD22_C101 (Except HV Pin) 5000 V 2000 Notes: 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. 2. All voltage values, except differential voltages, are given with respect to the GND pin. 3. ESD ratings including HV pin: HBM=500 V, CDM=750 V. Recommended Operating Conditions The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings. Symbol TA Parameter Operating Ambient Temperature © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 Min. Max. Units -40 +105 °C www.fairchildsemi.com 4 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Absolute Maximum Ratings Unless otherwise specified, VDD=15 V and TA=25°C. Symbol Parameter Condition Min. Typ. Max. Unit 23 V VDD Section VOP Continuously Operating Voltage VDD-ON Turn-On Threshold Voltage 15 16 17 V VDD-OFF Turn-Off Threshold Voltage 4.5 5.0 5.5 V Operating Current 2.5 5.0 mA IDD-GREEN Green-Mode Operating Supply Current 0.95 1.45 mA VDD-OVP VDD Over-Voltage-Protection Level (OVP) IDD-OP VDD-OVP-HYS tD-VDDOVP 24 V Hysteresis Voltage for VDD OVP 1.5 2.0 2.5 V VDD Over-Voltage-Protection Debounce Time 50 200 300 µs 50 V HV Startup Current Source Section VHV-MIN IHV IHV-LC Minimum Startup Voltage on HV Pin Supply Current Drawn from HV Pin VAC=90 V (VDC=100 V); VDD=0 V 1.5 5.0 mA Leakage Current after Startup HV=500 V, VDD=VDD-OFF+1 V 0.96 3.00 µA 50 53 Oscillator Section Center Frequency fOSC Frequency 47 Frequency Hopping Range fOSC-N-MIN Minimum Frequency at No-Load fOSC-CM-MIN Minimum Frequency at CCM kHz ±3.5 370 Hz 13 fDV Frequency Variation vs. VDD Deviation VDD=10 V, 25 V fDT Frequency Variation vs. Temperature Deviation TA=-40°C to 105°C 1 kHz 2 % 15 % Voltage-Sense Section Itc VBIAS-COMV IC Bias Current Adaptive Bias Voltage Dominated by VCOMV RVS=20 kΩ 10 µA 1.4 V Current-Sense Section tPD tMIN-N VTH Propagation Delay to GATE Output Minimum On Time at No-Load 650 Threshold Voltage for Current Limit 90 200 ns 800 950 ns 0.8 V Voltage-Error-Amplifier Section VVR Reference Voltage 2.475 2.500 2.525 V VN Green-Mode Starting Voltage on EA_V fOSC-2 kHz 2.5 V VG Green-Mode Ending Voltage on EA_V fOSC=1 kHz 0.4 V Current-Error-Amplifier Section VIR Reference Voltage 2.475 2.500 2.525 V Cable Compensation Section VCOMR COMR Pin for Cable Compensation 0.85 V Continued on the following page… © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 5 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Electrical Characteristics Unless otherwise specified, VDD=15 V and TA=25°C. Symbol Parameter Condition Min. Typ. Max. Unit 70 76 82 % 900 V (4) Internal MOSFET Section DCYMAX BVDSS Maximum Duty Cycle Drain-Source Breakdown Voltage ID=250 μA, VGS=0 V ID=250 μA, Referenced to TA=25°C ∆BVDSS/∆ Breakdown Voltage Temperature Coefficient TJ RDS(ON) IS Static Drain-Source On-Resistance ID=0.5 A, VGS=10 V 700 0.53 13 16 Ω 1 A VDS=700 V, TA=25°C 10 µA VDS=560 V, TA=100°C 100 µA 10 30 ns 20 50 ns 175 200 pF 23 25 pF Maximum Continuous Drain-Source Diode Forward Current IDSS Drain-Source Leakage Current tD-ON Turn-On Delay Time tD-OFF Turn-Off Delay Time CISS Input Capacitance COSS Output Capacitance V/°C VDS=350 V, ID=1 A, RG=25 Ω(5) VGS=0 V, VDS=25 V, fS=1 MHz Over-Temperature-Protection Section TOTP Threshold Temperature for OTP(6) +140 °C Notes: 4. These parameters, although guaranteed, are not 100% tested in production. 5. Pulse test: pulsewidth ≦ 300 µs, duty cycle ≦ 2%. 6. When the over-temperature protection is activated, the power system enter auto-restart mode and output is disabled. © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 6 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Electrical Characteristics (Continued) 5.5 16.6 5.3 VDD_OFF (V) VDD_ON (V) 17 16.2 15.8 5.1 4.9 15.4 4.7 15 4.5 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 25 Temperature (ºC) Figure 6. 50 75 85 100 125 Temperature (ºC) Turn-On Threshold Voltage (VDD-ON) vs. Temperature Figure 7. Turn-Off Threshold Voltage (VDD-OFF) vs. Temperature 5 54 Fosc (KHz) IDD_OP (mA) 4.2 3.4 2.6 51 48 45 1.8 42 1 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 Figure 8. 25 50 75 85 100 125 Temperature (ºC) Temperature (ºC) Operating Current (IDD-OP) vs. Temperature Figure 9. Center Frequency (fOSC) vs. Temperature 1 2.525 2.515 VVR (V) IDD_Green (mA) 0.96 2.505 2.495 2.485 0.92 0.88 0.84 2.475 0.8 2.465 -40 -30 -15 0 25 50 75 85 100 -40 125 Figure 10. Reference Voltage (VVR) vs. Temperature © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 -30 -15 0 25 50 75 85 100 125 Temperature (ºC) Temperature (ºC) Figure 11. Green Mode Operating Supply Current (IDD-GREEN) vs. Temperature www.fairchildsemi.com 7 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Typical Performance Characteristics 16 430 15 Fosc_CM_MIN (KHz) Fosc_Green (Hz) 450 410 390 370 14 13 12 11 350 10 330 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 50 75 85 100 125 Figure 13. Minimum Frequency at CCM (fOSC-CM-MIN) vs. Temperature 3 1000 2.5 900 TMIN_N (V) IHV (V) Figure 12. Minimum Frequency at No Load (fOSC-N-MIN) vs. Temperature 2 1.5 800 700 1 600 0.5 500 0 400 -40 -30 -15 0 25 50 75 85 100 125 -40 -30 -15 0 Temperature (ºC) 25 50 75 85 100 125 Temperature (ºC) Figure 14. Supply Current Drawn from HV Pin (IHV) vs. Temperature Figure 15. Minimum On Time at No Load (tMIN-N) vs. Temperature 2.475 0.385 2.44 Vg (V) Vn (V) 25 Temperature (ºC) Temperature (ºC) 0.368 2.405 0.351 2.37 0.334 2.335 0.317 2.3 0.3 -40 -30 -15 0 25 50 75 85 100 125 -40 Temperature (ºC) Figure 16. Green Mode Starting Voltage on EA_V (VN) vs. Temperature © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 -30 -15 0 25 50 75 85 100 125 Temperature (ºC) Figure 17. Green Mode Ending Voltage on EA_V (VG) vs. Temperature www.fairchildsemi.com 8 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Typical Performance Characteristics (Continued) 1.6 9.6 1.5 VBIAS_COMV (V) ITC (uA) 9.8 9.4 9.2 9 1.4 1.3 1.2 1.1 8.8 1 8.6 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 50 75 85 100 125 Figure 19. Adaptive Bias Voltage Dominated by VCOMV (VBIAS-COMV) vs. Temperature 0.84 0.9 0.83 0.8 IHV_LC (mA) VTH_vs0.6V (ns) Figure 18. IC Bias Current (Itc) vs. Temperature 0.82 0.81 0.7 0.6 0.8 0.5 0.79 0.4 0.3 0.78 -40 -30 -15 0 25 50 75 85 100 -40 125 -30 -15 0 25 50 75 85 100 125 Temperature (ºC) Temperature (ºC) Figure 20. Threshold Voltage for Current Limit (VTH) vs. Temperature Figure 21. Leakage Current after Startup (IHV-LC) vs. Temperature 0.91 76 0.89 74 DCYMax (%) VCOMR (V) 25 Temperature (ºC) Temperature (ºC) 0.87 0.85 72 70 0.83 68 0.81 66 0.79 64 -40 -30 -15 0 25 50 75 85 100 125 -40 Temperature (ºC) -15 0 25 50 75 85 100 125 Temperature (ºC) Figure 22. Variation Test Voltage on COMR Pin for Cable Compensation (VCOMR) vs. Temperature © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 -30 Figure 23. Maximum Duty Cycle (DCYMAX) vs. Temperature www.fairchildsemi.com 9 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Typical Performance Characteristics (Continued) constant current regulation mode, VCOMI determines the duty cycle while VCOMV is saturated to HIGH. Figure 24 shows the basic circuit diagram of primaryside regulated flyback converter, with typical waveforms shown in Figure 25. Generally, discontinuous conduction mode (DCM) operation is preferred for primary-side regulation because it allows better output regulation. The operation principles of DCM flyback converter are as follows: ID Np:Ns IO D During the MOSFET on time (tON), input voltage (VDL) is applied across the primary-side inductor (Lm). Then MOSFET current (Ids) increases linearly from zero to the peak value (Ipk). During this time, the energy is drawn from the input and stored in the inductor. + V DL VAC Lm + + VF - VO - L O A D - Ids When the MOSFET is turned off, the energy stored in the inductor forces the rectifier diode (D) to be turned on. While the diode is conducting, the output voltage (Vo), together with diode forward-voltage drop (VF), is applied across the secondary-side inductor (Lm×Ns2/ Np2) and the diode current (ID) decreases linearly from the peak value (Ipk×Np/Ns) to zero. At the end of inductor current discharge time (tDIS), all the energy stored in the inductor has been delivered to the output. EA_I VCOMI IO Estimator CS RCS Ref t DIS Detector PWM Control V COMV VS EA_V RS1 Ref RS2 Primary-Side Regulation Controller When the diode current reaches zero, the transformer auxiliary winding voltage (Vw) begins to oscillate by the resonance between the primary-side inductor (Lm) and the effective capacitor loaded across the MOSFET. NA VDD VO Estimator + Vw - Figure 24. Simplified PSR Flyback Converter Circuit During the inductor current discharge time, the sum of output voltage and diode forward-voltage drop is reflected to the auxiliary winding side as (Vo+VF) × Na/Ns. Since the diode forward-voltage drop decreases as current decreases, the auxiliary winding voltage reflects the output voltage best at the end of diode conduction time where the diode current diminishes to zero. Thus, by sampling the winding voltage at the end of the diode conduction time, the output voltage information can be obtained. The internal error amplifier for output voltage regulation (EA_V) compares the sampled voltage with internal precise reference to generate error voltage (VCOMV), which determines the duty cycle of the MOSFET in CV mode. I pk I pk ⋅ NP NS I D.avg = I o Meanwhile, the output current can be estimated using the peak drain current and inductor current discharge time because output current is same as the average of the diode current in steady state. VF ⋅ The output current estimator identifies the highest value of the drain current with a peak detection circuit and calculates the output current using the inductor discharge time (tDIS) and switching period (ts). This output information is compared with an internal precise reference to generate error voltage (VCOMI), which determines the duty cycle of the MOSFET in CC Mode. With Fairchild’s innovative TRUECURRENT® technique, constant current (CC) output can be precisely controlled. NA NS VO ⋅ NA NS Figure 25. Key Waveforms of DCM Flyback Converter Among the two error voltages, VCOMV and VCOMI, the smaller one determines the duty cycle. Therefore, during constant voltage regulation mode, VCOMV determines the duty cycle while VCOMI is saturated to HIGH. During © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 10 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Functional Description In cellular phone charger applications, the battery is located at the end of cable, which typically causes several percentage of voltage drop on the battery voltage. FSEZ1317WA has a built-in cable voltage drop compensation that provides a constant output voltage at the end of the cable over the entire load range in CV mode. As load increases, the voltage drop across the cable is compensated by increasing the reference voltage of the voltage regulation error amplifier. Operating Current The FSEZ1317WA operating current is as small as 2.5 mA, which results in higher efficiency and reduces the VDD hold-up capacitance requirement. Once FSEZ1317WA enters “deep” green mode, the operating current is reduced to 0.95 mA, assisting the power supply in meeting power conservation requirements. Green-Mode Operation The FSEZ1317WA uses voltage regulation error amplifier output (VCOMV) as an indicator of the output load and modulates the PWM frequency as shown in Figure 26. The switching frequency decreases as the load decreases. In heavy load conditions, the switching frequency is fixed at 50 kHz. Once VCOMV decreases below 2.5 V, the PWM frequency linearly decreases from 50 kHz. When FSEZ1317WA enters deep green mode, the PWM frequency is reduced to a minimum frequency of 370 Hz, thus gaining power saving to meet international power conservation requirements. Figure 27. Frequency Hopping High-Voltage Startup Figure 28 shows the HV-startup circuit for FSEZ1317WA applications. The HV pin is connected to the line input or bulk capacitor through a resistor, RSTART (100 kΩ recommended). During startup status, the internal startup circuit is enabled. Meanwhile, line input supplies the current, ISTARTUP, to charge the hold-up capacitor, CDD, through RSTART. When the VDD voltage reaches VDD-ON, the internal startup circuit is disabled, blocking ISTARTUP from flowing into the HV pin. Once the IC turns on, CDD is the only energy source to supply the IC consumption current before the PWM starts to switch. Thus, CDD must be large enough to prevent VDD from dropping down to VDD-OFF before the power can be delivered from the auxiliary winding. Figure 26. Switching Frequency in Green Mode Frequency Hopping EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. FSEZ1317WA has an internal frequency hopping circuit that changes the switching frequency between 46 kHz and 54 kHz over the period shown in Figure 27. 1 8 2 7 3 4 5 Figure 28. HV Startup Circuit © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 11 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Cable Voltage Drop Compensation The turn-on and turn-off thresholds are fixed internally at 16 V and 5 V, respectively. During startup, the hold-up capacitor must be charged to 16V through the startup resistor to enable the FSEZ1317WA. The hold-up capacitor continues to supply VDD until power can be delivered from the auxiliary winding of the main transformer. VDD is not allowed to drop below 5 V during this startup process. This UVLO hysteresis window ensures that hold-up capacitor properly supplies VDD during startup. Pulse-by-pulse Current Limit When the sensing voltage across the current-sense resistor exceeds the internal threshold of 0.8 V, the MOSFET is turned off for the remainder of switching cycle. In normal operation, the pulse-by-pulse current limit is not triggered since the peak current is limited by the control loop. Leading-Edge Blanking (LEB) Each time the power MOSFET switches on, a turn-on spike occurs at the sense resistor. To avoid premature termination of the switching pulse, a leading-edge blanking time is built in. During this blanking period, the current-limit comparator is disabled and cannot switch off the gate driver. As a result conventional RC filtering can be omitted. Protections The FSEZ1317WA has several self-protection functions, such as Over-Voltage Protection (OVP), OverTemperature Protection (OTP), and pulse-by-pulse current limit. All the protections are implemented as auto-restart mode. Once the abnormal condition occurs, the switching is terminated and the MOSFET remains off, causing VDD to drop. When VDD drops to the VDD turn-off voltage of 5 V, internal startup circuit is enabled again and the supply current drawn from the HV pin charges the hold-up capacitor. When VDD reaches the turn-on voltage of 16 V, normal operation resumes. In this manner, the auto-restart alternately enables and disables the switching of the MOSFET until the abnormal condition is eliminated (see Figure 29). Gate Output The FSEZ1317WA output stage is a fast totem-pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 15 V Zener diode to protect the power MOSFET transistors against undesired over-voltage gate signals. Built-In Slope Compensation The sensed voltage across the current-sense resistor is used for current mode control and pulse-by-pulse current limiting. Built-in slope compensation improves stability and prevents sub-harmonic oscillations due to peak-current mode control. The FSEZ1317WA has a synchronized, positive-slope ramp built-in at each switching cycle. Noise Immunity Noise from the current sense or the control signal can cause significant pulsewidth jitter, particularly in continuous-conduction mode. While slope compensation helps alleviate these problems, further precautions should still be taken. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FSEZ1317WA, and increasing the power MOS gate resistance are advised. Figure 29. Auto-Restart Operation VDD Over-Voltage Protection (OVP) VDD over-voltage protection prevents damage from overvoltage conditions. If the VDD voltage exceeds 24V at open-loop feedback condition, OVP is triggered and the PWM switching is disabled. The OVP has a debounce time (typically 200 µs) to prevent false triggering due to switching noises. © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 12 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Over-Temperature Protection (OTP) The built-in temperature-sensing circuit shuts down PWM output if the junction temperature exceeds 140°C. Under-Voltage Lockout (UVLO) Application Fairchild Devices Input Voltage Range Output Output DC cable Cell Phone Charger FSEZ1317WA 90~265 VAC 5V/0.7 A (3.5 W) AWG26, 1.8 Meter Features High efficiency (>65.5% at full load) meeting EPS 2.0 regulation with enough margin. Low standby (Pin<30 mW at no-load condition). Figure 30. Measured Efficiency Figure 31. Standby Power Figure 32. Schematic of Typical Application Circuit © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 13 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Typical Application Circuit (Primary-Side Regulated Flyback Charger) Transformer Specification Core: EE16 Bobbin: EE16 9 7 Secondary Winding 1st Shield 1 1 Primary Winding 3 5 4 Auxiliary Winding BOBBIN Figure 33. Transformer Specification Notes: 7. When W4R’s winding is reversed winding, it must wind one layer. 8. When W2 is winding, it must wind three layers and put one layer of tape after winding the first layer. No. Terminal Insulation Wire ts 15 2 41 1 39 0 37 2 S F W1 4 5 2UEW 0.23*2 W2 3 1 2UEW 0.17*1 ts W3 1 - COPPER SHIELD 1.2 3 W4 7 9 TEX-E 0.55*1 9 3 CORE ROUNDING TAPE Barrier Tape Primary Seconds 3 Pin Specification Remark Primary-Side Inductance 1-3 2.25 mH ± 7% 100 kHz, 1 V Primary-Side Effective Leakage 1-3 80 μH ± 5% Short One of the Secondary Windings © 2012 Fairchild Semiconductor Corporation FSEZ1317WA • Rev. 1.0.2 www.fairchildsemi.com 14 FSEZ1317WA — Primary-Side-Regulation PWM with POWER MOSFET Integrated Typical Application Circuit (Continued) 5.00 4.80 3.81 A B 5 7 6 4.00 3.80 6.20 5.80 PIN #1 1 2 3 4 (0.33) TOP VIEW R0.10 R0.10 8° 0° 0.900 0.406 1.27 0.25 M C B A 0.51 0.33 3.81 1.27 0.10 C FRONT VIEW 3.85 7.35 0.65 TYP LAND PATTERN RECOMMENDATION B C 1.75 MAX 0.25 0.10 1.75 TYP OPTION A BEVEL EDGE 0.25 0.19 OPTION B NO BEVEL EDGE SIDE VIEW NOTES: A. THIS PACKAGE DOES NOT FULLY CONFORM 0.50 x 45 TO JEDEC MS-012, VARIATION AA 0.25 B. ALL DIMENSIONS ARE IN MILLIMETERS GAGE PLANE C. DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS 0.36 D. DRAWING FILENAME: MKT-M07Brev4 SEATING PLANE (1.04) DETAIL B SCALE 2:1 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor’s product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent−Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. “Typical” parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including “Typicals” must be validated for each customer application by customer’s technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303−675−2175 or 800−344−3860 Toll Free USA/Canada Fax: 303−675−2176 or 800−344−3867 Toll Free USA/Canada Email: [email protected] © Semiconductor Components Industries, LLC N. American Technical Support: 800−282−9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81−3−5817−1050 www.onsemi.com 1 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative www.onsemi.com