ISL84684 ® Data Sheet June 2004 Ultra Low ON-Resistance, Low Voltage, Single Supply, Dual SPDT Analog Switch The Intersil ISL84684 device is a low ON-resistance, low voltage, bidirectional, dual single-pole/double-throw (SPDT) analog switch designed to operate from a single +1.65V to +3.6V supply. Targeted applications include battery powered equipment that benefit from low RON (0.25Ω) and fast switching speeds (tON = 14ns, tOFF = 6ns). The digital logic input is 1.8V logic-compatible when using a single +3V supply. Cell phones, for example, often face ASIC functionality limitations. The number of analog input or GPIO pins may be limited and digital geometries are not well suited to analog switch performance. This part may be used to “mux-in” additional functionality while reducing ASIC design risk. The ISL84684 is offered in small form factor packages, alleviating board space limitations. The ISL84684 is a committed dual single-pole/double-throw (SPDT) that consist of two normally open (NO) and two normally (NC) switches. This configuration can be used as a dual 2-to-1 multiplexer. The ISL84684 is pin compatible with the MAX4684 and MAX4685. TABLE 1. FEATURES AT A GLANCE FN6088 Features • Pb-Free Available as an Option (see Ordering Info) • Drop in Replacement for the MAX4684 and MAX4685 • ON Resistance (RON) - V+ = +2.7V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.29Ω - V+ = +1.8V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0.4Ω • RON Matching Between Channels . . . . . . . . . . . . . . . 0.03Ω • RON Flatness Across Signal Range . . . . . . . . . . . . . . 0.03Ω • Single Supply Operation . . . . . . . . . . . . . . . +1.65V to +3.6V • Fast Switching Action (V+ = +2.7V) - tON . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14ns - tOFF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6ns • ESD HBM Rating . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .>9kV • Guaranteed Break-before-Make • 1.8V Logic Compatible (+3V supply) • Available in 10 lead 3x3 Thin DFN and 10 lead MSOP Applications • Battery powered, Handheld, and Portable Equipment - Cellular/mobile Phones - Pagers - Laptops, Notebooks, Palmtops ISL84684 Number of Switches 2 SW SPDT or 2-1 MUX 3V RON 0.25Ω 3V tON/tOFF 12ns/5ns 1.8V RON 0.4Ω 1.8V tON/tOFF 20ns/8ns Packages 10 Ld 3x3 Thin DFN, 10 Ld MSOP • Portable Test and Measurement • Medical Equipment • Audio and Video Switching Related Literature • Technical Brief TB363 “Guidelines for Handling and Processing Moisture Sensitive Surface Mount Devices (SMDs)” • Application Note AN557 “Recommended Test Procedures for Analog Switches” 1 CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 321-724-7143 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2004. All Rights Reserved All other trademarks mentioned are the property of their respective owners. ISL84684 Pinout Ordering Information (Note 1) ISL84684 (TDFN, MSOP) TOP VIEW PART NO. (BRAND) 10 NO2 V+ 1 9 COM2 NO1 2 8 IN2 COM1 3 IN1 4 7 NC2 NC1 5 6 GND NOTE: 1. Switches Shown for Logic “0” Input. Truth Table LOGIC PIN NC1 and NC2 PIN NO1 and NO2 0 ON OFF 1 OFF ON NOTE: Logic “0” ≤0.5V. Logic “1” ≥1.4V with a 3V supply. Pin Descriptions TEMP. RANGE (°C) PACKAGE PKG. DWG. # ISL84684IR (684IR) -40 to 85 10 Ld 3x3 Thin DFN L10.3x3A ISL84684IR-T (684IR) -40 to 85 10 Ld 3x3 Thin DFN L10.3x3A Tape and Reel ISL84684IU (684IU) -40 to 85 10 Ld MSOP M10.118 ISL84684IU-T (684IU) -40 to 85 10 Ld MSOP Tape and Reel M10.118 ISL84684IRZ* (684IR) (See Note) -40 to 85 10 Ld 3x3 Thin DFN L10.3x3A (Pb-free) ISL84684IRZ-T* (684IR) (See Note) -40 to 85 10 Ld 3x3 Thin DFN L10.3x3A Tape and Reel (Pb-free) ISL84684IUZ* (684IU) (See Note) -40 to 85 10 Ld MSOP (Pb-free) M10.118 ISL84684IUZ-T* (684IU) (See Note) -40 to 85 10 Ld MSOP Tape and Reel (Pb-free) M10.118 PIN FUNCTION V+ System Power Supply Input (+1.65V to +3.6V) GND Ground Connection NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-Free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B. IN Digital Control Input * Pb-free Parts Coming Soon. COM Analog Switch Common Pin NO Analog Switch Normally Open Pin NC Analog Switch Normally Closed Pin 2 ISL84684 Absolute Maximum Ratings Thermal Information V+ to GND . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to 4.8V Input Voltages NO, NC, IN (Note 2). . . . . . . . . . . . . . . . . . . . . -0.3 to ((V+) + 0.3V) Output Voltages COM (Note 2). . . . . . . . . . . . . . . . . . . . . . . . . . -0.3 to ((V+) + 0.3V) Continuous Current NO, NC, or COM . . . . . . . . . . . . . . . . . ±300mA Peak Current NO, NC, or COM (Pulsed 1ms, 10% Duty Cycle, Max) . . . . . . . . . . . . . . . . . . ±500mA ESD Rating: HBM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .>9kV MM . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .>500V CDM. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .>1kV Thermal Resistance (Typical) θJA (°C/W) 10 Ld 3x3 TDFN Package (Note 3) . . . . . . . . . . . . . 110 10 Ld MSOP Package (Note 3) . . . . . . . . . . . . . . . . 190 Maximum Junction Temperature (Plastic Package). . . . . . . . 150°C Maximum Storage Temperature Range . . . . . . . . . . . . . -65°C to 150°C Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . 300°C (Lead Tips Only) Operating Conditions Temperature Range ISL84684IX . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . -40°C to 85°C CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTES: 2. Signals on NC, NO, IN, or COM exceeding V+ or GND are clamped by internal diodes. Limit forward diode current to maximum current ratings. 3. θJA is measured with the component mounted on a low effective thermal conductivity test board in free air. See Tech Brief TB379 for details. Electrical Specifications - 3V Supply PARAMETER Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, VINH = 1.4V, VINL = 0.5V (Notes 4, 6), Unless Otherwise Specified TEST CONDITIONS TEMP (°C) (NOTE 5) MIN TYP (NOTE 5) MAX UNITS Full 0 - V+ V ANALOG SWITCH CHARACTERISTICS Analog Signal Range, VANALOG ON Resistance, RON V+ = 2.7V, ICOM = 100mA, VNO or VNC = 0V to V+, See Figure 5 RON Matching Between Channels, ∆RON V+ = 2.7V, ICOM = 100mA, VNO or VNC = Voltage at max RON, Note 9 RON Flatness, RFLAT(ON) V+ = 2.7V, ICOM = 100mA, VNO or VNC = 0V to V+, Note 7 NO or NC OFF Leakage Current, INO(OFF) or INC(OFF) V+ = 3.3V, VCOM = 0.3V, 3V, VNO or VNC = 3V, 0.3V COM ON Leakage Current, ICOM(ON) V+ = 3.3V, VCOM = 0.3V, 3V, or VNO or VNC = 0.3V, 3V, or Floating 25 - 0.29 0.4 Ω Full - - 0.4 Ω 25 - 0.03 0.06 Ω Full - - 0.06 Ω 25 - 0.03 0.1 Ω Full - - 0.1 Ω 25 -2 - 2 nA Full -40 - 40 nA 25 -3 - 3 nA Full -60 - 60 nA 25 - 14 20 ns Full - - 25 ns DYNAMIC CHARACTERISTICS Turn-ON Time, tON V+ = 2.7V, VNO or VNC = 1.5V, RL = 50Ω, CL = 35pF, See Figure 1, Note 8 Turn-OFF Time, tOFF V+ = 2.7V, VNO or VNC = 1.5V, RL = 50Ω, CL = 35pF, See Figure 1, Note 8 25 - 6 12 ns Full - - 17 ns Break-Before-Make Time Delay, tD V+ = 3.3V, VNO or VNC = 1.5V, RL = 50Ω, CL = 35pF, See Figure 3, Note 8 Full 2 7 - ns Charge Injection, Q CL = 1.0nF, VG = 0V, RG = 0Ω, See Figure 2 25 - 95 - pC OFF Isolation RL = 50Ω, CL = 5pF, f = 100kHz, VCOM = 1VRMS, See Figure 4 25 - -68 - dB Crosstalk (Channel-to-Channel) RL = 50Ω, CL = 5pF, f = 100kHz, VCOM = 1VRMS, See Figure 6 25 - -95 - dB Total Harmonic Distortion f = 20Hz to 20kHz, VCOM = 2VP-P, RL = 600Ω 25 - 0.003 - % NO or NC OFF Capacitance, COFF f = 1MHz, VNO or VNC = VCOM = 0V, See Figure 7 25 - 115 - pF f = 1MHz, VNO or VNC = VCOM = 0V, See Figure 7 25 - 224 - pF COM ON Capacitance, CCOM(ON) 3 ISL84684 Electrical Specifications - 3V Supply PARAMETER Test Conditions: V+ = +2.7V to +3.3V, GND = 0V, VINH = 1.4V, VINL = 0.5V (Notes 4, 6), Unless Otherwise Specified (Continued) TEST CONDITIONS TEMP (°C) (NOTE 5) MIN Full 1.65 25 - Full Full TYP (NOTE 5) MAX UNITS POWER SUPPLY CHARACTERISTICS Power Supply Range Positive Supply Current, I+ V+ = +1.65 to 3.6V, VIN = 0V or V+ 3.6 V - 40 nA - - 750 nA - - 0.5 V DIGITAL INPUT CHARACTERISTICS Input Voltage Low, VINL Input Voltage High, VINH Input Current, IINH, IINL V+ = 3.3V, VIN = 0V or V+ Full 1.4 - - V Full -0.5 - 0.5 µA NOTES: 4. VIN = input voltage to perform proper function. 5. The algebraic convention, whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet. 6. Parts are 100% tested at +25°C. Limits across the full temperature range are guaranteed by design and correlation. 7. Flatness is defined as the difference between maximum and minimum value of on-resistance over the specified analog signal range. 8. Guaranteed by design. 9. RON matching between channels is calculated by subtracting the channel with the highest max Ron value from the channel with lowest max Ron value. Electrical Specifications - 1.8V Supply PARAMETER Test Conditions: V+ = +1.65V to +2V, GND = 0V, VINH = 1.0V, VINL = 0.4V (Note 4, 6), Unless Otherwise Specified TEST CONDITIONS TEMP (°C) (NOTE 5) MIN TYP (NOTE 5) MAX UNITS Full 0 - V+ V Ω ANALOG SWITCH CHARACTERISTICS Analog Signal Range, VANALOG ON Resistance, RON V+ = 1.8V, ICOM = 100mA, VNO or VNC = 0V to V+, See Figure 5 25 - 0.4 0.6 Full - - 0.6 Ω NO or NC OFF Leakage Current, INO(OFF) or INC(OFF) V+ = 2.0V, VCOM = 0.3V, 1.8V, VNO or VNC = 1.8V, 0.3V 25 -2 - 2 nA Full -40 - 40 nA COM ON Leakage Current, ICOM(ON) V+ = 2.0V, VCOM = 0.3V, 1.8V, or VNO or VNC = 0.3V, 1.8V, or Floating 25 -3 - 3 nA Full -60 - 60 nA V+ = 1.65V, VNO or VNC = 1.0V, RL =50Ω, CL = 35pF, See Figure 1, Note 8 25 - 22 28 ns Full - - 33 ns 25 - 9 15 ns DYNAMIC CHARACTERISTICS Turn-ON Time, tON Turn-OFF Time, tOFF V+ = 1.65V, VNO or VNC = 1.0V, RL =50Ω, CL = 35pF, See Figure 1, Note 8 Full - - 20 ns Break-Before-Make Time Delay, tD V+ = 2.0V, VNO or VNC = 1.0V, RL =50Ω, CL = 35pF, See Figure 3, Note 8 Full 2 9 - ns Charge Injection, Q CL = 1.0nF, VG = 0V, RG = 0Ω, See Figure 2 25 - 49 - pC OFF Isolation RL = 50Ω, CL = 5pF, f = 100kHz, VCOM = 1VRMS, See Figure 4 25 - -68 - dB Crosstalk (Channel-to-Channel) RL = 50Ω, CL = 5pF, f = 100kHz, VCOM = 1VRMS, See Figure 6 25 - -95 - dB NO or NC OFF Capacitance, COFF f = 1MHz, VNO or VNC = VCOM = 0V, See Figure 7 25 - 115 - pF COM ON Capacitance, CCOM(ON) 25 - 224 - pF f = 1MHz, VNO or VNC = VCOM = 0V, See Figure 7 DIGITAL INPUT CHARACTERISTICS Input Voltage Low, VINL Full - - 0.4 V Input Voltage High, VINH Full 1.0 - - V Full -0.5 - 0.5 µA Input Current, IINH, IINL V+ = 2.0V, VIN = 0V or V+ 4 ISL84684 Test Circuits and Waveforms VINH LOGIC INPUT V+ tr < 20ns tf < 20ns 50% C VINL tOFF SWITCH INPUT VNO SWITCH INPUT COM IN VOUT 90% SWITCH OUTPUT VOUT NO or NC 90% LOGIC INPUT CL 35pF RL 50Ω GND 0V tON Logic input waveform is inverted for switches that have the opposite logic sense. Repeat test for all switches. CL includes fixture and stray capacitance. RL V OUT = V (NO or NC) -----------------------------R L + R ( ON ) FIGURE 1B. TEST CIRCUIT FIGURE 1A. MEASUREMENT POINTS FIGURE 1. SWITCHING TIMES V+ RG SWITCH OUTPUT VOUT LOGIC INPUT C VOUT COM NO or NC ∆VOUT VG ON ON OFF GND IN CL VINH LOGIC INPUT VINL Q = ∆VOUT x CL Repeat test for all switches. FIGURE 2B. TEST CIRCUIT FIGURE 2A. MEASUREMENT POINTS FIGURE 2. CHARGE INJECTION V+ LOGIC INPUT VINH VNX NO RL 50Ω IN SWITCH OUTPUT VOUT 90% 0V LOGIC INPUT VOUT COM NC VINL C GND tD FIGURE 3A. MEASUREMENT POINTS Repeat test for all switches. CL includes fixture and stray capacitance. FIGURE 3B. TEST CIRCUIT FIGURE 3. BREAK-BEFORE-MAKE TIME 5 CL 35pF ISL84684 Test Circuits and Waveforms (Continued) V+ C V+ C SIGNAL GENERATOR RON = V1/100mA NO or NC NO or NC IN VNX 0V or V+ 100mA IN V1 VINL or VINH COM ANALYZER GND COM RL GND Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches. Repeat test for all switches. FIGURE 4. OFF ISOLATION TEST CIRCUIT FIGURE 5. RON TEST CIRCUIT V+ C V+ C SIGNAL GENERATOR NO or NC COM 50Ω NO or NC IN1 IN 0V or V+ NC or NO COM ANALYZER VINL or VINH IMPEDANCE ANALYZER COM N.C. GND RL Signal direction through switch is reversed, worst case values are recorded. Repeat test for all switches. FIGURE 6. CROSSTALK TEST CIRCUIT GND Repeat test for all switches. FIGURE 7. CAPACITANCE TEST CIRCUIT Detailed Description Supply Sequencing and Overvoltage Protection The ISL84684 is a bidirectional, dual single pole/double throw (SPDT) analog switch that offers precise switching capability from a single 1.65V to 3.6V supply with low onresistance (0.29Ω) and high speed operation (tON = 14ns, tOFF = 6ns). The device is especially well suited for portable battery powered equipment due to its low operating supply voltage (1.65V), low power consumption (2.7µW max), low leakage currents (60nA max), and the tiny Thin DFN and MSOP packages. The ultra low on-resistance and Ron flatness provide very low insertion loss and distortion to applications that require signal reproduction. With any CMOS device, proper power supply sequencing is required to protect the device from excessive input currents which might permanently damage the IC. All I/O pins contain ESD protection diodes from the pin to V+ and to GND (see Figure 8). To prevent forward biasing these diodes, V+ must be applied before any input signals, and the input signal voltages must remain between V+ and GND. If these conditions cannot be guaranteed, then one of the following two protection methods should be employed. 6 Logic inputs can easily be protected by adding a 1kΩ resistor in series with the input (see Figure 8). The resistor limits the input current below the threshold that produces permanent damage, and the sub-microamp input current produces an insignificant voltage drop during normal operation. ISL84684 This method is not acceptable for the signal path inputs. Adding a series resistor to the switch input defeats the purpose of using a low RON switch, so two small signal diodes can be added in series with the supply pins to provide overvoltage protection for all pins (see Figure 8). These additional diodes limit the analog signal from 1V below V+ to 1V above GND. The low leakage current performance is unaffected by this approach, but the switch signal range is reduced and the resistance may increase, especially at low supply voltages. Logic-Level Thresholds This switch family is 1.8V CMOS compatible (0.5V and 1.4V) over a supply range of 2.0V to 3.6V (see Figure 15). At 3.6V the VIH level is about 1.27V. This is still below the 1.8V CMOS guaranteed high output minimum level of 1.4V, but noise margin is reduced. The digital input stages draw supply current whenever the digital input voltage is not at one of the supply rails. Driving the digital input signals from GND to V+ with a fast transition time minimizes power dissipation. High-Frequency Performance OPTIONAL PROTECTION DIODE V+ OPTIONAL PROTECTION RESISTOR INX VNO or NC VCOM GND OPTIONAL PROTECTION DIODE FIGURE 8. OVERVOLTAGE PROTECTION Power-Supply Considerations The ISL84684 construction is typical of most single supply CMOS analog switches, in that they have two supply pins: V+ and GND. V+ and GND drive the internal CMOS switches and set their analog voltage limits. Unlike switches with a 4V maximum supply voltage, the ISL84684 4.8V maximum supply voltage provides plenty of room for the 10% tolerance of 3.6V supplies, as well as room for overshoot and noise spikes. The minimum recommended supply voltage is 1.65V but the part will operate with a supply below 1.5V. It is important to note that the input signal range, switching times, and onresistance degrade at lower supply voltages. Refer to the electrical specification tables and Typical Performance curves for details. V+ and GND also power the internal logic and level shiftiers. The level shiftiers convert the input logic levels to switched V+ and GND signals to drive the analog switch gate terminals. This family of switches cannot be operated with bipolar supplies, because the input switching point becomes negative in this configuration. 7 In 50Ω systems, the signal response is reasonably flat even past 30MHz with a -3dB bandwidth of 120MHz (see Figure 16). The frequency response is very consistent over a wide V+ range, and for varying analog signal levels. An OFF switch acts like a capacitor and passes higher frequencies with less attenuation, resulting in signal feedthrough from a switch’s input to its output. Off Isolation is the resistance to this feedthrough, while Crosstalk indicates the amount of feedthrough from one switch to another. Figure 17 details the high Off Isolation and Crosstalk rejection provided by this part. At 100kHz, Off Isolation is about 68dB in 50Ω systems, decreasing approximately 20dB per decade as frequency increases. Higher load impedances decrease Off Isolation and Crosstalk rejection due to the voltage divider action of the switch OFF impedance and the load impedance. Leakage Considerations Reverse ESD protection diodes are internally connected between each analog-signal pin and both V+ and GND. One of these diodes conducts if any analog signal exceeds V+ or GND. Virtually all the analog leakage current comes from the ESD diodes to V+ or GND. Although the ESD diodes on a given signal pin are identical and therefore fairly well balanced, they are reverse biased differently. Each is biased by either V+ or GND and the analog signal. This means their leakages will vary as the signal varies. The difference in the two diode leakages to the V+ and GND pins constitutes the analogsignal-path leakage current. All analog leakage current flows between each pin and one of the supply terminals, not to the other switch terminal. This is why both sides of a given switch can show leakage currents of the same or opposite polarity. There is no connection between the analog signal paths and V+ or GND. ISL84684 Typical Performance Curves TA = 25°C, Unless Otherwise Specified 0.32 0.7 V+ = 1.5V 0.6 V+ = 2.7V ICOM = 100mA ICOM = 100mA 0.3 85°C 0.28 RON (Ω) RON (Ω) 0.5 0.4 V+ = 1.8V 0.3 V+ = 3.6V V+ = 2.7V 0.26 25°C 0.24 0.22 -40°C 0.2 0.2 V+ = 3V 0.1 0.18 0 1 2 3 4 0 0.5 1 2 2.5 3 FIGURE 10. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 9. ON RESISTANCE vs SUPPLY VOLTAGE vs SWITCH VOLTAGE 100 0.5 V+ = 1.8V ICOM = 100mA 0.45 75 85°C V+ = 3V 50 Q (pC) 0.4 RON (Ω) 1.5 VCOM (V) VCOM (V) 0.35 25 V+ = 1.8V 0 0.3 25°C -40°C 0.25 -25 -50 0.2 0 0.5 1 1.5 2 0 0.5 1 1.5 2 2.5 3 VCOM (V) VCOM (V) FIGURE 11. ON RESISTANCE vs SWITCH VOLTAGE FIGURE 12. CHARGE INJECTION vs SWITCH VOLTAGE 60 14 13 12 50 40 tOFF (ns) tON (ns) 11 10 30 85°C 8 -40°C 7 85°C 25°C 6 20 25°C 5 4 -40°C 10 9 1 1.5 2 2.5 3 V+ (V) 3.5 4 FIGURE 13. TURN - ON TIME vs SUPPLY VOLTAGE 8 4.5 3 1 1.5 2 2.5 3 3.5 4 V+ (V) FIGURE 14. TURN - OFF TIME vs SUPPLY VOLTAGE 4.5 ISL84684 Typical Performance Curves TA = 25°C, Unless Otherwise Specified (Continued) 1.4 1.3 VINH AND VINL (V) 1.2 1.1 1 VINH 0.9 V+ = 3V 0 GAIN -3 -6 0 PHASE 20 0.8 40 VINL 0.7 60 0.6 80 0.5 0.4 0.3 RL = 50Ω VIN = 0.2VP-P to 2VP-P 1 1.5 2 2.5 3 3.5 4 4.5 1 10 V+ (V) FIGURE 15. DIGITAL SWITCHING POINT vs SUPPLY VOLTAGE 100 FREQUENCY (MHz) FIGURE 16. FREQUENCY RESPONSE 10 Die Characteristics -20 20 SUBSTRATE POTENTIAL (POWERED UP): -30 30 -40 40 -50 50 -10 V+ = 3V -60 60 ISOLATION -70 70 -80 80 CROSSTALK -90 90 -100 -110 1k GND OFF ISOLATION (dB) CROSSTALK (dB) 100 100 10k 100k 1M 10M 110 100M 500M FREQUENCY (Hz) FIGURE 17. CROSSTALK AND OFF ISOLATION 9 TRANSISTOR COUNT: 114 PROCESS: Submicron CMOS 600 PHASE (DEGREES) NORMALIZED GAIN (dB) 1.5 ISL84684 Thin Dual Flat No-Lead Plastic Package (TDFN) L10.3x3A 2X 10 LEAD THIN DUAL FLAT NO-LEAD PLASTIC PACKAGE 0.15 C A A D MILLIMETERS 2X 0.15 C B E SYMBOL MIN A 0.70 A1 - A3 6 INDEX AREA b TOP VIEW B 0.20 A C SEATING PLANE D2 6 INDEX AREA 0.08 C A3 SIDE VIEW (DATUM B) 0.10 C 7 8 D2/2 1 0.80 - - 0.05 - 0.25 0.30 5,8 2.30 2.40 7,8 - 3.00 BSC 1.40 e 1.50 1.60 7,8 0.50 BSC - k 0.25 - - - L 0.20 0.30 0.40 8 L1 - - 0.15 1 N 10 2 Nd 5 3 NOTES: 1. Dimensioning and tolerancing conform to ASME Y14.5-1994. NX k 2. N is the number of terminals. 3. Nd refers to the number of terminals on D. E2 E2/2 4. All dimensions are in millimeters. Angles are in degrees. 5. Dimension b applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. NX L N N-1 NX b e (Nd-1)Xe REF. BOTTOM VIEW 6. The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. 5 0.10 M C A B 7. Dimensions D2 and E2 are for the exposed pads which provide improved electrical and thermal performance. 8. Nominal dimensions are provided to assist with PCB Land Pattern Design efforts, see Intersil Technical Brief TB389. CL NX (b) 0.75 Rev. 1 6/04 2 (DATUM A) 8 E2 NOTES 3.00 BSC 2.20 E // MAX 0.20 REF D D2 NOMINAL (A1) L1 5 9 L e SECTION "C-C" C C TERMINAL TIP FOR ODD TERMINAL/SIDE 10 9. Depending on the method of lead termination at the edge of the package, a maximum 0.15mm pull back (L1) maybe present. L minus L1 to be equal to or greater than 0.3mm. 10. COMPLIANT TO JEDEC MO-229-WEED-3 except for dimensions E2 & D2. ISL84684 Mini Small Outline Plastic Packages (MSOP) N M10.118 (JEDEC MO-187BA) 10 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE E1 INCHES E -B- INDEX AREA 1 2 0.20 (0.008) A B C TOP VIEW 4X θ 0.25 (0.010) R1 R GAUGE PLANE SEATING PLANE -CA 4X θ A2 A1 b -H- 0.10 (0.004) L SEATING PLANE C D 0.20 (0.008) MAX MIN MAX NOTES 0.037 0.043 0.94 1.10 - A1 0.002 0.006 0.05 0.15 - A2 0.030 0.037 0.75 0.95 - b 0.007 0.011 0.18 0.27 9 c 0.004 0.008 0.09 0.20 - D 0.116 0.120 2.95 3.05 3 E1 0.116 0.120 2.95 3.05 4 0.020 BSC C a CL E1 0.20 (0.008) C D 0.50 BSC - E 0.187 0.199 4.75 5.05 - L 0.016 0.028 0.40 0.70 6 0.037 REF N C SIDE VIEW MIN A L1 -A- e SYMBOL e L1 MILLIMETERS 0.95 REF 10 R 0.003 R1 θ α - 10 7 - - 0.07 - - 5o 15o - 0o 6o - 0.07 0.003 - 5o 15o 0o 6o -B- Rev. 0 12/02 END VIEW NOTES: 1. These package dimensions are within allowable dimensions of JEDEC MO-187BA. 2. Dimensioning and tolerancing per ANSI Y14.5M-1994. 3. Dimension “D” does not include mold flash, protrusions or gate burrs and are measured at Datum Plane. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side. 4. Dimension “E1” does not include interlead flash or protrusions and are measured at Datum Plane. - H - Interlead flash and protrusions shall not exceed 0.15mm (0.006 inch) per side. 5. Formed leads shall be planar with respect to one another within 0.10mm (.004) at seating Plane. 6. “L” is the length of terminal for soldering to a substrate. 7. “N” is the number of terminal positions. 8. Terminal numbers are shown for reference only. 9. Dimension “b” does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm (0.003 inch) total in excess of “b” dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm (0.0027 inch). 10. Datums -A -H- . and - B - to be determined at Datum plane 11. Controlling dimension: MILLIMETER. Converted inch dimensions are for reference only All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation’s quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com 11