HI-8444, HI-8445, HI-8448 Quad / Octal ARINC 429 Line Receivers September 2006 PIN CONFIGURATIONS DESCRIPTION The HI-8444 and HI-8445 are quad ARINC 429 line receiver ICs available in a 20-pin TSSOP package. The HI8448 contains 8 independent ARINC 429 line receivers. The technology is analog / digital CMOS. The device is designed to operate from either a 5V or 3.3V supply. Each receiver channel translates incoming ARINC 429 data bus signals to a pair of TTL / CMOS outputs. The optional HI-8444-10, HI-8445-10 and HI-8448-10 are designed to be used with an external 10 Kohm series resistor. The β-10β devices meet the lightning protection requirements of DO-160C/D level 3, waveforms 3, 4, and 5A. IN1 A 1 20 OUT1 A IN1 B 2 19 OUT1 B IN2 A 3 18 OUT2 A IN2 B 4 17 OUT2 B TESTA (8444 only) 5 16 VDD TESTB (8444 only) 6 15 VSS 14 OUT3 A The TESTA and TESTB inputs bypass the analog inputs for testing purposes. They force the receiver outputs to the specified ZERO, ONE or NULL state. The ARINC inputs are ignored when the device is in the test mode. HI-8444PS HI-8444PS-10 & HI-8445PS HI-8445PS-10 Quad Receiver IN3 A 7 IN3 B 8 13 OUT3 B IN4 A 9 12 OUT4 A IN4 B 10 11 OUT4 B 20 Pin Plastic TSSOP package The HI-8445 is identical to the HI-8444 except the TESTA and TESTB pins are not available. ! 3.3V or 5.0V single supply operation ! Test inputs bypass analog inputs and force digital outputs to a one, zero, or null state ! ARINC inputs are internally lightning protected per DO160C/D level 3 (-10 configuration only) ! Military processing options available FUNCTION TABLE ARINC INPUTS TESTA TESTB OUTA OUTB INA - INB -2.5 to +2.5 V 0 0 0 0 < -6.5 V 0 0 0 1 > +6.5 V 0 0 1 0 X 0 1 0 1 X 1 0 1 0 X 1 1 0 0 (DS8444 Rev. D) 44 43 42 41 40 39 38 37 36 35 34 Direct ARINC 429 quad or octal line receivers in small footprint packages IN2 BX - 1 IN2 AY - 2 IN2 BY - 3 N/C - 4 TESTA(X) - 5 TESTB(X) - 6 TESTA(Y) - 7 TESTB(Y) - 8 IN3 AX - 9 IN3 BX - 10 IN3 AY - 11 HI-8448PQ HI-8448PQ-10 Octal Receiver 33 - OUT2 BX 32 - OUT2 AY 31 - OUT2 BY 30 - N/C 29 - VDD 28 - N/C 27 - VSS 26 - N/C 25 - OUT3 AX 24 - OUT3 BX 23 - OUT3 AY IN3 BY - 12 IN4 AX - 13 IN4 BX - 14 IN4 AY - 15 IN4 BY - 16 N/C - 17 OUT4 BY - 18 OUT4 AY - 19 OUT4 BX - 20 OUT4 AX - 21 OUT3 BY - 22 ! - IN2 AX - IN1 BY - IN1 AY - IN1 BX - IN1 AX - N/C - OUT1 AX - OUT1 BX - OUT1 AY - OUT1 BY - OUT2 AX FEATURES 44-Pin Plastic Quad Flat Pack (PQFP) HOLT INTEGRATED CIRCUITS www.holtic.com 09/06 HI-8444, HI-8445, HI-8448 BLOCK DIAGRAMS IN1 A IN1 B OUT1 A OUT1 B IN2 A IN2 B OUT2 A OUT2 B IN3 A IN3 B OUT3 A OUT3 B IN4 A IN4 B OUT4 A OUT4 B IN1 AX IN1 BX OUT1 AX OUT1 BX IN2 AX IN2 BX OUT2 AX OUT2 BX IN3 AX IN3 BX OUT3 AX OUT3 BX IN4 AX IN4 BX OUT4 AX A OUT4 BX B TESTA(X) TESTB(X) TESTA TESTB IN1 A IN1 B OUT1 A OUT1 B IN2 A IN2 B OUT2 A OUT2 B IN3 A IN3 B OUT3 A OUT3 B IN4 A IN4 B OUT4 A OUT4 B HI-8444 TESTA(Y) TESTB(Y) IN1 AY IN1 BY OUT1 AY OUT1 BY IN2 AY IN2 BY OUT2 AY OUT2 BY IN3 AY IN3 BY OUT3 AY OUT3 BY IN4 AY IN4 BY OUT4 AY OUT4 BY HI-8445 HI-8448 PIN DESCRIPTIONS (HI-8444, HI-8445) PIN SYMBOL FUNCTION DESCRIPTION 1 IN1 A ARINC input Receiver 1 positive input 2 IN1 B ARINC input Receiver 1 negative input 3 IN2 A ARINC input Receiver 2 positive input 4 IN2 B ARINC input Receiver 2 negative input 5 TESTA Logic input 6 TESTB Logic input 7 IN3 A ARINC input Receiver 3 positive input 8 IN3 B ARINC input Receiver 3 negative input 9 IN4 A ARINC input Receiver 4 positive input 10 IN4 B ARINC input Receiver 4 negative input 11 OUT4 B Logic output Receiver 4 "ZERO" output 12 OUT4 A Logic output Receiver 4 "ONE" output 13 OUT3 B Logic output Receiver 3 "ZERO" output 14 OUT3 A Logic output Receiver 3 "ONE" output 15 VSS Power Ground 16 VDD Power Positive supply voltage 3.3V or 5.0 V 17 OUT2 B Logic output Receiver 2 "ZERO" output 18 OUT2 A Logic output Receiver 2 "ONE" output 19 OUT1 B Logic output Receiver 1 "ZERO" output 20 OUT1 A Logic output Receiver 1 "ONE" output Test input. (Not available on HI-8445) Test input. (Not available on HI-8445) HOLT INTEGRATED CIRCUITS 2 HI-8444, HI-8445, HI-8448 PIN DESCRIPTIONS (HI-8448) PIN SYMBOL FUNCTION RECEIVER SET DESCRIPTION 1 IN2 BX ARINC input X Receiver 2 negative input 2 IN2 AY ARINC input Y Receiver 2 positive input 3 IN2 BY ARINC input Y Receiver 2 negative input 4 N/C 5 TESTA(X) Logic input X Not connected Test input 6 TESTB(X) Logic input X Test input 7 TESTA(Y) Logic input Y Test input 8 TESTB(Y) Logic input Y Test input 9 IN3 AX ARINC input X Receiver 3 positive input 10 IN3 BX ARINC input X Receiver 3 negative input 11 IN3 AY ARINC input Y Receiver 3 positive input 12 IN3 BY ARINC input Y Receiver 3 negative input 13 IN4 AX ARINC input X Receiver 4 positive input 14 IN4 BX ARINC input X Receiver 4 negative input 15 IN4 AY ARINC input Y Receiver 4 positive input 16 IN4 BY ARINC input Y Receiver 4 negative input 17 N/C 18 OUT4 BY Logic output Y Receiver 4 "ZERO" output 19 OUT4 AY Logic output Y Receiver 4 "ONE" output 20 OUT4 BX Logic output X Receiver 4 "ZERO" output 21 OUT4 AX Logic output X Receiver 4 "ONE" output 22 OUT3 BY Logic output Y Receiver 3 "ZERO" output Not connected 23 OUT3 AY Logic output Y Receiver 3 "ONE" output 24 OUT3 BX Logic output X Receiver 3 "ZERO" output 25 OUT3 AX Logic output X 26 N/C 27 VSS 28 N/C 29 VDD 30 N/C 31 OUT2 BY Receiver 3 "ONE" output Not connected Power Ground supply Not connected Power Positive supply voltage 3.3V or 5.0 V Not connected Logic output Y Receiver 2 "ZERO" output 32 OUT2 AY Logic output Y Receiver 2 "ONE" output 33 OUT2 BX Logic output X Receiver 2 "ZERO" output 34 OUT2 AX Logic output X Receiver 2 "ONE" output 35 OUT1 BY Logic output Y Receiver 1 "ZERO" output 36 OUT1 AY Logic output Y Receiver 1 "ONE" output 37 OUT1 BX Logic output X Receiver 1 "ZERO" output 38 OUT1 AX Logic output X 39 N/C Receiver 1 "ONE" output Not connected 40 IN1 AX ARINC input X Receiver 1 positive input 41 IN1 BX ARINC input X Receiver 1 negative input 42 IN1 AY ARINC input Y Receiver 1 positive input 43 IN1 BY ARINC input Y Receiver 1 negative input 44 IN2 AX ARINC input X Receiver 2 positive input HOLT INTEGRATED CIRCUITS 3 HI-8444, HI-8445, HI-8448 RECOMMENDED OPERATING CONDITIONS ABSOLUTE MAXIMUM RATINGS Supply voltage (VDD) Logic input voltage range ARINC input voltage Driver peak output current Power dissipation at 25°C Solder Temperature Storage Temperature -0.3 V to +7 V -0.3 V to +5.5 V -30 V to + 30 V +1.0 A 350 mW 275°C for 10 sec -65°C to +150°C Supply Voltage VDD .................................. 3.0 V to 5.5 V Operating Temperature Range Industrial Screening ......... -40°C to +85°C Hi-Temp Screening ........ -55°C to +125°C NOTE: Stresses above absolute maximum ratings or outside recommended operating conditions may cause permanent damage to the device. These are stress ratings only. Operation at the limits is not recommended. ELECTRICAL CHARACTERISTICS VDD = 5.0V ± 5% or 3.3V ± 5%, VSS = 0V, TA = Operating Temperature Range (unless or otherwise specified). PARAMETER SYMBOL CONDITION MIN TYP MAX UNITS ONE or ZERO VDIN Differential input voltage 6.5 10 NULL VNIN Differential input voltage 13 V 2.5 Common mode VCOM With respect to GND ±5.0 V V INA to INB RDIFF Supplies floating 30 75 KW Input to VSS or VDD RSUP Supplies floating 19 40 KW 0.5 1.0 ARINC INPUTS Input voltage Input resistance Input hysteresis VHYS Input capacitance 5 V ARINC differential CAD 10 pF ARINC single ended to VSS CAS 10 pF High VIH Low VIL Sink IIH VIH=2.0V Source IIL VIL=0.8V -1.0 µA VOH IOH=-5mA, VDD=5.0V 2.4 V IOH=-4mA, VDD=3.3V 2.4 TEST INPUTS Logic input voltage Logic input current 2.0 V 0.8 V 200 µA OUTPUTS Logic output voltage High Low Logic output voltage (CMOS) VOL V IOL=5mA, VDD=5.0V 0.4 V IOL=4mA, VDD=3.3V 0.4 V High VOHC IOH=-100µA Low VOLC IOL=100µA IDD HI-8444, HI-8445 HI-8448 tLH CL=50 pF 600 tHL CL=50 pF 600 Output rise time tR 10% to 90% 50 80 ns Output fall time tF 90% to 10% 50 80 ns VDD-0.2 V VSS+0.2 V 5.5 10 mA 11 20.0 mA SUPPLY CURRENT VDD current SWITCHING CHARACTERISTICS (TA = 25 °C) Propagation delay Propagation delay IN to OUT TEST to OUT ns ns tTOH 50 ns tTOL 50 ns HOLT INTEGRATED CIRCUITS 4 HI-8444, HI-8445, HI-8448 TIMING DIAGRAMS IN A TEST A / TEST B 1.5V IN B tTOH tLH OUT A tHL tLH tHL 1.5V OUT B OUT A / OUT B tTOL 1.5V 1.5V ARINC 429 Receiver Timing Test Mode Timing INTERNAL LIGHTNING PROTECTION (-10 Only) The HI-8444-10, HI-8445-10 and HI-8488-10 are similar to the βnon -10β configurations with the exception that an external 10 Kohm resistor must be added in series with each ARINC input in order to properly detect the ARINC 429 specified input thresholds. This option is especially useful in applications where external lightning protection circuitry is required. The HI-8444-10, HI-8445-10 and HI-8448-10 will meet the requirements of DO-160D, Level 3, waveforms 3, 4 and 5A with the 10 Kohm series resistors in place. Please refer to the Holt AN-300 Application Note for additional information and recommendations on lightening protection of Holt Line Drivers and Receivers. ORDERING INFORMATION HI - 844xxx x x - xx PART NUMBER INPUT SERIES RESISTANCE BUILT-IN REQUIRED EXTERNALLY No dash number 35 Kohm -10 25 Kohm PART NUMBER Blank F PART NUMBER 0 10 Kohm LEAD FINISH Tin / Lead (Sn / Pb) Solder 100% Matte Tin (Pb-free, RoHS compliant) TEMPERATURE RANGE FLOW BURN IN I -40°C TO +85°C I NO T -55°C TO +125°C T NO PART NUMBER PACKAGE DESCRIPTION TEST PINS 8444PS 20 PIN PLASTIC TSSOP YES 8445PS 20 PIN PLASTIC TSSOP NO 8448PQ 44 PIN PLASTIC QUAD FLAT PACK (PQFP) YES HOLT INTEGRATED CIRCUITS 5 HI-8444, HI-8445, HI-8448 PACKAGE DIMENSIONS Inches (millimeters) 20-PIN PLASTIC TSSOP Package Type: 20HS .256 ± .004 (6.50 ± .10) .252 BSC (6.4) .039 (1.0) .173 ± .039 (4.40 ± .10) .039 DIA (1.0) .039 (1.0) .0057 ± .0022 (.145 ± .055) SEE DETAIL A .0096 ± .0022 (.245 ± .055) .035 ± .002 (.90 ± .05) 0° to 8° .026 TYP (.65) .020 - .030 (.50 - .75) .004 ± .002 (.10 ± .05) DETAIL A 44-PIN PLASTIC QUAD FLAT PACK (PQFP) Package Type: 44PQS .007 MAX. (.17) .0315 BSC (.80 BSC) .394 ± .004 (10.0 ± .10) SQ. .547 ± .010 (13.90 ± .25) SQ. .014 ± ..002 (.35 ± .05) .035 +.006 / -.004 (.88 +.15 / -.10) .012 TYP. (.30 R) See Detail A .097 MAX. (2.45) .079 +.004 / -.006 (2.00 +.10 / -.15) .008 R TYP. (.20 R) HOLT INTEGRATED CIRCUITS 6 0° £ Q £ 7° Detail A