This version: Apr. 13. 1999 Semiconductor MSC23V43257D-xxBS8 4,194,304-word x 32-bit DYNAMIC RAM MODULE : FAST PAGE MODE TYPE WITH EDO DESCRIPTION The MSC23V43257D-xxBS8 is a 4,194,304-word x 32-bit CMOS dynamic random access memory module which is composed of eight 16Mb(4Mx4) DRAMs in TSOP packages mounted with eight decoupling capacitors. This is an 100-pin dual in-line memory module. This module supports any application where high density and large capacity of storage memory are required. FEATURES · 4,194,304-word x 32-bit organization · 100-pin Dual In-line Memory Module · Gold tab · Single 3.3V power supply, ±0.3V tolerance · Input : LVTTL compatible · Output : LVTTL compatible, 3-state · Refresh : 2048cycles/32ms · /CAS before /RAS refresh, hidden refresh, /RAS only refresh capability · Fast page mode with EDO, read modify write capability · Multi-bit test mode capability · Serial Presence Detect PRODUCT FAMILY tRAC tAA tCAC tOEA Cycle Time (Min.) MSC23V43257D-50BS8 50ns 25ns 13ns 13ns 84ns 2880mW MSC23V43257D-60BS8 60ns 30ns 15ns 15ns 104ns 2592mW MSC23V43257D-70BS8 70ns 35ns 20ns 20ns 124ns 2304mW Access Time (Max.) Family Power Dissipation (Max.) Operating Standby 14.4mW Semiconductor MSC23V43257D MODULE OUTLINE (Unit : mm) MSC23V43257D-xxBS8 4.00Max. 90.19Typ. 88.19±0.2 2 - φ3.0±0.1 3.0±0.13 17.80±0.13 25.40±0.13 2 - R2.0±0.1 1 A 6.35±0.1 B C 19.05±0.1 50 4.0Min. 34.29±0.1 84.17 Typ. 90.19 ±0.2 R1.0 1.27±0.1 R1.0 4.175±0.13 1.0±0.1 3.175±0.13 0.20 3.12±0.13 3.12±0.13 2.50 0.23Min. 2.0±0.1 2.0±0.1 6.35±0.1 6.35±0.1 Detail A Detail B 1.27±0.1 Detail C Semiconductor MSC23V43257D PIN CONFIGURATION Front Side Back Side Front Side Back Side Pin No. 1 2 3 Pin Name VSS DQ0 DQ1 Pin No. 51 52 53 Pin Name VSS DQ8 DQ9 Pin No. 26 27 28 Pin Name VSS NC /WE Pin No. 76 77 78 Pin Name VSS NC /OE 4 5 DQ2 DQ3 54 55 DQ10 DQ11 29 30 /RAS0 /RAS2 79 80 NC NC 6 7 VCC DQ4 56 57 VCC DQ12 31 32 VCC NC 81 82 VCC NC 8 9 10 11 DQ5 DQ6 DQ7 /CAS0 58 59 60 61 DQ13 DQ14 DQ15 /CAS1 33 34 35 36 NC NC NC VSS 83 84 85 86 NC NC NC VSS 12 13 14 VSS A0 A2 62 63 64 VSS A1 A3 37 38 39 /CAS2 DQ16 DQ17 87 88 89 /CAS3 DQ24 DQ25 15 16 17 18 A4 A6 A8 A10 65 66 67 68 A5 A7 A9 NC 40 41 42 43 DQ18 DQ19 VCC DQ20 90 91 92 93 DQ26 DQ27 VCC DQ28 19 20 NC NC 69 70 NC NC 44 45 DQ21 DQ22 94 95 DQ29 DQ30 21 22 23 24 25 VCC NC NC NC NC 71 72 73 74 75 VCC NC NC NC NC 46 47 48 49 50 DQ23 VSS SDA SCL VCC 96 97 98 99 100 DQ31 VSS SA0 SA1 SA2 Semiconductor MSC23V43257D Serial PD Matrix Byte No. Function described SPD Value (Hex) Note 0 Number of Byte used 80 128 Bytes 1 Total SPD Memory size 08 256 Bytes 2 Memory type 02 EDO 3 Number of Rows 0B 11 4 Number of Columns 0B 11 5 Number of Banks 01 1 6 Module Data Width 20 32 7 Module Data Width Continued 00 0 8 Supply Voltage 01 LVTTL 32 50ns 3C 60ns -70 46 70ns -50 0D 13ns 0F 15ns 14 20ns -50 9 -60 10 -60 /RAS Access Time /CAS Access Time -70 11 DIMM Configuration type 00 Non-parity 12 Refresh Rate/Type 00 Normal Refresh 13 Primary DRAM Width 04 x4 14 Error Checking DRAM Width 00 Superset Information 00 Reserved SPD Data Revision Code 01 1 15-61 62 -50 63 -60 06 Checksum for Byte 0-62 -70 12 21 64-127 Reserved 00 128-255 Unused Storage Location (Reserved) FF Semiconductor MSC23V43257D BLOCK DIAGRAM /OE /WE /RAS0 /CAS0 /RAS2 /CAS2 DQ0 DQ1 DQ2 DQ3 /CAS /RAS /WE /OE DQ DQ D0 DQ DQ DQ16 DQ17 DQ18 DQ19 /CAS /RAS /WE /OE DQ DQ D4 DQ DQ DQ4 DQ5 DQ6 DQ7 /CAS /RAS /WE /OE DQ DQ D1 DQ DQ DQ20 DQ21 DQ22 DQ23 /CAS /RAS /WE /OE DQ DQ D5 DQ DQ /CAS1 /CAS3 DQ8 DQ9 DQ10 DQ11 /CAS /RAS /WE /OE DQ DQ D2 DQ DQ DQ24 DQ25 DQ26 DQ27 /CAS /RAS /WE /OE DQ DQ D6 DQ DQ DQ12 DQ13 DQ14 DQ15 /CAS /RAS /WE /OE DQ DQ D3 DQ DQ DQ28 DQ29 DQ30 DQ31 /CAS /RAS /WE /OE DQ DQ D7 DQ DQ A0-A10 A0-A10 : D0-D7 SCL VCC VSS Serial PD SCL SDA D0-D7 C1-C8 D0-D7 A0 A1 A2 SA0 SA1 SA2 SDA Semiconductor MSC23V43257D ELECTRICAL CHARACTERISTICS Absolute Maximum Ratings Parameter Symbol Rating Unit VIN, VOUT -0.5 to 4.6 V Voltage on VCC Supply Relative to VSS VCC -0.5 to 4.6 V Short Circuit Output Current IOS 50 mA Power Dissipation PD * 8 W Operating Temperature TOPR 0 to 70 °C Storage Temperature TSTG -40 to 125 °C Voltage on Any Pin Relative to VSS * Ta = 25°C Recommended Operating Conditions ( Ta = 0°C to 70°C ) Parameter Symbol Min. Typ. Max. Unit VCC 3.0 3.3 3.6 V VSS 0 0 0 V Input High Voltage VIH 2.0 - VCC+0.3 V Input Low Voltage VIL -0.3 - 0.8 V Power Supply Voltage Capacitance ( VCC = 3.3V ±0.3V, Ta = 25°C, f = 1 MHz ) Parameter Symbol Typ. Max. Unit Input Capacitance (A0 – A10) CIN1 - 49 pF Input Capacitance (/RAS0, /RAS2) CIN2 - 35 pF Input Capacitance (/CAS0 - /CAS3) CIN3 - 20 pF Input Capacitance (/WE) CIN4 - 65 pF I/O Capacitance (DQ0 - DQ31) CI/O - 13 pF Semiconductor MSC23V43257D DC Characteristics (VCC = 3.3V ±0.3V, Ta = 0°C to 70°C ) Parameter Symbol Condition -50 -60 -70 Min. Max. Min. Max. Min. Max. Unit Output High Voltage VOH IOH = -2.0mA 2.4 VCC 2.4 VCC 2.4 VCC V Output Low Voltage VOL IOL = 2.0mA 0 0.4 0 0.4 0 0.4 V Input Leakage Current ILI 0V ≤ VIN ≤ VCC+0.3V; All other pins not under test = 0V -80 80 -80 80 -80 80 µA Output Leakage Current ILO DQ disable 0V ≤ VOUT ≤ VCC -10 10 -10 10 -10 10 µA Average Power Supply Current (Operating) ICC1 /RAS, /CAS cycling, tRC = Min. - 800 - 720 - 640 mA /RAS, /CAS = VIH - 16 - 16 - 16 mA /RAS, /CAS ≥ VCC -0.2V - 4 - 4 - 4 mA Note 1, 2 Power Supply Current (Standby) ICC2 Average Power Supply Current (/RAS only refresh) ICC3 /RAS cycling, /CAS = VIH, tRC = Min. - 800 - 720 - 640 mA 1, 2 Average Power Supply Current (/CAS before /RAS refresh) ICC6 /RAS cycling, /CAS before /RAS - 800 - 720 - 640 mA 1, 2 Average Power Supply Current (Fast Page Mode) ICC7 /RAS = VIL, /CAS cycling, tHPC = Min. - 800 - 720 - 640 mA 1, 3 Notes: 1. ICC Max. is specified as ICC for output open condition. 2. The address can be changed once or less while /RAS = VIL. 3. The address can be changed once or less while /CAS = VIH. 1 Semiconductor MSC23V43257D AC Characteristics (1/2) (VCC = 3.3V ±0.3V, Ta = 0°C to 70°C ) Note: 1, 2, 3, 12, 13 Parameter Symbol -50 -60 -70 Min. Max. Min. Max. Min. Max. Unit Note Random Read or Write Cycle Time tRC 84 - 104 - 124 - ns Read Modify Write Cycle Time tRWC 110 - 135 - 160 - ns Fast Page Mode Cycle Time tHPC 20 - 25 - 30 - ns tHPRWC 58 - 68 - 78 - ns Access Time from /RAS tRAC - 50 - 60 - 70 ns 4, 5, 6 Access Time from /CAS tCAC - 13 - 15 - 20 ns 4, 5 Access Time from Column Address tAA - 25 - 30 - 35 ns 4, 6 Access Time from /CAS Precharge tCPA - 30 - 35 - 40 ns 4 Access Time from /OE tOEA - 13 - 15 - 20 ns 4 Output Low Impedance Time from /CAS tCLZ 0 - 0 - 0 - ns 4 Data Output Hold After /CAS Low tDOH 5 - 5 - 5 - ns /CAS to Data Output Buffer Turn-off Delay Time tCEZ 0 13 0 15 0 20 ns 7, 8 /RAS to Data Output Buffer Turn-off Delay Time tREZ 0 13 0 15 0 20 ns 7, 8 /OE to Data Output Buffer Turn-off Delay Time tOEZ 0 13 0 15 0 20 ns 7 /WE to Data Output Buffer Turn-off Delay Time tWEZ 0 13 0 15 0 20 ns 7 Transition Time tT 1 50 1 50 1 50 ns 3 Refresh Period tREF - 32 - 32 - 32 ms /RAS Precharge Time tRP 30 - 40 - 50 - ns /RAS Pulse Width tRAS 50 10K 60 10K 70 10K ns /RAS Pulse Width (Fast Page Mode with EDO) tRASP 50 100K 60 100K 70 100K ns /RAS Hold Time tRSH 7 - 10 - 13 - ns /RAS Hold Time referenced to /OE tROH 7 - 10 - 13 - ns /CAS Precharge Time (Fast Page Mode with EDO) tCP 7 - 10 - 10 - ns /CAS Pulse Width tCAS 7 10K 10 10K 13 10K ns /CAS Hold Time tCSH 35 - 40 - 45 - ns /CAS to /RAS Precharge Time tCRP 5 - 5 - 5 - ns /RAS Hold Time from /CAS Precharge tRHCP 30 - 35 - 40 - ns /OE Hold Time from /CAS (DQ Disable) tCHO 5 - 5 - 5 - ns /RAS to /CAS Delay Time tRCD 11 37 14 45 14 50 ns 5 /RAS to Column Address Delay Time tRAD 9 25 12 30 12 35 ns 6 Row Address Set-up Time tASR 0 - 0 - 0 - ns Row Address Hold Time tRAH 7 - 10 - 10 - ns Column Address Set-up Time tASC 0 - 0 - 0 - ns Column Address Hold Time tCAH 7 - 10 - 13 - ns Column Address to /RAS Lead Time tRAL 25 - 30 - 35 - ns Fast Page Mode Read Modify Write Cycle Time Semiconductor MSC23V43257D AC Characteristics (2/2) (VCC = 3.3V ±0.3V, Ta = 0°C to 70°C ) Note: 1, 2, 3, 12, 13 Parameter Symbol -50 -60 -70 Min. Max. Min. Max. Min. Max. Unit Note Read Command Set-up Time tRCS 0 - 0 - 0 - ns Read Command Hold Time tRCH 0 - 0 - 0 - ns 9 Read Command Hold Time referenced to /RAS tRRH 0 - 0 - 0 - ns 9 Write Command Set-up Time tWCS 0 - 0 - 0 - ns 10 Write Command Hold Time tWCH 7 - 10 - 13 - ns Write Command Pulse Width tWP 7 - 10 - 10 - ns /WE Pulse Width (DQ Disable) tWPE 7 - 10 - 10 - ns /OE Command Hold Time tOEH 7 - 10 - 13 - ns /OE Precharge Time tOEP 7 - 10 - 10 - ns /OE Command Hold Time tOCH 7 - 10 - 10 - ns Write Command to /RAS Lead Time tRWL 7 - 10 - 13 - ns Write Command to /CAS Lead Time tCWL 7 - 10 - 13 - ns Data-in Set-up Time tDS 0 - 0 - 0 - ns 11 Data-in Hold Time tDH 7 - 10 - 13 - ns 11 /OE to Data-in Delay Time tOED 13 - 15 - 20 - ns /CAS to /WE Delay Time tCWD 30 - 34 - 44 - ns 10 Column Address to /WE Delay Time tAWD 42 - 49 - 59 - ns 10 /RAS to /WE Delay Time tRWD 67 - 79 - 94 - ns 10 /CAS Precharge /WE Delay Time tCPWD 47 - 54 - 64 - ns 10 /CAS Active Delay Time from /RAS Precharge tRPC 5 - 5 - 5 - ns /RAS to /CAS Set-up Time (/CAS before /RAS) tCSR 5 - 5 - 5 - ns /RAS to /CAS Hold Time (/CAS before /RAS) tCHR 10 - 10 - 10 - ns /WE to /RAS Precharge Time (/CAS before /RAS) tWRP 10 - 10 - 10 - ns /WE Hold Time from /RAS (/CAS before /RAS) tWRH 10 - 10 - 10 - ns /RAS to /WE Set-up Time (Test Mode) tWTS 10 - 10 - 10 - ns /RAS to /WE Hold Time (Test Mode) tWTH 10 - 10 - 10 - ns Semiconductor MSC23V43257D Notes: 1. A start-up delay of 200µs is required after power-up, followed by a minimum of eight initialization cycles (/RAS only refresh or /CAS before /RAS refresh) before proper device operation is achieved. 2. The AC characteristics assume tT = 2ns. 3. VIH(Min.) and VIL(Max.) are reference levels for measuring input timing signals. Transition times (tT) are measured between VIH and VIL. 4. This parameter is measured with a load circuit equivalent to 1 TTL load and 100pF. The output timing reference levels are VOH = 2.0V and VOL = 0.8V. 5. Operation within the tRCD(Max.) limit ensures that tRAC(Max.) can be met. tRCD(Max.) is specified as a reference point only. If tRCD is greater than the specified tRCD(Max.) limit, then the access time is controlled by tCAC. 6. Operation within the tRAD(Max.) limit ensures that tRAC(Max.) can be met. tRAD(Max.) is specified as a reference point only. If tRAD is greater than the specified tRAD(Max.) limit, then the access time is controlled by tAA. 7. tCEZ(Max.), tREZ(Max.), tWEZ(Max.) and tOEZ(Max.) define the time at which the output achieves the open circuit condition and are not referenced to output voltage levels. 8. tCEZ or tREZ must be satisfied for open circuit condition. 9. tRCH or tRRH must be satisfied for a read cycle. 10. tWCS, tCWD, tRWD, tAWD and tCPWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If tWCS ≥ tWCS(Min.), then the cycle is an early write cycle and the data out will remain open circuit (high impedance) throughout the entire cycle. If tCWD ≥ tCWD(Min.), tRWD ≥ tRWD(Min.), tAWD ≥ tAWD(Min.) and tCPWD ≥ tCPWD(Min.), then the cycle is a read modify write cycle and data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, then the condition of the data out (at access time) is indeterminate. 11. These parameters are referenced to the /CAS leading edge in an early write cycle, and to the /WE leading edge in an /OE control write cycle, or a read modify write cycle. 12. The test mode is initiated by performing a /WE and /CAS before /RAS refresh cycle. This mode is latched and remains in effect until the exit cycle is generated. The test mode specified in this data sheet is an 8-bit parallel test function. CA0, CA1 and CA10 are not used. In a read cycle, if all internal bits are equal, the DQ pin will indicate a high level. If any internal bits are not equal, the DQ pin will indicate a low levels. The test mode is cleared and the memory device returned to its normal operating state by performing a /RAS only refresh cycle or a /CAS before /RAS refresh cycle. 13. In a test mode read cycle, the value of access time parameters is delayed for 5ns for the specified value. These parameters should be specified in test mode cycle by adding the above value to the specified value in this data sheet.