LTC1664 Micropower Quad 10-Bit DAC Features n n n n n n n n n Description Tiny: 4 DACs in the Board Space of an SO-8 Micropower: 59µA per DAC Plus 1µA Sleep Mode for Extended Battery Life Wide 2.7V to 5.5V Supply Range Rail-to-Rail Voltage Outputs Drive 1000pF Reference Range Includes Supply for Ratiometric 0V to VCC Output Reference Input Impedance is Code-Independent —Eliminates External Reference Buffer Individually Addressable DACs Differential Nonlinearity: ≤ ±0.75LSB Max Pin-Compatible Octal Version Available (LTC1660) The LTC®1664 integrates four accurate, serially addressable 10-bit digital-to-analog converters (DACs) in a tiny 16-pin narrow SSOP package. Each buffered DAC draws just 59µA total supply current, yet is capable of supplying DC output currents in excess of 5mA and reliably driving capacitive loads of up to 1000pF. Sleep mode further reduces total supply current to 1µA. Linear Technology’s proprietary, inherently monotonic voltage interpolation architecture provides excellent linearity while allowing for an exceptionally small external form factor. Ultralow supply current, power-saving sleep mode and extremely compact size make the LTC1664 ideal for battery-powered applications, while its ease of use, high performance and wide supply range make it an excellent choice as a general-purpose converter. Applications n n n n n Mobile Communications Remote Industrial Devices Automatic Calibration for Manufacturing Portable Battery-Powered Instruments Trim/Adjust Applications L, LT, LTC, LTM, Linear Technology and the Linear logo are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners. Block Diagram GND VOUT A 1 2 16 VCC 10-BIT DAC A 10-BIT DAC D 5 Differential Nonlinearity (DNL) 1.0 VOUT D VCC = 5V 0.8 VREF = 4.096V 0.6 0.4 3 10-BIT DAC C 4 0.2 VOUT C LSB VOUT B 10-BIT DAC B 0 –0.2 –0.4 REF 6 CS/LD 7 CONTROL LOGIC ADDRESS DECODER –0.6 11 CLR 10 DOUT –0.8 –1.0 SCK 8 SHIFT REGISTER 9 0 256 512 CODE 768 1023 1664 G02 DIN 1664 BD 1664fa 1 LTC1664 Absolute Maximum Ratings Pin Configuration (Note 1) TOP VIEW VCC to GND............................................... – 0.3V to 7.5V Logic Inputs to GND ................................ – 0.3V to 7.5V VOUT A , VOUT B…VOUT D , REF to GND ................................. –0.3V to (VCC + 0.3V) Maximum Junction Temperature........................... 125°C Operating Temperature Range LTC1664C................................................ 0°C to 70°C LTC1664I............................................. –40°C to 85°C Storage Temperature Range.................. –65°C to 150°C Lead Temperature (Soldering, 10 sec).................. 300°C GND 1 16 VCC VOUT A 2 15 NC VOUT B 3 14 NC VOUT C 4 13 NC VOUT D 5 12 NC REF 6 11 CLR CS/LD 7 10 DOUT SCK 8 9 GN PACKAGE 16-LEAD PLASTIC SSOP DIN N PACKAGE 16-LEAD PDIP TJMAX = 125°C, θJA = 150°C/W (GN) TJMAX = 125°C, θJA = 100°C/W (N) Order Information LEAD FREE FINISH TAPE AND REEL PART MARKING PACKAGE DESCRIPTION TEMPERATURE RANGE LTC1664CGN#PBF LTC1664CGN#TRPBF 1664 16-Lead Plastic SSOP 0°C to 70°C LTC1664CN#PBF LTC1664CN#TRPBF LTC1664CN 16-Lead PDIP 0°C to 70°C LTC1664IGN#PBF LTC1664IGN#TRPBF 1664I 16-Lead Plastic SSOP –40°C to 85°C LTC1664IN#PBF LTC1664IN#TRPBF LTC1664IN 16-Lead PDIP –40°C to 85°C LEAD BASED FINISH TAPE AND REEL PART MARKING PACKAGE DESCRIPTION TEMPERATURE RANGE LTC1664CGN LTC1664CGN#TR 1664 16-Lead Plastic SSOP 0°C to 70°C LTC1664CN LTC1664CN#TR LTC1664CN 16-Lead PDIP 0°C to 70°C LTC1664IGN LTC1664IGN#TR 1664I 16-Lead Plastic SSOP –40°C to 85°C LTC1664IN LTC1664IN#TR LTC1664IN 16-Lead PDIP –40°C to 85°C Consult LTC Marketing for parts specified with wider operating temperature ranges. For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/ 1664fa 2 LTC1664 Electrical Characteristics The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. VCC = 2.7V to 5.5V, VREF ≤ VCC, VOUT unloaded, unless otherwise noted. SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS Accuracy l 10 Bits Monotonicity (Notes 2, 4) l 10 Bits DNL Differential Nonlinearity (Notes 2, 4) l ±0.2 ±0.75 LSB INL Integral Nonlinearity (Notes 2, 4) l ±0.6 ±2.5 LSB VOS Offset Error (Note 7) l ±10 ±30 mV l ±15 FSE Full-Scale Error l ±3 l ±30 µV/°C 0.18 LSB/V Resolution VOS Temperature Coefficient VCC = 5V, VREF = 4.096V (Note 4) Full-Scale Error Temperature Coefficient PSR Power Supply Rejection VREF = 2.5V µV/°C ±15 LSB Reference Input Input Voltage Range Resistance Not in Sleep Mode l 0 l 70 Capacitance IREF Reference Current Sleep Mode VCC 130 kΩ 12 pF 0.001 l V 1 µA 5.5 V 236 186 1 380 290 3 µA µA µA Power Supply VCC Positive Supply Voltage ICC Supply Current l 2.7 VCC = 5V (Note 3) VCC = 3V (Note 3) Sleep Mode (Note 3) l l l Short-Circuit Current Low VOUT = 0V, VCC = 5.5V, VREF = 5.1V, Code = 1023 (Note 9) l 10 30 100 mA Short-Circuit Current High VOUT = VCC = 5.5V, VREF = 5.1V, Code = 0 (Note 9) l 10 27 120 mA DC Performance AC Performance Voltage Output Slew Rate Rising (Notes 4, 5) Falling (Notes 4, 5) Voltage Output Settling Time Rising 0.1VFS to 0.9VFS ±0.5LSB (Notes 4, 5) Falling 0.9VFS to 0.1VFS ± 0.5LSB (Notes 4, 5) 0.60 0.25 Capacitive Load Driving V/µs V/µs 6 19 µs µs 1000 pF Digital I/O VIH Digital Input High Voltage VCC = 2.7V to 5.5V VCC = 2.7V to 3.6V l l VIL Digital Input Low Voltage VCC = 4.5V to 5.5V VCC = 2.7V to 5.5V l l VOH Digital Output High Voltage IOUT = –1mA, DOUT Only l VOL Digital Output Low Voltage IOUT = 1mA, DOUT Only l ILK Digital Input Leakage VIN = GND to VCC l CIN Digital Input Capacitance 2.4 2.0 V V 0.8 0.6 VCC – 1 V V V 0.05 2 0.4 V ±10 µA pF 1664fa 3 LTC1664 Timing Characteristics The l denotes the specifications which apply over the full operating temperature range, otherwise specifications are at TA = 25°C. (Figure 1) SYMBOL PARAMETER CONDITIONS MIN TYP MAX UNITS VCC = 4.5V to 5.5V t1 DIN Valid to SCK Setup l 40 ns t2 DIN Valid to SCK Hold l 0 ns t3 SCK High Time (Note 6) l 30 ns t4 SCK Low Time (Note 6) l 30 ns t5 CS/LD Pulse Width (Note 6) l 80 ns t6 LSB SCK High to CS/LD High (Note 6) l 30 ns t7 CS/LD Low to SCK High (Note 6) l 80 t8 DOUT Propagation Delay CLOAD = 15pF (Note 6) l 5 t9 SCK Low to CS/LD Low (Note 6) l 20 ns t10 CLR Pulse Width (Note 6) l 100 ns t11 CS/LD High to SCK Positive Edge (Note 6) l 30 ns SCK Frequency (Notes 6 and 8) l t1 DIN Valid to SCK Setup (Note 6) l 60 ns t2 DIN Valid to SCK Hold (Note 6) l 0 ns t3 SCK High Time (Note 6) l 50 ns t4 SCK Low Time (Note 6) l 50 ns t5 CS/LD Pulse Width (Note 6) l 100 ns t6 LSB SCK High to CS/LD High (Note 6) l 50 ns t7 CS/LD Low to SCK High (Note 6) l 100 t8 DOUT Propagation Delay CLOAD = 15pF (Note 6) l 5 t9 SCK Low to CS/LD Low (Note 6) l 30 ns t10 CLR Pulse Width (Note 6) l 120 ns t11 CS/LD High to SCK Positive Edge (Note 6) l 30 ns SCK Frequency (Notes 6 and 8) l ns 80 16.7 ns MHz VCC = 2.7V to 5.5V Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2: Nonlinearity and monotonicity are defined and tested at VCC = 5V, VREF = 4.096V, from code 20 to code 1023. See the Rail-to-Rail Output Considerations section. Note 3: Digital inputs at 0V or VCC. ns 150 10 ns MHz Note 4: Load is 10kΩ in parallel with 100pF. Note 5: VCC = VREF = 5V. Note 6: Guaranteed by design and not subject to test. Note 7: Measured at code 20. Note 8: If a continuous clock is used, CS/LD timing (t7 and t9) will limit the maximum clock frequency to 5MHz at 4.5V to 5.5V (3.85MHz at 2.7V to 5.5V). Note 9: Any output shorted. 1664fa 4 LTC1664 Typical Performance Characteristics Integral Nonlinearity (INL) 0.6 1.0 0.4 0.5 0.2 LSB 1.5 0 –0.2 –1.0 –0.4 –1.5 –0.6 – 2.0 –0.8 0 256 512 CODE 768 –1.0 1023 VREF = VCC CODE = 1023 280 0 – 0.5 – 2.5 Supply Current vs Temperature 300 VCC = 5V 0.8 VREF = 4.096V VCC = 5V VREF = 4.096V 2.0 LSB Differential Nonlinearity (DNL) 1.0 SUPPLY CURENT (µA) 2.5 260 VCC = 5.5V 240 VCC = 4.5V 220 VCC = 3.6V 200 VCC = 2.7V 180 0 256 512 CODE 768 160 –55 –35 –15 1023 1664 G02 5 25 45 65 TEMPERATURE (°C) 85 105 125 1664 G03 1664 G01 Load Regulation vs Output Current VCC = VREF = 5V CODE = 512 VCC = VREF = 3V CODE = 512 2.0 1.5 1.0 1.0 0.5 0.5 ∆VOUT (LSB) ∆VOUT (LSB) 1.5 0 –0.5 –1.0 5 10% TO 90% STEP 0 –0.5 3 2 –1.0 –1.5 SOURCE –2.0 –2 –1 0 IOUT (mA) 1 –1.5 SINK SOURCE –2.0 1 2 –500 SINK 0 IOUT (µA) 2.0 1.9 2.8 1.7 VOUT (V) VCC = 5.5V VCC = 5V 2.5 2.4 2.3 2.2 SOURCE 2.0 –30 1.6 1.5 VCC = 3V 1.4 VCC = 2.7V 1.2 2.1 –20 –10 0 10 IOUT (mA) SOURCE 1.0 20 30 1664 G07 –15 –12 100 0.8 0.6 0.4 0.2 1.1 SINK 80 ALL DIGITAL INPUTS SHORTED TOGETHER 1.0 VCC = 3.6V 1.3 VCC = 4.5V 1.2 VREF = VCC CODE = 512 1.8 2.6 40 60 TIME (µs) Supply Current vs Logic Input Voltage Mid-Scale Output Voltage vs Load Current VREF = VCC CODE = 512 2.7 20 1664 G06 SUPPLY CURRENT (mA) 2.9 0 1664 G05 Mid-Scale Output Voltage vs Load Current 3.0 0 500 1664 G04 VOUT (V) VCC = VREF = 5V 4 VOUT (V) 2.0 Large-Signal Step Response Load Regulation vs Output Current –8 SINK –4 0 4 IOUT (mA) 8 12 15 1664 G08 0 0 1 2 3 4 LOGIC INPUT VOLTAGE (V) 5 1664 G09 1664fa 5 LTC1664 Typical Performance Characteristics Minimum VOUT vs Load Current (Output Sinking) 1400 1400 VCC = 5V CODE = 0 1200 Minimum Supply Headroom vs Load Current (Output Sourcing) 1000 800 VCC – VOUT (mV) VOUT (mV) 1000 25°C 600 –55°C 400 125°C 800 25°C 600 –55°C 400 200 200 0 VREF = 4.096V ∆VOUT < 1LSB CODE = 1023 1200 125°C 0 2 4 6 8 |IOUT| (mA) (SINKING) 10 1664 G10 0 0 2 4 6 8 |IOUT| (mA) (SOURCING) 10 1664 G11 Pin Functions GND (Pin 1): System Ground. VOUT A to VOUT D (Pins 2–5): DAC Analog Voltage Outputs. The output range is: DIN (Pin 9): Serial Interface Data Input. Data on the DIN pin is shifted into the 16-bit register on the rising edge of SCK. CMOS and TTL compatible. REF (Pin 6): Reference Voltage Input. 0V ≤ VREF ≤ VCC. DOUT (Pin 10): Serial Interface Data Output. Data appears on DOUT 16 positive SCK edges after being applied to DIN. May be tied to DIN of another serial device for daisy-chain operation. CMOS and TTL compatible. CS/LD (Pin 7): Serial Interface Chip Select/Load Input. When CS/LD is low, SCK is enabled for shifting data on DIN into the register. When CS/LD is pulled high, SCK is disabled and data is loaded from the shift register into the specified DAC register(s), updating the analog output(s). CMOS and TTL compatible. CLR (Pin 11): Asynchronous Clear Input. All internal shift and DAC registers are cleared to zero at the falling edge of the CLR signal, forcing the analog outputs to zero-scale. CMOS and TTL compatible. NC (Pins 12–15): Make no electrical connection to these pins. SCK (Pin 8): Serial Interface Clock Input. CMOS and TTL compatible. VCC (Pin 16): Supply Voltage Input. 2.7V ≤ VCC ≤ 5.5V. 1023 0 to V 1024 REF 1664fa 6 LTC1664 Block Diagram GND 1 VOUT A 2 10-BIT DAC A 10-BIT DAC D 5 VOUT D VOUT B 3 10-BIT DAC B 10-BIT DAC C 4 VOUT C 11 CLR 10 DOUT 9 DIN REF 6 CS/LD 7 SCK 8 16 VCC CONTROL LOGIC ADDRESS DECODER SHIFT REGISTER 1664 BD Timing Diagram t1 t2 t3 t6 t4 SCK t9 t11 DIN A3 t5 A1 A2 X1 X0 t7 CS/LD t8 DOUT A3 A2 A1 X1 X0 A3 1664 F01 Figure 1 1664fa 7 LTC1664 Operation Transfer Function The transfer function is k VOUT(IDEAL) = V 1024 REF where k is the decimal equivalent of the binary DAC input code and VREF is the voltage at REF (Pin 6). Power-On Reset The LTC1664 clears the outputs to zero-scale when power is first applied, making system initialization consistent and repeatable. Power Supply Sequencing The voltage at REF (Pin 6) should be kept within the range –0.3V ≤ VREF ≤ VCC + 0.3V (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at VCC (Pin 16) is in transition. If it is not possible to sequence the supplies, connect a Schottky diode from REF (anode) to VCC (cathode). Serial Interface Referring to Figure 2: With CS/LD held low, data on the DIN input is shifted into the 16-bit shift register on the positive edge of SCK. The 4-bit DAC address, A3-A0, is loaded first (see Table 2), then the 10-bit input code, D9-D0, ordered MSB-to-LSB in each case. Two don’t-care bits, X1-X0, are loaded last. When the full 16-bit input word has been shifted in, CS/LD is pulled high, loading the DAC register with the word and causing the addressed DAC output(s) to update. The clock is disabled internally when CS/LD is high. Note: SCK must be low before CS/LD is pulled low. The buffered serial output of the shift register is available on the DOUT pin, which swings from GND to VCC . Data appears on DOUT 16 positive SCK edges after being applied to DIN. Multiple LTC1664’s can be controlled from a single 3-wire serial port (i.e., SCK, DIN and CS/LD) by using the included daisychain facility. A series of m chips is configured by connecting each DOUT (except the last) to DIN of the next chip, forming a single 16m -bit shift register. The SCK and CS/LD signals are common to all chips in the chain. In use, CS/LD is held low while m 16-bit words are clocked to DIN of the first chip; CS/LD is then pulled high, updating all of them simultaneously. Sleep Mode DAC address 1110 b is reserved for the special sleep instruction (see Table 2). In this mode, the digital interface stays active while the analog circuits are disabled; static power consumption is thus virtually eliminated. The reference input and analog outputs are set in a high impedance state and all DAC settings are retained in memory so that when sleep mode is exited, the outputs of DACs not updated by the Wake command are restored to their last active state. Sleep mode is initiated by performing a load sequence to address 1110 b (the DAC input word D9-D0 is ignored). Once in sleep mode, a load sequence to any other address (including “No Change” address 0000 b) causes the LTC1664 to Wake. It is possible to keep one or more chips of a daisy chain in continuous sleep mode by giving the sleep instruction to these chips each time the active chips in the chain are updated. Voltage Outputs Each of the four rail-to-rail output amplifiers contained in the LTC1664 can source or sink up to 5mA. The outputs swing to within a few millivolts of either supply rail when unloaded and have an equivalent output resistance of 85Ω when driving a load to the rails. The output amplifiers are stable driving capacitive loads of up to 1000pF. A small resistor placed in series with the output can be used to achieve stability for any load capacitance. A 1µF Table 1. LTC1664 Input Word A3 A2 A1 A0 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 X1 X0 ADDRESS/CONTROL INPUT CODE DON’T CARE 1664fa 8 LTC1664 Operation SCK 1 A3 DIN 2 A2 3 A1 4 A0 5 D9 6 7 D8 D7 8 D6 ADDRESS/CONTROL 9 10 D5 D4 11 12 D3 13 D2 D1 14 D0 INPUT CODE 15 X1 16 X0 DON’T CARE INPUT WORD W0 CS/LD DOUT (ENABLE SCK) (UPDATE OUTPUT) A3 A2 A1 A0 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 X1 INPUT WORD W–1 X0 A3 INPUT WORD W0 1664 F02 Figure 2. LTC1664 Register Loading Sequence Table 2. DAC Address/Control Functions ADDRESS/CONTROL A3 A2 A1 A0 DAC STATUS SLEEP STATUS 0 0 0 0 No Change Wake 0 0 0 1 Load DAC A Wake 0 0 1 0 Load DAC B Wake 0 0 1 1 Load DAC C Wake 0 1 0 0 Load DAC D Wake 0 1 0 1 Reserved 0 1 1 0 Reserved 0 1 1 1 Reserved 1 0 0 0 Reserved 1 0 0 1 Reserved 1 0 1 0 Reserved 1 0 1 1 Reserved 1 1 0 0 Reserved 1 1 0 1 1 1 1 0 No Change Sleep 1 1 1 1 Load ALL DACs with Same 10-Bit Code Wake Reserved 1664fa 9 LTC1664 Operation load can be successfully driven by inserting a 20Ω resistor; a 2.2µF load needs only a 10Ω resistor. In either case, larger values of resistance, capacitance or both may be safely substituted for the values given. Rail-to-Rail Output Considerations In any rail-to-rail voltage output DAC, the output is limited to voltages within the supply range. Similarly, limiting can occur near full-scale when the REF pin is tied to VCC. If VREF = VCC and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at VCC as shown in Figure 3c. No full-scale limiting can occur if VREF is less than VCC – FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. If the DAC offset is negative, the output for the lowest codes limits at 0V as shown in Figure 3b. POSITIVE FSE VREF = VCC OUTPUT VOLTAGE INPUT CODE (3c) VREF = VCC OUTPUT VOLTAGE 0 512 INPUT CODE 1023 (3a) OUTPUT VOLTAGE NEGATIVE OFFSET 0V INPUT CODE (3b) 1664 F03 Figure 3. Effects of Rail-to-Rail Operation On a DAC Transfer Curve. (a) Overall Transfer Function (b) Effect of Negative Offset for Codes Near Zero-Scale (c) Effect of Positive Full-Scale Error for Input Codes Near Full-Scale When VREF = VCC 1664fa 10 VOUT1 4 3 2 0.1µF 3-WIRE SERIAL INTERFACE 1 0.1µF LTC1258-2.5 2 3.3V 4 U2A LT®1490 + 1 8 – 0.1µF R2 11k R2 11k FINE SCK CS/LD REF VOUT B R1 110Ω COARSE VOUT A GND 8 7 6 3 2 1 SHIFT REGISTER ADDRESS DECODER DAC C DAC D 1 CODE C CODE D + = 2.5V 1024 100 1024 CODE D R1 CODE C + VOUT2 = VREF 1024 R2 1024 1 CODE B CODE A + = 2.5V 1024 100 1024 CODE A R1 CODE B VOUT1 = VREF + 1024 R2 1024 CONTROL LOGIC DAC B DAC A U1 LTC1664 9 10 11 4 5 16 DIN 1664 TA01 DOUT CLR VOUT C VOUT D VCC 0.1µF TO OTHER LTC1664s R2 11k FINE R1 110Ω COARSE 3.3V R2 11k R1 110Ω U2B LT1490 0.1µF 5 6 + R1 3.3V 110Ω – A Low Power Dual Trim Circuit with Coarse/Fine Adjustment VOUT2 7 LTC1664 Typical Applications 1664fa 11 VOUT B ′ ±5V VOUT A ′ ±5V 7 U2A LT1491 U2B LT1491 VS– R 0.1µF 11 1 4 VS+ 5 6 3 2 3-WIRE SERIAL INTERFACE + 0.1µF – + R R R CLK CS/LD REF VOUT B VOUT A GND 8 7 6 3 2 1 CONTROL LOGIC DAC B DAC A SHIFT REGISTER U1 LTC1664 ADDRESS DECODER DAC C DAC D 9 10 11 4 5 16 DIN 1664 TA02 DOUT CLR VOUT C VOUT D VCC 0.1µF 5V R R 10 9 12 13 U2D LT1491 – 5V 0V +4.99V VOUT C′ ±5V VOUT D′ ±5V 0 512 1023 8 14 VOUT X R R CODE U2C LT1491 + – – 12 + – A 4-Channel Bipolar Output Voltage Circuit Configuration LTC1664 Typical Applications 1664fa LTC1664 Package Description Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. GN Package 16-Lead Plastic SSOP (Narrow 0.150) (LTC DWG # 05-08-1641) .189 – .196* (4.801 – 4.978) .045 ±.005 16 15 14 13 12 11 10 9 .254 MIN .009 (0.229) REF .150 – .165 .229 – .244 (5.817 – 6.198) .0165 ±.0015 .150 – .157** (3.810 – 3.988) .0250 BSC RECOMMENDED SOLDER PAD LAYOUT 1 .015 ±.004 × 45° (0.38 ±0.10) .007 – .0098 (0.178 – 0.249) .0532 – .0688 (1.35 – 1.75) 2 3 4 5 6 7 8 .004 – .0098 (0.102 – 0.249) 0° – 8° TYP .016 – .050 (0.406 – 1.270) NOTE: 1. CONTROLLING DIMENSION: INCHES INCHES 2. DIMENSIONS ARE IN (MILLIMETERS) .008 – .012 (0.203 – 0.305) TYP .0250 (0.635) BSC GN16 (SSOP) 0204 3. DRAWING NOT TO SCALE *DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE **DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE 1664fa 13 LTC1664 Package Description Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings. N Package 16-LeadNPDIP (Narrow 0.300) Package (LTC DWG # 05-08-1510) 16-Lead PDIP (Narrow .300 Inch) (Reference LTC DWG # 05-08-1510 Rev I) .770* (19.558) MAX 16 15 14 13 12 11 10 9 1 2 3 4 5 6 7 8 .255 ± .015* (6.477 ± 0.381) .300 – .325 (7.620 – 8.255) .008 – .015 (0.203 – 0.381) ( +.035 .325 –.015 +0.889 8.255 –0.381 NOTE: 1. DIMENSIONS ARE ) .130 ± .005 (3.302 ± 0.127) .045 – .065 (1.143 – 1.651) .020 (0.508) MIN .065 (1.651) TYP .120 (3.048) MIN .100 (2.54) BSC .018 ± .003 (0.457 ± 0.076) N16 REV I 0711 INCHES MILLIMETERS *THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED .010 INCH (0.254mm) 1664fa 14 LTC1664 Revision History REV DATE DESCRIPTION PAGE NUMBER A 01/12 Removed Typical values in the Timing Characteristics section. 4 Corrected Related Parts listing for LTC1659. 16 1664fa Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights. 15 LTC1664 Typical Application An 11-Bit Pin Driver VH and VL Adjustment Circuit for ATE Applications 5V 11 16 6 CLR VCC REF 0.1µF VH (FROM MAIN DAC) U1 LTC1664 DAC A 2 RG VA 50k RF 5k 10V 3 2 DAC B 3 DAC C 4 RG VB 50k CS/LD 7 DIN 9 SCK 8 5 GND 1 1 U2A LT1368 – 4 – 5V RG VC 50k RF 5k 5 RG VD 50k 1664 TA03 VL′ 0.1µF RF 5k VH VL + 7 U2B LT1368 RF 5k CODE B 1023 512 0 1023 512 0 1023 512 0 VOUT PIN DRIVER VL′ = VL + ∆VL 0.1µF – CODE A 1023 1023 1023 512 512 512 0 0 0 VH′ VH′ = VH + ∆VH 0.1µF VL (FROM MAIN DAC) 6 DAC D + 0.1µF 8 LOGIC DRIVE ∆VH, ∆VL 0 + 250mV +500mV – 250mV 0 + 250mV –500mV –250mV 0 VA = VC = 2.5V R VH′ = VH + F (VA – VB) RG R VL′ = VL + F (VC – VD) RG For Resistor Values Shown: Adjustment Range = ±500mV Adjustment Step Size = 500µV Related Parts PART NUMBER DESCRIPTION COMMENTS LTC1665/LTC1660 Octal 8-/10-Bit VOUT DAC in 16-Pin Narrow SSOP VCC = 2.7V to 5.5V, 60μA per DAC, Rail-to-Rail Output LTC1661 Dual 10-Bit VOUT DAC in 8-Pin MSOP Package VCC = 2.7V to 5.5V, 60μA per DAC, Rail-to-Rail Output LTC1662 Ultra Low Power Dual 10-Bit VOUT DAC in 8-Pin MSOP Package VCC = 2.7V to 5.5V, 1.5μA per DAC, Rail-to-Rail Output LTC1663 Single 10-Bit VOUT DAC with 2-Wire Interface in SOT-23 Package VCC = 2.7V to 5.5V, Internal Reference, 60µA LTC1446/LTC1446L Dual 12-Bit VOUT DACs in SO-8 Package with Internal Reference LTC1446: VCC = 4.5V to 5.5V, VOUT = 0V to 4.095V LTC1446L: VCC = 2.7V to 5.5V, VOUT = 0V to 2.5V LTC1448 Dual 12-Bit VOUT DAC in SO-8 Package VCC = 2.7V to 5.5V, External Reference Can Be Tied to VCC LTC1454/LTC1454L Dual 12-Bit VOUT DACs in SO-16 Package with Added Functionality LTC1454: VCC = 4.5V to 5.5V, VOUT = 0V to 4.095V LTC1454L: VCC = 2.7V to 5.5V, VOUT = 0V to 2.5V LTC1458/LTC1458L Quad 12-Bit Rail-to-Rail Output DACs with Added Functionality LTC1458: VCC = 4.5V to 5.5V, VOUT = 0V to 4.095V LTC1458L: VCC = 2.7V to 5.5V, VOUT = 0V to 2.5V LT1460 Micropower Precision Series Reference, 2.5V, 5V, 10V Versions 0.075% Max, 10ppm/°C Max, Only 130µA Supply Current LTC1590 Dual 12-Bit IOUT DAC in SO-16 Package VCC = 4.5V to 5.5V, 4-Quadrant Multiplication LTC1654 Dual 14-Bit DAC in SO-8 Footprint 1LBS DNL, Selectable Speed/Power LTC1659 Single Rail-to-Rail 12-Bit VOUT DAC in 8-Lead MSOP Package VCC = 2.7V to 5.5V, Low Power Multiplying VOUT DAC. Output Swings from GND to REF. REF Input Can Be Tied to VCC 1664fa 16 Linear Technology Corporation LT 0112 REV A • PRINTED IN USA 1630 McCarthy Blvd., Milpitas, CA 95035-7417 (408) 432-1900 ● FAX: (408) 434-0507 ● www.linear.com LINEAR TECHNOLOGY CORPORATION 2000