February 1999 FDR858P Single P-Channel, Logic Level, PowerTrenchTM MOSFET General Description Features The SuperSOT-8 family of P-Channel Logic Level MOSFETs have been designed to provide a low profile, small footprint alternative to industry standard SO-8 little foot type product. This P-Channel Logic Level MOSFET is produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize the on-state resistance and yet maintain low gate charge for superior switching performance. These devices are well suited for notebook computer applications: load switching and power management, battery charging circuits, and DC/DC conversion. SuperSOTTM -8 SuperSOTTM-6 SOT-23 D D S S D TM SuperSOT -8 D G D Mark: 858P Absolute Maximum Ratings Symbol Parameter VDSS Drain-Source Voltage VGSS Gate-Source Voltage ID Draint Current - Continuous PD Maximum Power Dissipation Low gate charge (21nC typical). High performance trench technology for extremely low RDS(ON). SuperSOTTM-8 package: small footprint (40%) less than SO-8); low profile (1mm thick); maximum power comperable to SO-8. SO-8 SOIC-16 SOT-223 5 4 6 3 7 2 8 1 TA = 25oC unless otherwise noted (Note 1) - Pulsed Ratings Units -30 V ±20 V -8 A -50 (Note 1a) 1.8 (Note 1b) 1 (Note 1c) TJ,TSTG -8 A, -30 V. RDS(ON) = 0.019 Ω @ VGS = -10 V, RDS(ON) = 0.028 Ω @ VGS = -4.5 V. Operating and Storage Temperature Range W 0.9 -55 to 150 °C THERMAL CHARACTERISTICS RθJA Thermal Resistance, Junction-to-Ambient (Note 1a) 70 °C/W RθJC Thermal Resistance, Junction-to-Case (Note 1) 20 °C/W © 1999 Fairchild Semiconductor Corporation FDR858P Rev.C Electrical Characteristics Symbol (TA = 25OC unless otherwise noted ) Parameter Conditions Min Typ Max Units OFF CHARACTERISTICS BVDSS Drain-Source Breakdown Voltage VGS = 0 V, ID = -250 µA -30 ∆BVDSS/∆TJ Breakdown Voltage Temp. Coefficient ID = -50 µA, Referenced to 25 C IDSS Zero Gate Voltage Drain Current VDS = -24 V, VGS = 0 V o V mV /oC -22 TJ = 55°C -1 µA -10 µA IGSS Gate - Body Leakage Current VGS = 20 V, VDS = 0 V 100 nA IGSS Gate - Body Leakage, Reverse VGS = -20 V, VDS = 0 V -100 nA ON CHARACTERISTICS (Note 2) VGS(th) Gate Threshold Voltage VDS = VGS, ID = -250 µA ∆VGS(th)/∆TJ Gate Threshold Voltage Temp.Coefficient ID = -50 µA, Referenced to 25 oC -1 RDS(ON) Static Drain-Source On-Resistance VGS = -10 V, ID = -8 A -1.7 -3 V mV /oC 4 TJ = 125°C VGS = -4.5 V, ID = -6.3 A 0.0155 0.019 0.021 0.03 0.022 0.028 -50 Ω ID(ON) On-State Drain Current VGS = -10 V, VDS = -5 V gFS Forward Transconductance VDS = -10 V, ID = -3.2 A 25 A S VDS = -15 V, VGS = 0 V, f = 1.0 MHz 2010 pF 590 pF 260 pF DYNAMIC CHARACTERISTICS Ciss Input Capacitance Coss Output Capacitance Crss Reverse Transfer Capacitance SWITCHING CHARACTERISTICS (Note 2) tD(on) Turn - On Delay Time VDD = -15 V, ID = -1 A, 12 22 ns tr Turn - On Rise Time VGS = -10V, RGEN = 6 Ω 15 27 ns tD(off) Turn - Off Delay Time 100 140 ns tf Turn - Off Fall Time 55 80 ns Qg Total Gate Charge VDS = -15 V, ID = -8 A, 21 30 nC Qgs Gate-Source Charge VGS = 5 V 6 nC Qgd Gate-Drain Charge 8 nC DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS IS Maximum Continuous Drain-Source Diode Forward Current VSD Drain-Source Diode Forward Voltage VGS = 0 V, IS = -0.67 A (Note 2) -0.7 -0.67 A -1.2 V Notes: 1. RθJA is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. RθJC is guaranteed by design while RθCA is determined by the user's board design. a. 70OC/W on a 1 in2 pad of 2oz copper. b. 125OC/W on a 0.026 in2 of pad of 2oz copper. c. 135OC/W on a 0.005 in2 of pad of 2oz copper. Scale 1 : 1 on letter size paper 2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0%. FDR858P Rev.C Typical Electrical Characteristics 2.5 V GS = -10V R DS(on) , NORMALIZED -6.0V -4.5V 48 -4.0V 36 -3.5V 24 -3.0V 12 DRAIN-SOURCE ON-RESISTANCE - I D , DRAIN-SOURCE CURRENT (A) 60 VGS= -3.5 V 2 -4.0V -4.5V 1.5 -5.5V -7.0V -10V 1 0.5 0 0 1 2 3 4 0 5 10 20 30 40 50 - I D , DRAIN CURRENT (A) - VDS , DRAIN-SOURCE VOLTAGE (V) Figure 2. On-Resistance Variation with Figure 1. On-Region Characteristics. Drain Current and Gate Voltage. 0.08 ID = -4.0A 1.4 R DS(ON), ON-RESISTANCE (OHM) ID = -8.0A VGS = -10V 1.2 1 0.8 0.6 -50 -25 0 25 50 75 100 125 150 TJ , JUNCTION TEMPERATURE (° C) 0.06 0.04 TA = 125° C 0.02 25° C 0 0 2 50 -I S , REVERSE DRAIN CURRENT (A) 50 TJ = -55°C 6 8 10 Figure 4. On-Resistance Variation with Gate-to-Source Voltage. with Temperature. V DS = -5V 4 - VGS , GATE TO SOURCE VOLTAGE (V) Figure 3. On-Resistance Variation - I D , DRAIN CURRENT (A) R DS(ON), NORMALIZED DRAIN-SOURCE ON-RESISTANCE 1.6 125°C 40 25°C 30 20 10 VGS = 0V 10 TJ = 125°C 25°C -55°C 1 0.1 0.01 0.001 0.0001 0 1 2 3 4 -VGS , GATE TO SOURCE VOLTAGE (V) Figure 5. Transfer Characteristics. 5 0 0.2 0.4 0.6 0.8 1 1.2 1.4 -VSD , BODY DIODE FORWARD VOLTAGE (V) Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. FDR858P Rev.C Typical Electrical Characteristics (continued) 4000 I D = -8A VDS = -5V -10V 8 CAPACITANCE (pF) -V GS , GATE-SOURCE VOLTAGE (V) 10 -15V 6 4 Ciss 2000 1000 Coss 500 f = 1 MHz VGS = 0 V 2 200 0.1 0 0 8 16 24 32 Crss 0.3 40 1 3 10 15 30 -VDS , DRAIN TO SOURCE VOLTAGE (V) Q g , GATE CHARGE (nC) Figure 7. Gate Charge Characteristics. RD N S(O )L IM 10m s 10 0m s 1s 10s DC 0.5 VGS = -10V SINGLE PULSE RθJA = 135°C/W A T = 25°C A 0.01 0.1 0.2 0.5 SINGLE PULSE R θJA= 135°C/W TA = 25°C 40 1m s 5 0.05 50 100 us IT POWER (W) 20 30 20 10 1 2 5 10 20 30 0 0.0001 50 0.001 0.01 0.1 1 10 100 300 SINGLE PULSE TIME (SEC) - VDS , DRAIN-SOURCE VOLTAGE (V) Figure 10. Single Pulse Maximum Power Dissipation. Figure 9. Maximum Safe Operating Area. 1 r(t), NORMALIZED EFFECTIVE TRANSIENT THERMAL RESISTANCE - ID, DRAIN CURRENT (A) 80 Figure 8. Capacitance Characteristics. 0.5 D = 0.5 R θJA (t) = r(t) * RθJA R θJA = 135°C/W 0.3 0.2 0.1 0.2 0.1 P(pk) 0.05 t1 0.05 0.03 0.02 0.01 0.0001 0.02 Single Pulse 0.001 t2 TJ - TA = P * R θJA (t) Duty Cycle, D = t 1/ t 2 0.01 0.01 0.1 1 10 100 300 t 1, TIME (sec) Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in note 1c. Transient thermal response will change depending on the circuit board design. FDR858P Rev.C SuperSOTTM-8 Tape and Reel Data and Package Dimensions SSOT-8 Packaging Configuration: Figure 1.0 Customized Label Packaging Description: F63TNR Label Anti static Cover Tape SSOT-8 parts are shipped in tape. The carrier tape is made from a di ssipat ive (carbo n filled) po ly carbon ate resin. The cover tape is a multilayer film (Heat Activated Adhesive in nature) primarily composed of polyester film , adhesive layer, sealant, and anti-static sprayed agent. These reeled parts in standard option are shipped w ith 3,000 units per 13" or 330cm diameter reel. The reels are dark blue in color and is made of polystyrene plastic (antistatic coated). Other option comes in 500 unit s per 7" or 177cm diameter reel. This and some other options are further described in the Packagin g Information table. These full reels are in di vidu ally barcod e labeled and placed inside a standard intermediate box (ill ustrated in figure 1.0) made of recyclable corrugated brow n paper. One box contains two reels maximum. And t hese boxes are placed ins ide a barcode labeled shipp ing bo x whic h comes in di fferent sizes depend in g on t he nu mber of parts shippe d. Static Dissi pat ive Emboss ed Carrier Tape F852 831N F852 831N F852 831N F852 831N F852 831N Pin 1 SSOT-8 Packaging Information Packaging Option Packaging type Qty per Reel/Tube/Bag Reel Size Box Dimension (mm) Standard (no f l ow c ode ) TNR D84Z SSOT-8 Unit Orientation TNR 3,000 500 13" D ia 7" Dia 343x64x343 184x187x47 Max qty per Box 6,000 1,000 Weight per unit (gm) 0.0416 0.0416 Weight per Reel (kg) 0.5615 0.0980 343mm x 342mm x 64mm Intermediate box for Standar d and L99Z Opti ons Note/Comments F63TNR Label F63TNR Label F63TNR Labe l sa mpl e 184mm x 187mm x 47mm Pizza Box fo r D84Z Option F63TNR Label SSOT-8 Tape Leader and Trailer Configuration: Figur e 2.0 LOT: CBVK741B019 QTY: 3000 FSID: FDR835N SPEC: D/C1: D9842 D/C2: QTY1: QTY2: SPEC REV: CPN: N/F: F (F63TNR)3 Carrier Tape Cover Tape Components Traile r Tape 300mm mi nimum or 38 empty pockets Lead er Tape 500mm mi nimum or 62 empty poc kets August 1999, Rev. C SuperSOTTM-8 Tape and Reel Data and Package Dimensions, continued SSOT-8 Embossed Carrier Tape Configuration: Figur e 3.0 P0 D0 T E1 F K0 Wc W E2 B0 Tc A0 D1 P1 User Direction of Feed Dimensions are in millimeter Pkg type A0 B0 SSOT-8 (12mm) 4.47 +/-0.10 5.00 +/-0.10 W 12.0 +/-0.3 D0 D1 E1 E2 1.55 +/-0.05 1.50 +/-0.10 1.75 +/-0.10 F 10.25 mi n 5.50 +/-0.05 P1 P0 8.0 +/-0.1 4.0 +/-0.1 K0 T Wc 1.37 +/-0.10 0.280 +/-0.150 9.5 +/-0.025 Notes : A0, B0, and K0 dimensions are deter mined with r espec t to t he EIA/Jedec RS-481 rotationa l and lateral movement requi remen ts (see sketches A, B, and C). 0.06 +/-0.02 0.5mm maximum 20 deg maximum Typical component cavity center line B0 Tc 0.5mm maximum 20 deg maximum component rotation Typical component center line Sketch A (Si de or Front Sectional View) A0 Component Rotation Sketch C (Top View) Component lateral movement Sketch B (Top View) SSOT-8 Reel Configuration: Figur e 4.0 Component Rotation W1 Measured at Hub Dim A Max Dim A max See detail AA Dim N 7" Diameter Option B Min Dim C See detail AA W3 13" Diameter Option Dim D min W2 max Measured at Hub DETAIL AA Dimensions are in inches and millimeters Tape Size Reel Option Dim A Dim B Dim C Dim D Dim N Dim W1 Dim W2 Dim W3 (LSL-USL) 12mm 7" Dia 7.00 177.8 0.059 1.5 512 +0.020/-0.008 13 +0.5/-0.2 0.795 20.2 5.906 150 0.488 +0.078/-0.000 12.4 +2/0 0.724 18.4 0.469 – 0.606 11.9 – 15.4 12mm 13" Dia 13.00 330 0.059 1.5 512 +0.020/-0.008 13 +0.5/-0.2 0.795 20.2 7.00 178 0.488 +0.078/-0.000 12.4 +2/0 0.724 18.4 0.469 – 0.606 11.9 – 15.4 1998 Fairchild Semiconductor Corporation July 1999, Rev. C SuperSOTTM-8 Tape and Reel Data and Package Dimensions, continued SuperSOT-8 (FS PKG Code 34, 35) 1:1 Scale 1:1 on letter size paper Di mensions shown below are in: inches [millimeters] Part Weight per unit (gram): 0.0416 September 1998, Rev. A TRADEMARKS The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ISOPLANAR™ MICROWIRE™ POP™ PowerTrench™ QFET™ QS™ Quiet Series™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 ACEx™ CoolFET™ CROSSVOLT™ E2CMOSTM FACT™ FACT Quiet Series™ FAST® FASTr™ GTO™ HiSeC™ TinyLogic™ UHC™ VCX™ DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. LIFE SUPPORT POLICY FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: 1. Life support devices or systems are devices or 2. A critical component is any component of a life support device or system whose failure to perform can systems which, (a) are intended for surgical implant into be reasonably expected to cause the failure of the life the body, or (b) support or sustain life, or (c) whose support device or system, or to affect its safety or failure to perform when properly used in accordance with instructions for use provided in the labeling, can be effectiveness. reasonably expected to result in significant injury to the user. PRODUCT STATUS DEFINITIONS Definition of Terms Datasheet Identification Product Status Definition Advance Information Formative or In Design This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. Preliminary First Production This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. No Identification Needed Full Production This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. Obsolete Not In Production This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.