B 781/329.4700 781/461.3113 AD570* PRODUCT PAGE QUICK LINKS Last Content Update: 02/23/2017 COMPARABLE PARTS DESIGN RESOURCES View a parametric search of comparable parts. • AD570 Material Declaration • PCN-PDN Information DOCUMENTATION • Quality And Reliability Application Notes • Symbols and Footprints • AN-271: Build Precise S/H Amps for Fast 12-Bit ADCs • AN-348: Avoiding Passive-Component Pitfalls DISCUSSIONS Data Sheet View all AD570 EngineerZone Discussions. • AD570: Complete 8-Bit A-to-D Converter Datasheet SAMPLE AND BUY REFERENCE MATERIALS Visit the product page to see pricing options. Technical Articles • MS-2210: Designing Power Supplies for High Speed ADC TECHNICAL SUPPORT Submit a technical question or find your regional support number. DOCUMENT FEEDBACK Submit feedback for this data sheet. This page is dynamically generated by Analog Devices, Inc., and inserted into this data sheet. A dynamic change to the content on this page will not trigger a change to either the revision number or the content of the product data sheet. This dynamic page may be frequently modified. (TA = +258C, V+ = +5 V, V– = –12 V or –15 V, all voltages measured with respect to AD570–SPECIFICATIONS digital common, unless otherwise noted) Model Min AD570J Typ Max Min AD570S Typ Max Units RESOLUTION1 8 8 Bits RELATIVE ACCURACY TMIN to TMAX 61/2 61/2 LSB LSB ±2 FULL-SCALE CALIBRATION ±2 LSB UNIPOLAR OFFSET 61/2 61/2 LSB BIPOLAR OFFSET 61/2 61/2 LSB DIFFERENTIAL NONLINEAIRTY TMIN to TMAX 8 TEMPERATURE RANGE 0 Bits 8 +125 °C 61 61 62 61 61 62 LSB LSB LSB 62 62 LSB 62 LSB 7.0 kΩ +10 +5 V V +70 TEMPERATURE COEFFICIENTS Unipolar Offset Bipolar Offset Full-Scale Calibration POWER SUPPLY REJECTION TTL Positive Supply +4.5 V ≤ V + ≤ +5.5 V Negative Supply –16.0 V ≤ V – ≤ –13.5 V –55 62 ANALOG INPUT IMPEDANCE 3.0 ANALOG INPUT RANGES Unipolar Bipolar 0 –5 OUTPUT CODING Unipolar Bipolar Positive True Binary Positive True Offset Binary Positive True Binary Positive True Offset Binary 3.2 3.2 LOGIC OUTPUT Output Sink Current (VOUT = 0.4 V max, TMIN to TMAX) Output Source Current (VOUT = 2.4 V max, TMIN to TMAX) Output Leakage LOGIC INPUTS Input Current Logic “1” Logic “0” 5.0 0.5 7.0 3.0 +10 +5 0 –5 640 5.0 mA 0.5 640 mA µA 0.8 µA V V CONVERSION TIME 15 25 40 15 25 40 µs POWER SUPPLY V+ V– +4.5 –12.0 +5.0 –15 +7.0 –16.5 +4.5 –12.0 +5.0 –15 +7.0 –16.5 V V 7 9 15 15 7 9 15 15 mA mA OPERATING CURRENT V+ V– PACKAGE OPTION2 Ceramic DIP (D-18) 6100 2.0 6100 2.0 0.8 AD570JD AD570SD NOTES 1 The AD570 is a selected version of the AD571 10-bit A-to-D converter. Only TTL logic inputs should be connected to Pins 1 and 18 (or no connection made) or damage may result. 2 For details on grade package offerings for SD-grade in accorance with MIL-STD-883, refer to Analog Devices’ Military Products databook or current /883 data sheet. Specifications subject to change without notice. Specifications shown in boldface are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels. All min and max specifications are guaranteed, although only those shown in boldface are tested on all production units. –2– REV. B AD570 ABSOLUTE MAXIMUM RATINGS signal, an input current will be generated which exactly matches the DAC output with all bits on. (The input resistor is trimmed slightly low to facilitate user trimming, as discussed on the next page.) V+ to Digital Common . . . . . . . . . . . . . . . . . . . . . 0 V to +7 V V– to Digital Common . . . . . . . . . . . . . . . . . . 0 V to –16.5 V Analog Common to Digital Common . . . . . . . . . . . . . . . ± 1 V Analog Input to Analog Common . . . . . . . . . . . . . . . . . ± 15 V Control Inputs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 0 V to V+ Digital Outputs (Blank Mode) . . . . . . . . . . . . . . . . . . 0 V to V+ Power Dissipation. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 800 mW POWER SUPPLY SELECTION The AD570 is designed and specified for optimum performance using a +5 V and –15 V supply. The supply current drawn by the device is a function of the operating mode (BLANK or CONVERT), as given on the specification page. The supply currents change only moderately over temperature as shown in Figure 2, and do not change significantly with changes in V– from –10.8 volts to –16 volts. CIRCUIT DESCRIPTION The AD570 is a complete 8-bit A/D converter which requires no external components to provide the complete successiveapproximation analog-to-digital conversion function. A block diagram of the AD570 is shown on last page. Upon receipt of the CONVERT command, the internal 8-bit current output DAC is sequenced by the I2L successive-approximation register (SAR) from its most-significant bit (MSB) to least-significant bit (LSB) to provide an output current which accurately balances the input signal current through the 5 kΩ input resistor. The comparator determines whether the addition of each successively-weighted bit current causes the DAC current sum to be greater or less than the input current; if the sum is less the bit is left on, if more, the bit is turned off. After testing all the bits, the SAR contains a 8-bit binary code which accurately represents the input signal to within ± 1/2 LSB (0.20%). Upon completion of the sequence, the DATA READY signal goes low, and the bit output lines become active high or low depending on the code in the SAR. When the BLANK and CONVERT line is brought high, the output buffers again go “open”, and the SAR is prepared for another conversion cycle. Figure 2. AD570 Power Supply Current vs. Temperature The temperature compensated buried Zener reference provides the primary voltage reference to the DAC and guarantees excellent stability with both time and temperature. The bipolar offset input controls a switch which allows the positive bipolar offset current (exactly equal to the value of the MSB less 1/2 LSB) BIT 2 BIT 3 BIT 4 BIT 5 BIT 6 BIT 7 CONNECTING THE AD570 FOR STANDARD OPERATION The AD570 contains all the active components required to perform a complete A/D conversion. Thus, for most situations, all that is necessary is to connect the power supply (+5 V and –15 V), the analog input, and the conversion start signal. But, there are some features and special connections which should be considered for achieving optimum performance. The functional pinout is shown in Figure 3. BIT 8 LSB BIT 1 MSB V+ BLANK & CONV DATA READY 0.120 DIGITAL COMMON BIPOLAR OFFSET CONTROL V– ANALOG COMMON ANALOG IN 0.151 THE AD570 IS ALSO AVAILABLE IN A LASER-TRIMMED PASSIVATED CHIP FORM. CONSULT CHIP CATALOG FOR APPLICATION PARTICULARS. FIGURE 3 SHOWS THE CHIP METALLIZATION LAYOUT AND BONDING PADS. Figure 1. Chip Bonding Diagram to be injected into the summing (+) node of the comparator to offset the DAC output. Thus the nominal 0 V to +10 V unipolar input range becomes a –5 V to +5 V range. The 5 kΩ thinfilm input resistor is trimmed so that with a full-scale input REV. B Figure 3. AD570 Pin Connections –3– AD570 FULL-SCALE CALIBRATION The 5 kΩ thin-film input resistor is laser trimmed to produce a current which matches the full-scale current of the internal DAC—plus about 0.3%—when a full-scale analog input voltage of 9.961 volts (10 volts—1 LSB) is applied at the input. The input resistor is trimmed in this way so that if a fine trimming potentiometer is inserted in series with the input signal, the input current at the full-scale input voltage can be trimmed down to match the DAC full-scale current as precisely as desired. However, for many applications the nominal 9.961 volt full scale can be achieved to sufficient accuracy by simply inserting a 15 Ω resistor in series with the analog input to Pin 13. Typical full-scale calibration error will then be about ± 2 LSB or ± 0.8%. If a more precise calibration is desired, a 200 Ω trimmer should be used instead. Set the analog input at 9.961 volts, and set the trimmer so that the output code is just at the transition between 11111110 and 11111111. Each LSB will then have a weight of 39.06 mV. If a nominal full scale of 10.24 volts is desired (which makes the LSB have a value of exactly 40.00 mV), a 50 Ω resistor in series with a 200 Ω trimmer (or a 500 Ω trimmer with good resolution) should be used. Of course, larger fullscale ranges can be arranged by using a larger input resistor, but linearity and full-scale temperature coefficient may be compromised if the external resistor becomes a sizable percentage of 5 kΩ. Figure 5. Bipolar Offset Controlled by Logic Gate Gate Output = 1: Unipolar 0 V–10 V Input Range Gate Output = 0: Bipolar ± 5 V Input Range COMMON-MODE RANGE The AD570 provides separate analog and digital common connections. The circuit will operate properly with as much as ± 200 mV of common-mode range between the two commons. This permits more flexible control of system common bussing and digital and analog returns. BIPOLAR OPERATION In normal operation the analog common terminal may generate transient currents of up to 2 mA during a conversion. In addition, a static current of about 2 mA will flow into analog common in the unipolar mode after a conversion is complete. An additional 1 mA will flow in during a blank interval with zero analog input. The analog common current will be modulated by the variations in input signal. The standard unipolar 0 V to +10 V range is obtained by shorting the bipolar offset control pin to digital common. If the pin is left open, the bipolar offset current will be switched into the comparator summing node, giving a –5 V to +5 V range with an The absolute maximum differential voltage rating between the two commons is ± 1 volt. We recommend that a parallel pair of back-to-back protection diodes can be connected as shown in Figure 6 if they are not connected locally. Figure 4. Standard AD570 Connections offset binary output code. (–5.00 volts in will give a 8-bit code of 00000000; an input of 0.00 volts results in an output code of 10000000 and 4.96 volts at the input yields the 11111111 code.) The bipolar offset control input is not directly TTL compatible, but a TTL interface for logic control can be constructed as shown in Figure 5. Figure 6. Differential Common Voltage Protection –4– REV. B AD570 ZERO OFFSET The apparent zero point of the AD570 can be adjusted by inserting an offset voltage between the analog common of the device and the actual signal return or signal common. Figure 7 illustrates two methods of providing this offset. Figure 7a shows how the converter zero may be offset by up to ± 3 bits to correct the device initial offset and/or input signal offsets. As shown, the circuit gives approximately symmetrical adjustment in unipolar mode. In bipolar mode R2 should be omitted to obtain a symmetrical range. Figure 7a. Figure 8. AD570 Transfer Curve—Unipolar Operation (Approximate Bit Weights Shown for Illustration, Nominal Bit Weights , 36.1 mV) NOTE: During a conversion transient currents from the analog common terminal will disturb the offset voltage. Capacitive decoupling should not be used around the offset network. These transients will settle as appropriate during a conversion. Capacitive decoupling will “pump up” and fail to settle resulting in conversion errors. Power supply decoupling which returns to analog signal common should go to the signal input side of the resistive offset network. Figure 7b. Figure 8 shows the nominal transfer curve near zero for an AD570 in unipolar mode. The code transitions are at the edges of the nominal bit weights. In some applications it will be preferable to offset the code transitions so that they fall between the nominal bit weights, as shown in the offset characteristics. This offset can easily be accomplished as shown in Figure 7b. CONTROL AND TIMING OF THE AD570 There are several important timing and control features on the AD570 which must be understood precisely to allow optimal interfacing to microprocessor or other types of control systems. All of these features are shown in the timing diagram in Figure 9. The normal standby situation is shown at the left end of the drawing. The BLANK and CONVERT (B & C) line is held high, the output lines will be “open”, and the DATA READY (DR) line will be high. This mode is the lowest power state of the device (typically 150 mW). When the (B & C ) line is brought low, the conversion cycle is initiated; but the DR and data lines do not change state. When the conversion cycle is complete (typically 25 µs), the DR line goes low, and within 500 ns, the data lines become active with the new data. At balance (after a conversion) approximately 2 mA flows into the analog common terminal. A 10 Ω resistor in series with this terminal will result in approximately the desired 1/2 bit offset of the transfer characteristics. The nominal 2 mA analog common current is not closely controlled in manufacture. If high accuracy is required, a 20 Ω potentiometer (connected as a rheostat) can be used as R1. Additional negative offset range may be obtained by using larger values of R1. Of course, if the zero transition point is changed, the full-scale transition point will also move. Thus, if an offset of 1/2 LSB is introduced, full-scale trimming as described on previous page should be done with an analog input of 9.941 volts. REV. B About 1.5 µs after the B & C line is again brought high, the DR line will go high and the data lines will go open. When the B & C line is again brought low, a new conversion will begin. The minimum pulse width for the B & C line to blank previous data and start a new conversion is 2 µs. If the B & C line is brought high during a conversion, the conversion will stop, and –5– AD570 the DR and data lines will not change. If a 2 µs or longer pulse is applied to the B & C line during a conversion, the converter will clear and start a new conversion cycle. Figure 11. Multiplex Mode SAMPLE-HOLD AMPLIFIER CONNECTION TO THE AD570 Many situations in high-speed acquisition systems or digitizing of rapidly changing signals require a sample-hold amplifier (SHA) in front of the A-D converter. The SHA can acquire and hold a signal faster than the converter can perform a conversion. A SHA can also be used to accurately define the exact point in time at which the signal is sampled. For the AD570, a SHA can also serve as a high input impedance buffer. Figure 9. AD570 Timing and Control Sequence CONTROL MODES WITH BLANK AND CONVERT Figure 12 shows the AD570 connected to the AD582 monolithic SHA for high speed signal acquisition. In this configuration, the AD582 will acquire a 10 volt signal in less than 10 µs with a droop rate less than 100 µV/ms. The control signals are arranged so that when the control line goes low, the AD582 is put into the “hold” mode, and the AD570 will begin its conversion cycle. (The AD582 settles to final value well in advance of the The timing sequence of the AD570 discussed above allows the device to be easily operated in a variety of systems with differing control modes. The two most common control modes, the Convert Pulse Mode, and the Multiplex Mode, are illustrated here. Convert Pulse Mode–In this mode, data is present at the output of the converter at all times except when conversion is taking place. Figure 10 illustrates the timing of this mode. The BLANK and CONVERT line is normally low and conversions are triggered by a positive pulse. A typical application for this timing mode is shown in Figure 13, in which µP bus interfacing is easily accomplished with three-state buffers. Multiplex Mode—In this mode the outputs are blanked except when the device is selected for conversion and readout; this timing is shown in Figure 11. A typical AD570 multiplexing application is shown in Figure 14. This operating mode allows multiple AD570 devices to drive common data lines. All BLANK and CONVERT lines are held high to keep the outputs blanked. A single AD570 is selected, its BLANK and CONVERT line is driven low and at the end of conversion, which is indicated by DATA READY going low, the conversion result will be present at the outputs. When this data has been read from the 8-bit bus, BLANK and CONVERT is restored to the blank mode to clear the data bus for other converters. When several AD570s are multiplexed in sequence, a new conversion may be started in one AD570 while data is being read from another. As long as the data is read and the first AD570 is cleared within 15 µs after the start of conversion of the second AD570, no data overlap will occur. Figure 12. Sample-Hold Interface to the AD570 first comparator decision inside the AD570). The DATA READY line is fed back to the other side of the differential input control gate so that the AD582 cannot come out of the “hold” mode during the conversion cycle. At the end of the conversion cycle, the DATA READY line goes low, automatically placing the AD582 back into the sample mode. This feature allows simple control of both the SHA and the A-D converter with a single line. Observe carefully the ground, supply, and bypass capacitor connections between the two devices. The arrangement minimizes ground noise and interference during the conversion cycle to give the most accurate measurements. Figure 10. Convert Pulse Mode –6– REV. B AD570 INTERFACING THE AD570 TO A MICROPROCESSOR BUS INTERFACING WITH A PERIPHERAL INTERFACE CIRCUIT The AD570 can easily be arranged to be driven from standard microprocessor control lines and to present data to any standard microprocessor bus (4-, 8-, 12- or 16-bit) with a minimum of additional control components. The configuration shown in Figure 13 is designed to operate with an 8-bit bus and standard 8080 control signals. An improved technique for interfacing to a µP bus involves the use of special peripheral interfacing circuits (or I/O devices), such as the MC6821 Peripheral Interface Adapter (PIA). Shown in Figure 14 is a straightforward application of a PIA to multiplex up to 10 AD570 circuits. The AD570 has 3-state outputs, hence the data bit outputs can be paralleled, provided that only one converter at a time is permitted to be the active state. The DATA READY output of the AD570 is an open collector with resistor pull-up, thus several DR lines can be wire-ORed to allow indication of the status of the selected device. One of the 8-bit ports of the PIA is programmed as an 8-bit input port. The 8-bits of the second port are programmed as outputs, and along with the 2 control bits (which act as outputs), are used to control the 10 AD570s. When a control line is in the “1” or high state, the ADC will be automatically blanked. That is, its outputs will be in the inactive open state. If a single control line is switched low, its ADC will convert and the outputs will automatically go active when the conversion is complete. The result can then be read from port A. When the next conversion is desired, a different control line can be switched to zero, blanking the previously active port at the same time. Subsequently, this second device can be read by the microprocessor, and soforth. The status lines are wire-ORed in 2 groups and connected to the two remaining control pins. This allows a conversion status check to be made after a convert command, if necessary. The ADCs are divided into two groups to minimize the loading effect of the internal pull-up resistors on the DATA READY buffers. See the MC6821 data sheet for more application detail. The input control circuitry shown is required to ensure that the AD570 receives a sufficiently long B & C input pulse. When the converter is ready to start a new conversion, the B & C line is low, and DR is low. To command a conversion, the start address decode line goes low, followed by WR. The B & C line will now go high, followed about 1.5 µs later by DR. This resets the external flip-flop and brings B & C back to low, which initiates the conversion cycle. At the end of the conversion cycle, the DR line goes low, the data outputs will become active with the new data and the control lines will return to the standby state. The new data will remain active until a new conversion is commanded. The self-pulsing nature of this circuit guarantees a sufficient convert pulse width. This new data can now be presented to the data bus by enabling the three-state buffers when desired. An 8-bit data word is loaded onto the bus when its decoded address goes low and the RD line goes low. Polling the converter to determine if conversion is complete can be done by addressing the Figure 13. Interfacing AD570 to an 8-Bit Bus (8080 Control Structure) gate (shown dotted) which buffers the DR line, if desired. In this configuration, there is no need for additional buffer register storage. The data is stored indefinitely in the, since the B & C line is continually held low. REV. B Figure 14. Multiplexing 10 AD570s Using Single PIA for µ P Interface. No Other Logic Required (6800 Control Structure) –7– AD570 OUTLINE DIMENSIONS 0.005 (0.13) MIN 0.098 (2.49) MAX 18 10 1 9 PIN 1 0.960 (24.38) MAX 0.200 (5.08) MAX 0.200 (5.08) 0.125 (3.18) 0.023 (0.58) 0.014 (0.36) 0.310 (7.87) 0.220 (5.59) 0.060 (1.52) 0.015 (0.38) 0.150 (3.81) MIN 0.100 0.070 (1.78) SEATING PLANE (2.54) 0.030 (0.76) BSC 0.320 (8.13) 0.290 (7.37) 0.015 (0.38) 0.008 (0.20) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 15. 18-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] (D-18) Dimensions shown in inches and (millimeters) ORDERING GUIDE Model 5962-8680201VA AD570JD AD570SD AD570SD/883B Temperature Range −55°C to +125°C 0°C to 70°C −55°C to +125°C −55°C to +125°C Package Description 18-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] 18-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] 18-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] 18-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] Package Option D-18 D-18 D-18 D-18 REVISION HISTORY 4/12—Rev. A to Rev. B Changed V+ Operating Current Maximum Parameter from 10 mA to 15 mA ................................................................................ 2 Updated Outline Dimensions .......................................................... 8 Added Ordering Guide ..................................................................... 8 3/86—Rev. 0 to Rev. A ©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D10741-0-4/12(B) –8– Rev. B