Fairchild FIN24CGFX Userdes low voltage 24-bit bi-directional serializer/deserializer Datasheet

Revised September 2005
FIN24C
PSerDes¥
Low Voltage 24-Bit Bi-Directional Serializer/Deserializer
General Description
The FIN24C P SerDes¥ is a low power Serializer/Deserializer
(SerDes) that can help minimize the cost and power of transferring wide signal paths. Through the use of serialization, the
number of signals transferred from one point to another can be
significantly reduced. Typical reduction is 4:1 to 6:1 for unidirectional paths. For bi-directional operation, using half duplex for
multiple sources, it is possible to increase the signal reduction
to close to 10:1. Through the use of differential signaling, shielding and EMI filters can also be minimized, further reducing the
cost of serialization. The differential signaling is also important
for providing a noise-insensitive signal that can withstand radio
and electrical noise sources. Major reduction in power consumption allows minimal impact on battery life in ultra-portable
applications. A unique word boundary technique assures that
the actual word boundary is identified when the data is deserialized. This guarantees that each word is correctly aligned at the
deserializer on a word by word basis through a unique
sequence of clock and data that is not repeated except at the
word boundary. It is possible to use a single PLL for most applications including bi-directional operation.
Features
O Low power for minimum impact on battery life
• Multiple power-down modes
• AC coupling with DC balance
O 100nA in standby mode
5mA typical operating conditions
O Cable reduction: 25:4 or greater
O Bi-directional operation 50:7 reduction or greater
O Up to 24 bits in either direction
O Up to 20MHz parallel interface operation
O Voltage translation from 1.8V to 3.3V
O Ultra-small and cost-effective packaging
O High ESD protection: !8kV HBM
Applications
O Micro-controller or Pixel interfaces
O Image sensors
O Small displays
LCD, cell phone, digital camera, portable gaming, printer,
PDA, video camera, automotive
Ordering Code:
Order
Number
Package
Number
Package Description
FIN24CGFX
(Preliminary)
BGA042A
Pb-Free 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA), JEDEC MO-195, 3.5mm Wide
FIN24CMLX
MLP040A
Pb-Free 40-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 6mm Square
Pb-Free package per JEDEC J-STD-020B.
BGA and MLP packages available in Tape and Reel only.
PSerDes¥ is a trademark of Fairchild Semiconductor Corporation.
© 2005 Fairchild Semiconductor Corporation
DS500909
www.fairchildsemi.com
FIN24C PSerDes¥ Low Voltage 24-Bit Bi-Directional Serializer/Deserializer
April 2005
FIN24C
Functional Block Diagram
Connection Diagrams
Terminal Assignments for P BGA
Terminal Assignments for MLP
(Top View)
(Top View)
www.fairchildsemi.com
2
FIN24C
MLP Terminal Description
MLP
Terminal
Name
I/O Type
Number of
Terminals
DP[1:20]
I/O
20
LVCMOS Parallel I/O. Direction controlled by DIRI Terminal
DP[21:24]
I or O
4
LVCMOS Parallel Unidirectional Inputs or Outputs Dependent on State of S1, S2
Terminals
Description of Signals
CKREF
IN
1
LVCMOS Clock Input and PLL Reference
STROBE
IN
1
LVCMOS Strobe Signal for Latching Data into the Serializer
CKP
OUT
1
LVCMOS Word Clock Output
DSO / DSI
DSO / DSI
DIFF-I/O
2
CTL Differential Serial I/O Data Signals (Note 1)
CKSI, CKSI
DIFF-IN
2
CTL Differential Deserializer Input Bit Clock
CKSI: Refers to signal pair
CKSO, CKSO
DIFF-OUT
2
CTL Differential Serializer Output Bit Clock
CKSO: Refers to signal pair
DSO: Refers to output signal pair
DSI: Refers to input signal pair
DSO(I): Positive signal of DSO(I) pair
DSO(I): Negative signal of DSO(I) pair
CKSI: Positive signal of CKSI pair
CKSO: Positive signal of CKSO pair
CKSI: Negative signal of CKSI pair
CKSO: Negative signal of CKSO pair
S1
IN
1
S2
IN
1
LVCMOS Mode Selection Pins used to define mode of operation for some
terminals. The control terminals, DP[21:24] can be set as 4 terminals in the same
direction or two in each direction.
DIRI
IN
1
LVCMOS Control Input
Used to control direction of Data Flow
DIRO
OUT
1
LVCMOS Control Output
Inversion of DIRI
VDDP
Supply
1
Power Supply for Parallel I/O and Translation Circuitry
VDDS
Supply
1
Power supply for core circuitry and serial I/O
VDDA
Supply
1
Power Supply for Analog PLL Circuitry
GND
Supply
0
Use Bottom Ground Plane for Ground Signals
Note 1: The DSO/DSI serial port terminals have been arranged such that when one device is rotated 180 degrees with the other device the serial connections will properly align
without the need for any traces or cable signals to cross. Other layout orientations may require that traces or cables cross.
PBGA Terminal Assignments
1
2
3
4
5
6
A
DP[9]
DP[7]
DP[5]
DP[3]
DP[1]
CKREF
B
DP[11]
DP[10]
DP[6]
DP[2]
STROBE
DIRO
C
CKP
DP[12]
DP[8]
DP[4]
CKSO
CKSO
D
DP[13]
DP[14]
VDDP
GND
DSO / DSI
DSO / DSI
E
DP[15]
DP[16]
GND
VDDS
CKSI
CKSI
F
DP[17]
DP[18]
DP[21]
VDDA
S2
DIRI
J
DP[19]
DP[20]
DP[22]
DP[23]
DP[24]
S1
3
www.fairchildsemi.com
FIN24C
Control Logic Circuitry
tion of the device when operating in Modes 1 and 3. When in
Mode 2 the direction is controlled by both the DIRI and
STROBE signals. Table 1 provides a complete description of
the various modes of operation. For unidirectional operation the
DIRI terminal should be hardwired to a valid logic level and the
DIRO terminal should be left floating. For bi-directional operation the DIRO of the master device should be connected to the
DIRI of the slave device.
The FIN24C has 4 signals that are selectable as 2 unidirectional
inputs and 2 unidirectional outputs, or as 4 unidirectional inputs
or 4 unidirectional outputs. These are often used by applications
for control signals. The mode signals S1 and S2 determine the
direction of the DP[21:24] data signals. The 00 state also provides for a power-down state where all functionality of the
device is disabled or reset. The DIRI terminal controls the direc-
TABLE 1. Control Logic Circuitry
Mode
Inputs
Output Device
State
1
na
S2
S1
0
0
0
x
0
x
1
0
na
1
0
1
x
0
1
Des
x
1
0
Ser
2
1
0
0
0
1
Des
0
1
0
1
0
1
1
1
DIRO
(n-1)
3
STROBE DIRI
DIRO
Number
Power-Down State. The device will be powered
down and disabled regardless of all other signals
4-Bit Unidirectional Control Mode. DP[21:24] are outputs.
4-Bit Unidirectional Control Mode. DP[21:24] are inputs.
STROBE and DIRI operate as an RS-Latch to change the
Ser
state of operation.
Des
In general DIRI and Strobe should not be LOW at the
Previous same time.
1
1
x
0
1
Des
2-Bit Unidirectional Control Mode. DP[21:22] are Inputs.
DP[23:24] Outputs
1
1
x
1
0
Ser
2-Bit Unidirectional Control Mode. DP[21:22] are Inputs.
DP[23:24] Outputs
When operating in a bi-directional mode the turn around functionality varies dependent upon the mode of the device. For
Modes 1 and 3 the device asynchronously passes and inverts
the DIRI signal through the device to the DIRO signal. Care
must be taken by the system designer to insure that no contention occurs between the deserializer outputs and the other
devices on this port. Optimally the peripheral device driving the
serializer should be put into a HIGH Impedance state prior to
the DIRI signal being asserted.
When operating the SerDes in pairs not all operating modes are
compatible. Regardless of the mode of operation the serializer
is always sending 24 bits of data and 2 word boundary bits. The
deserializer is always receiving 24 bits of data and 2 word
boundary bits. For some modes of operation not all of the data
bits are valid due to some pins being dedicated inputs or outputs. A value of “0” will be sent in the serial stream for all invalid
data bits.
4-Bit Control Mode: When operating in 4-bit control mode the
master device must be configured as MODE 2.
(S2 = 1, S1 = 0) and the slave device must be configured as MODE 1 (S2 = 0, S1 = 1). When operating in this mode 24 data and control bits can be sent
from the master to the slave and 20 data bits can be
sent from the slave to the master. Unidirectional control signals should be connected to DP[21:24].
When a device with dedicated data outputs turns from a deserializer to a serializer the dedicated outputs will remain at the last
logical value asserted. This value will only change if the device
is once again turned around into a deserializer and the values
are overwritten.
When the device is in Mode 2 (S2 = 1, S1 = 0) the direction of
operation is dependent upon both the STROBE signal and the
DIRI signal. At power-up the mode select signals are both LOW
and the DIRO signal will be the inversion of the DIRI signal.
After power-up the DIRI and STROBE signal should initially
both be HIGH. When STROBE goes LOW the device will be
configured as a serializer and DIRO will be forced LOW. The
device will remain as a serializer until the DIRI signal goes
LOW. When DIRI goes LOW the device will be re-configured as
a deserializer and the DIRO signal will be asserted HIGH.
www.fairchildsemi.com
Description
2-Bit Control Mode: When operating in 2-bit control mode
both devices must be configured in MODE 3
(S2 = S1 = “1”). In this mode of operation 22 bits can
be sent in either direction. When operating in a 2-bit
control mode serialized bits 21 and 22 will appear on
outputs 23 and 24 of the deserializer.
4
of the STROBE signal and then serialized. The serialized data
stream is synchronized and sent source synchronously with a
bit clock with an embedded word boundary. Serialized data is
sent at 26 times the CKREF clock rate. Two additional data bits
are sent that define the word boundary. When operating in this
mode the internal deserializer circuitry is disabled including the
serial clock, serial data input buffers, the bidirectional parallel
outputs and the CKP word clock. The CKP word clock will be
driven HIGH.
Mode 0 is used for powering down and resetting the device.
When both of the mode signals are driven to a LOW state the
PLL and references will be disabled, differential input buffers will
be shut off, differential output buffers will be placed into a HIGH
Impedance state, LVCMOS outputs will be placed into a HIGH
Impedance state and LVCMOS inputs will be driven to a valid
level internally. Additionally all internal circuitry will be reset. The
loss of CKREF state is also enabled to insure that the PLL will
only power-up if there is a valid CKREF signal.
Serializer Operation: (Figure 2)
DIRI equals 1
CKREF does not equal STROBE
In a typical application the device will only change between the
power-down mode and the selected mode of operation. This
allows for system level power-down functionality to be implemented via a single wire for a SerDes pair. The S1 and S2
selection signals that have their operating mode driven to a
“logic 0” should be hardwired to GND. The S1 and S2 signals
that have their operating mode driven to a “logic 1” should be
connected to a system level power-down signal.
If the same signal is not used for CKREF and STROBE, then
the CKREF signal must be run at a higher frequency than the
STROBE rate in order to serialize the data correctly. The actual
serial transfer rate will remain at 26 times the CKREF frequency. A data bit value of zero will be sent when no valid data
is present in the serial bit stream. The operation of the serializer
will otherwise remain the same.
Serializer Operation
The exact frequency that the reference clock needs to run at will
be dependent upon the stability of the CKREF and STROBE
signal. If the source of the CKREF signal implements spread
spectrum technology then the maximum frequency of this
spread spectrum clock should be used in calculating the ratio of
STROBE frequency to the CKREF frequency. Similarly if the
STROBE signal has significant cycle-to-cycle variation then the
maximum cycle-to-cycle time needs to be factored into the
selection of the CKREF frequency.
The serializer configuration is described in the following sections. The basic serialization circuitry works essentially identically in these modes, but the actual data and clock streams will
differ depending on if CKREF is the same as the STROBE signal or not. When it is stated that CKREF equals STROBE this
means that the CKREF and STROBE signals are hardwired
together as one signal. When it is stated that CKREF does not
equal STROBE then each signal is distinct and CKREF must be
running at a frequency high enough to avoid any loss of data
condition. CKREF must never be a lower frequency than
STROBE.
Serializer Operation: (Figure 3)
DIRI equals 1
No CKREF
Serializer Operation: (Figure 1)
DIRI equals 1
CKREF equals STROBE
A third method of serialization can be done by providing a free
running bit clock on the CKSI signal. This mode is enabled by
grounding the CKREF signal and driving the DIRI signal HIGH.
The PLL must receive a stable CKREF signal in order to
achieve lock prior to any valid data being sent. The CKREF signal can be used as the data STROBE signal provided that data
can be ignored during the PLL lock phase.
At power-up the device is configured to accept a serialization
clock from CKSI. If a CKREF is received then the device will
enable the CKREF serialization mode. The device will remain in
this mode even if CKREF is stopped. To re-enable this mode
the device must be powered down and then powered back up
with “logic 0” on CKREF.
Once the PLL is stable and locked the device can begin to capture and serialize data. Data will be captured on the rising edge
5
www.fairchildsemi.com
FIN24C
Power-Down Mode: (Mode 0)
FIN24C
FIGURE 1. Serializer Timing Diagram (CKREF equals STROBE)
FIGURE 2. Serializer Timing Diagram (CKREF does not equal STROBE)
FIGURE 3. Serializer Timing Diagram Using Provided Bit Clock (No CKREF)
www.fairchildsemi.com
6
The rising edge of CKP will go HIGH approximately 13 bit times
after CKP goes LOW. When no embedded word boundary
occurs then no pulse on CKP will be generated and CKP will
remain HIGH.
The operation of the deserializer is only dependent upon the
data received on the DSI data signal pair and the CKSI clock
signal pair. The following two sections describe the operation of
the deserializer under two distinct serializer source conditions.
References to the CKREF and STROBE signals refer to the signals associated with the serializer device used in generating the
serial data and clock signals that are inputs to the deserializer.
.
Deserializer Operation:
DIRI equals 0
(Serializer Source: CKREF does not equal STROBE)
When operating in this mode the internal serializer circuitry is
disabled including the parallel data input buffers. If there is a
CKREF signal provided then the CKSO serial clock will continue
to transmit bit clocks. Upon device power-up (S1 or S2 = 1) all
deserializer output data pins will be driven low until valid data is
passed through the deserializer.
The logical operation of the deserializer remains the same
regardless of if the CKREF is equal in frequency to the
STROBE or at a higher frequency than the STROBE. The
actual serial data stream presented to the deserializer will however be different because it will have non-valid data bits sent
between words. The duty cycle of CKP will vary based on the
ratio of the frequency of the CKREF signal to the STROBE signal. The frequency of the CKP signal will be equal to the
STROBE frequency. The falling edge of CKP will occur 6 bit
times after the data transition. The LOW time of the CKP signal
will be equal to ½ (13 bit times) of the CKREF period. The CKP
HIGH time will be equal to STROBE period ½ of the CKREF
period. Figure 5 is representative of a waveform that could be
seen when CKREF is not equal to STROBE. If CKREF was significantly faster then additional non-valid data bits would occur
between data words.
Deserializer Operation:
DIRI equals 0
(Serializer Source: CKREF equals STROBE)
When the DIRI signal is asserted LOW the device will be configured as a deserializer. Data will be captured on the serial port
and deserialized through use of the bit clock sent with the data.
The word boundary is defined in the actual clock and data signal. Parallel data will be generated at the time the word boundary is detected. The falling edge of CKP will occur
approximately 6 bit times after the next falling edge of CKSI.
FIGURE 4. Deserializer Timing Diagram
(Serializer Source: CKREF equals STROBE)
FIGURE 5. Deserializer Timing Diagram
(Serializer Source: CKREF does not equal STROBE)
7
www.fairchildsemi.com
FIN24C
Deserializer Operation Mode
FIN24C
Embedded Word Clock Operation
boundary bits added. Note that a 24-bit word will be extended to
26 bits during serial transmission. Bit 25 and Bit 26 are defined
with-respect-to Bit 24. Bit 25 will always be the inverse of Bit 24
and Bit 26 will always be the same as Bit 24. This insures that a
“0” o “1” and a “1” o “0” transition will always occur during the
embedded word phase where CKSO is HIGH.
The FIN24C sends and receives serial data source synchronously with a bit clock. The bit clock has been modified to create
a word boundary at the end of each data word. The word
boundary has been implemented by skipping a LOW clock
pulse. This appears in the serial clock stream as three consecutive bit times where signal CKSO remains HIGH.
The serializer generates the word boundary data bits and the
boundary clock condition and embeds them into the serial data
stream. The deserializer looks for the end of the word boundary
condition to capture and transfer the data to the parallel port.
The deserializer only uses the embedded word boundary information to find and capture the data. These boundary bits are
then stripped prior to the word being sent out of the parallel port.
In order to implement this sort of scheme two extra data bits are
required. During the word boundary phase the data will toggle
either HIGH-then-LOW or LOW-then-HIGH dependent upon the
last bit of the actual data word. Table 2 provides some examples
showing the actual data word and the data word with the word
TABLE 2. Word Boundary Data Bits
24-Bit Data Words
Hex
24-Bit Data Word with Word Boundary
Binary
FFFFFFh 1111 1111 1111 1111 1111 1111b
Hex
Binary
2FFFFFFh 10 1111 1111 1111 1111 1111 1111b
555555h
0101 0101 0101 0101 01010 0101b 1555555h 01 0101 0101 0101 0101 0101 0101b
xxxxxxh
0xxx xxxx xxxx xxxx xxxx xxxxb
1xxxxxxh
01 0xxx xxxx xxxx xxxx xxxx xxxxb
xxxxxxh
1xxx xxxx xxxx xxxx xxxx xxxxb
2xxxxxxh
10 1xxx xxxx xxxx xxxx xxxx xxxxb
LVCMOS Data I/O (Figure 6)
Differential I/O Circuitry (Figure 7)
The LVCMOS input buffers have a nominal threshold value
equal to ½ of VDDP. The input buffers are only operational when
the device is operating as a serializer. When the device is operating as a deserializer the inputs are gated off to conserve
power.
The FIN24C employs FSC proprietary CTL I/O technology. CTL
is a low power, low EMI differential swing I/O technology. The
CTL output driver generates a constant output source and sink
current. The CTL input receiver senses the current difference
and direction from the corresponding output buffer to which it is
connected. This differs from LVDS which uses a constant current source output but a voltage sense receiver. Like LVDS an
input source termination resistor is required to properly terminate the transmission line. The FIN24C device incorporates an
internal termination resistor on the CKSI receiver and a gated
internal termination resistor on the DS input receiver. The gated
termination resistor insures proper termination regardless of
direction of data flow. The relative greater sensitivity of the current sense receiver of CTL allows it to work at much lower current drive and correspondingly a much lower voltage.
The LVCMOS 3-STATE output buffers are rated for a source/
sink current of 2mAs at 1.8V. The outputs are active when the
DIRI signal is asserted LOW. When the DIRI signal is asserted
HIGH the bi-directional LVCMOS I/Os will be in a HIGH-Z state.
Under purely capacitive load conditions the output will swing
between GND and VDDP.
Unused LVCMOS input buffers must be tied off to either a valid
logic LOW or a valid logic HIGH level to prevent static current
draw due to a floating input. Unused LVCMOS outputs should
be left floating. Unused bidirectional pins should be connected
to GND through a high value resistor. If a FIN24C devices is
configured as an unidirectional serializer then unused data I/O
can be treated as unused inputs. If the FIN24C is hardwired as
a deserializer then unused date I/O can be treated as unused
outputs.
During power-down mode the differential inputs will be disabled
and powered down and the differential outputs will be placed in
a HIGH-Z state. CTL inputs have an inherent failsafe capability
that supports floating inputs. When the CKSI input pair of the
serializer is unused it can reliably be left floating. Alternately
both of the inputs can be connected to ground. CTL inputs
should never be connected to VDD. When the CKSO output of
the deserializer is unused it should be allowed to float.
FIGURE 7. Bi-Directional Differential I/O Circuitry
FIGURE 6. LVCMOS I/O
www.fairchildsemi.com
8
The CKREF input signal is used to provide a reference to the
PLL. The PLL will generate internal timing signals capable of
transferring data at 26 times the incoming CKREF signal. The
output of the PLL is a Bit Clock that is sent with the serial data
stream.
An alternate way of powering down the PLL is by stopping the
CKREF signal either HIGH or LOW. Internal circuitry detects the
lack of transitions and shuts the PLL and serial I/O down. Internal references will not however be disabled allowing for the PLL
to power-up and re-lock in a lesser number of clock cycles than
when exiting Mode 0. When a transition is seen on the CKREF
signal the PLL will once again be reactivated.
There are two ways to disable the PLL. The PLL can be disabled by entering the Mode 0 state (S1 = S2 = 0). The PLL will
disable immediately upon detecting a LOW on both the S1 and
S2 signals. Any of the other modes are entered by asserting
either S1 or S2 HIGH and by providing a CKREF signal the PLL
will power-up and go through a lock sequence. One must wait
the specified number of clock cycles prior to capturing valid data
Application Mode Diagrams
MODE equals 3: Unidirectional Data Transfer
FIGURE 8. Simplified Block Diagram for Unidirectional Serializer and Deserializer
Figure 8 shows the basic operation diagram when a pair of SerDes is configured in an unidirectional operation mode.
Slave Operation: The device will...
Master Operation: The device will... (Please refer to Figure 8)
1. Be configured as a deserializer at power-up based on the
value of the DIRI signal.
1. Be configured as a serializer at power-up based on the value
of the DIRI signal.
2. Accept an embedded word boundary bit clock on CKSI.
2. Accept CKREF_M word clock and generate a bit clock with
embedded word boundary. This bit clock will be sent to the
slave device through the CKSO port.
3. Deserialize the DS Data stream using the CKSI input clock.
4. Write parallel data onto the DP_S port and generate the
CKP_S. CKP_S will only be generated when a valid data
word occurs.
3. Receive parallel data on the rising edge of STROBE_M.
4. Generate and transmit serialized data on the DS signals
which is source synchronous with CKSO.
5. Generate an embedded word clock for each strobe signal.
9
www.fairchildsemi.com
FIN24C
into the parallel port. When the P SerDes chipset transitions from
a power down state (S1, S2 = 0, 0) to a powered state (example
S1, S2 = 1, 1), CKP on the deserializer will transition LOW for a
short duration, and will return HIGH. Following this, the signal
level of the deserializer at CKP will correspond to the serializer
signal levels.
PLL Circuitry
FIN24C
FIGURE 9. 24-Bit Unidirectional Serializer and Deserializer
FIGURE 10. Unidirectional Control, Bidirectional Data Interface
www.fairchildsemi.com
10
Recommended Operating Conditions
Supply Voltage (VDDP)
0.5V to 4.6V
ALL Input/Output Voltage
0.5V to 4.6V
LVDS Output Short Circuit Duration
Continuous
Storage Temperature Range (TSTG)
65qC to 150qC
Maximum Junction Temperature (TJ)
Supply Voltage (VDDA, VDDS)
2.5V to 2.9V
Supply Voltage (VDDP)
1.65V to 3.6V
30qC to 70qC
Operating Temperature (TA) (Note 2)
Supply Noise Voltage (VDDA-PP)
150qC
100 mVP-P
Lead Temperature (TL)
260qC
(Soldering, 4 seconds)
ESD Rating
Human Body Model, 1.5K:, 100pF
All Pins
!2kV
CKSO, CKSI, DSO to GND
!8kV
Machine Model, 0:, 200pF
Note 2: Absolute maximum ratings are DC values beyond which the device may be
damaged or have its useful life impaired. The datasheet specifications should be met,
without exception, to ensure that the system design is reliable over its power supply,
temperature, and output/input loading variables. Fairchild does not recommend operation outside datasheet specifications.
!200V
DC Electrical Characteristics Over supply voltage and operating temperature ranges, unless otherwise specified.
Min
Symbol
Parameter
Typ
Max
Test Conditions
Unit
(Note 3)
LVCMOS I/O
VIH
Input High Voltage
0.65 x VDDP
VDDP
VIL
Input Low Voltage
GND
0.35 x VDDP
VOH
Output High Voltage
V
VDDP = 3.3 r 0.3
IOH = 2.0 mA
VDDP = 2.5 r 0.2
0.75 x VDDP
V
VDDP = 1.8 r 0.15
VOL
VDDP = 3.3 r 0.3
Output Low Voltage
VDDP = 2.5 r 0.2
IOL = 2.0 mA
0.25 x VDDP
V
5.0
PA
VDDP = 1.8 r 0.15
IIN
Input Current
5.0
VIN = 0V to 3.6V
DIFFERENTIAL I/O
IODH
Output HIGH Source Current
VOS = 1.0V, Figure 11
1.75
IODL
Output LOW Sink Current
VOS = 1.0V, Figure 11
0.95
mA
IOZ
Disabled Output Leakage Current
CKSO, DSO = 0V to VDDS, S2 = S1 = 0V
r0.1
r5.0
PA
IIZ
Disabled Input Leakage Current
CKSI, DSI = 0V to VDDS, S2 = S1 = 0V
r0.1
r5.0
PA
VICM
Input Common Mode Range
VDDS = 2.775 r 5%
VGO
Input Voltage Ground Off-set
see Figure 12
mA
VGO 0.80
V
0
V
Relative to Driver (Note 4)
RTRM
RTRM
CKSI Internal Receiver
VID = 50mV, VIC = 925mV, DIRI = 0
Termination Resistor
| CKSI - CKSI | = VID
DSI Internal Receiver
VID = 50mV, VIC = 925mV, DIRI = 0
Termination Resistor
| DSI - DSI | = VID
80.0
100
120
:
80.0
100
120
:
Note 3: Typical Values are given for VDD = 2.775V and TA = 25qC. Positive current values refer to the current flowing into device and negative values means current flowing out
of pins. Voltage are referenced to GROUND unless otherwise specified (except 'VOD and VOD).
Note 4: VGO is the difference in device ground levels between the CTL Driver and the CTL Receiver.
11
www.fairchildsemi.com
FIN24C
Absolute Maximum Ratings(Note 2)
FIN24C
Power Supply Currents
Symbol
IDDA1
IDDA2
IDDS1
Parameter
Test Conditions
Min
VDDA Serializer Static
All DPI and Control Inputs at 0V or VDDP,
Supply Current
NO CKREF, S2 = 0, S1 = 1, DIRI = 1
VDDA Deserializer Static
All DPI and Control Inputs at 0 or VDDP,
Supply Current
NO CKREF, S2 = 0, S1 = 1, DIRI = 1
VDDS Serializer Static
All DPI and Control Inputs at 0V or VDDP,
Supply Current
NO CKREF, S2 = 0, S1 = 1, DIRI = 1
VDDS Deserializer Static
All DPI and Control Inputs at 0V or VDDP,
Supply Current
NO CKREF, S2 = 0, S1 = 1, DIRI = 0
Typ
Max
Units
450
PA
550
PA
4.0
mA
IDD_PD
VDD Power-Down Supply Current
IDD_PD = IDDA IDDS IDDP
IDD_SER1
IDD_DES1
IDD_SER2
www.fairchildsemi.com
S1 = S2 = 0, All Inputs at GND or VDDP
26:1 Dynamic Serializer
CKREF = STROBE
Power Supply Current
DIRI = H
IDD_SER1 = IDDA IDDS IDDP
See Figure 13
1:26 Dynamic Deserializer
CKREF = STROBE
Power Supply Current
DIRI = L
IDD_DES1 = IDDA IDDS IDDP
See Figure 13
4.5
0.1
10MHz
11.0
20MHz
16.0
10MHz
7.5
20MHz
10.0
10 MHz
10.0
15 MHz
12.0
uA
mA
mA
26:1 Dynamic Serializer
NO CKREF, STROBE Active
Power Supply Current
CKSI = 15x Strobe Rate
IDD_SER2 = IDDA IDDS IDDP
DIRI = H (see Figure 13)
12
mA
Min
Symbol
Parameter
Typ
Max
Test Conditions
Units
(Note 5)
Serializer Input Operating Conditions
tTCP
CKREF Clock Period
fREF
CKREF Frequency Relative
CKREF
to Strobe Frequency
does not equal STROBE
(10 MHz - 20 MHz)
See Figure 17
50.0
T
1.1 *fST
100
ns
20.0
MHz
tCPWH
CKREF Clock High Time
0.2
0.5
tCPWL
CKREF Clock Low Time
0.2
0.5
tCLKT
LVCMOS Input Transition Time
tSPWH
STROBE Pulse Width HIGH/LOW
See Figure 17
(T x 4)/26
(T x 22)/26
ns
fMAX
Maximum Serial Data Rate
CKREF x 26
260
520
Mb/s
tSTC
DP(n) Setup to STROBE
DIRI = 1
2.5
tHTC
DP(n) Hold to STROBE
see Figure 6 (f = 5MHz)
2.0
fREF
CKREF Frequency Relative to Strobe Frequency CKREF Does Not Equal STROBE
See Figure 17
T
T
90.0
ns
ns
ns
1.1 x fSTROBE
20.0
MHz
33a 1.5
35a 6.5
ns
50.0
250
ps
Serializer AC Electrical Characteristics
tTCCD
tSPOS
Transmitter Clock Input to
See Figure 20, DIRI = 1,
Clock Output Delay
CKREF = STROBE
CKSO Position Relative to DS
See Figure 23, (Note 6)
PLL AC Electrical Characteristics
tTPLLS0
Serializer Phase Lock Loop Stabilization Time
See Figure 19
200
Ps
tTPLLD0
PLL Disable Time Loss of Clock
See Figure 24
30.0
Ps
tTPLLD1
PLL Power-Down Time
See Figure 25, (Note 7)
20.0
ns
Deserializer Input Operation Conditions
tS_DS
Serial Port Setup Time, DS-to-CKSI
see Figure 22, (Note 8)
1.4
ns
tH_DS
Serial Port Hold Time, DS-to-CKS
see Figure 22, (Note 8)
250
ps
Deserializer AC Electrical Characteristics
tRCOP
Deserializer Clock Output (CKP OUT) Period
see Figure 18
500
ns
tRCOL
CKP OUT Low Time
13a-3
13a3
ns
tRCOH
CKP OUT High Time
see Figure 18 (Rising Edge Strobe)
Serializer Source STROBE = CKREF
Where a = (1/f)/26 (Note 9)
50.0
T
13a-3
13a3
ns
tPDV
Data Valid to CKP LOW
see Figure 18 (Rising Edge Strobe)
8a-6
8a1
ns
Where a = (1/f)/26 (Note 9)
tROLH
Output Rise Time (20% to 80%)
CL = 5 pF
2.5
ns
tROHL
Output Fall time (80% to 20%)
see Figure 15
2.5
ns
Note 5: Typical Values are given for VDD = 2.775V and TA = 25qC. Positive current values refer to the current flowing into device and negative values means current flowing out
of pins. Voltage are referenced to GROUND unless otherwise specified (except 'VOD and VOD).
Note 6: Skew is measured from either the rising or falling edge of CKSO clock to the rising or falling edge of data (DSO). Signals are edge aligned. Both outputs should have identical load conditions for this test to be valid.
Note 7: The power-down time is a function of the CKREF frequency prior to CKREF being stopped HIGH or LOW and the state of the S1/S2 mode pins. The specific number of
clock cycles required for the PLL to be disabled will vary dependent upon the operating mode of the device.
Note 8: Signals are transmitted from the serializer source synchronously. Note that in some cases data is transmitted when the clock remains at a high state. Skew should only be
measured when data and clock are transitioning at the same time. Total measured input skew would be a combination of output skew from the serializer, load variations and ISI
and jitter effects.
Note 9: Rising edge of CKP will appear approximately 13 bit times after the falling edge of the CKP output. Falling edge of CKP will occur approximately 8 bit times after a data
transition or 6 bit times after the first falling edge of CSKO. Variation of the data with respect to the CKP signal is due to internal propagation delay differences of the data and CKP
path and propagation delay differences on the various data pins. Note that if the CKREF is not equal to STROBE for the serializer then the CKP signal will not maintain a 50% duty
cycle. The low time of the CKP will remain 13 bit times.
13
www.fairchildsemi.com
FIN24C
AC Electrical Characteristics Over supply voltage and operating temperature ranges, unless otherwise specified.
FIN24C
Control Logic Timing Controls
Symbol
Parameter
tPHL_DIR,
Propagation Delay
tPLH_DIR
DIRI-to-DIRO
Test Conditions
Min
Max
Units
DIRI LOW-to-HIGH or HIGH-to-LOW
17.0
ns
DIRI LOW-to-HIGH
25.0
ns
DIRI HIGH-to-LOW
25.0
ns
25.0
ns
2.0
Ps
25.0
ns
65.0
ns
tPLZ,
Propagation Delay
tPHZ
DIRI-to-DP
tPZL,
Propagation Delay
tPZH
DIRI-to-DP
tPLZ,
Deserializer Disable Time:
DIRI = 0,
tPHZ
S0 or S1 to DP
S1(2) = 0 and S2(1) = LOW-to-HIGH
tPZL,
Deserializer Enable Time:
DIRI = 0,
tPZH
S0 or S1 to DP
S1(2) = 0 and S2(1) = LOW-to-HIGH
tPLZ,
Serializer Disable Time:
DIRI = 1,
tPHZ
S0 or S1 to CKSO, DS
S1(2) = 0 and S2(1) = HIGH-to-LOW Figure 25
tPZL,
Serializer Enable Time:
DIRI = 1,
tPZH
S0 or S1 to CKSO, DS
S1(2) = 0 and S2(1) = LOW-to-HIGH
Typ
Figure 27
(Note 10)
Figure 27
Figure 25
Note 10: Deserializer enable time includes the amount of time required for internal voltage and current references to stabilize. This time is significantly less than the PLL Lock
Time and therefore will not limit overall system startup time.
Capacitance
Symbol
CIN
CIO
CIO-DIFF
Parameter
Test Conditions
Capacitance of Input Only Signals,
DIRI = 1, S1 = S2 = 0,
CKREF, STROBE, S1, S2, DIRI
VDDP = 2.5V
Capacitance of Parallel Port Pins
DIRI = 1, S1 = S2 = 0,
DP[1:12]
VDDP = 2.5V
Capacitance of Differential I/O Signals
Typ
Max
Units
2.0
pF
2.0
pF
2.0
pF
DIRI = 0, S1 = 0, S2 = 0
VDDP = 2.775V
www.fairchildsemi.com
Min
14
FIN24C
AC Loading and Waveforms
FIGURE 11. Differential CTL Output DC Test Circuit
FIGURE 12. CTL Input Common Mode Test Circuit
Note: The Worst Case test pattern produces a maximum toggling of internal digital circuits, CTL I/O and LVCMOS I/O with the PLL operating at the reference frequency unless
otherwise specified. Maximum power is measured at the maximum VDD values. Minimum values are measured at the minimum VDD values. Typical values are measured at
VDD = 2.775V.
FIGURE 13. “Worst Case” Serializer Test Pattern
FIGURE 15. LVCMOS Output Load and Transition Times
FIGURE 14. CTL Output Load and Transition Times
15
www.fairchildsemi.com
FIN24C
AC Loading and Waveforms
(Continued)
Setup: MODE0 = “0” or “1”, MODE1 = “1”, SER/DES = “1”
FIGURE 17. LVCMOS Clock Parameters
FIGURE 16. Serial Setup and Hold Time
Note: CKREF Signal is free running.
Setup: EN_DES = “1”, CKSI and DSI are valid signals
FIGURE 19. Serializer PLL Lock Time
FIGURE 18. Deserializer Data Valid Window Time
and
Clock Output Parameters
Note: STROBE = CKREF
FIGURE 21. Deserializer Clock Propagation Delay
FIGURE 20. Serializer Clock Propagation Delay
www.fairchildsemi.com
16
FIN24C
AC Loading and Waveforms
(Continued)
Note: Data is typically edge aligned with clock.
FIGURE 22. Differential Input Setup and Hold Times
FIGURE 23. Differential Output Signal Skew
Note: CKREF Signal can be stopped either HIGH or LOW
FIGURE 24. PLL Loss of Clock Disable Time
FIGURE 25. PLL PwrDwn Time
Note: CKREF must be active and PLL must be stable
Note: If S1(2) transitioning then S2(1) must = 0 for test to be valid
FIGURE 26. Serializer Enable and Disable Time
FIGURE 27. Deserializer Enable and Disable Times
17
www.fairchildsemi.com
FIN24C
Tape and Reel Specification
TAPE FORMAT for USS-BGA
Dimensions are in millimeters
Package
A0
B0
D
D1
r0.10 r0.10 r0.05 min
3.5 x 4.5
TBD
TBD
1.55
1.5
E
F
K0
P1
r0.1
r0.1
r0.1
TYP
1.75
5.5
1.1
8.0
P0
P2
TC
T
W
WC
TYP r0/05 TYP r0.005 r0.3 TYP
4.0
2.0
0.3
0.07
12.0
9.3
Note: A0, B0, and K0 dimensions are determined with respect to the EIA/JEDEC RS-481 rotational and lateral movement requirements (see sketches A, B, and C).
Dimensions are in millimeters
Tape
Width
Dia A
Dim B
Dia C
Dia D
Dim N
Dim W1
Dim W2
Dim W3
max
min
0.5/0.2
min
min
2.0/0
max
(LSL - USL)
8
330
1.5
13.0
20.2
178
8.4
14.4
7.9 a 10.4
12
330
1.5
13.0
20.2
178
12.4
18.4
11.9 a 15.4
16
330
1.5
13.0
20.2
178
16.4
22.4
15.9 a 19.4
www.fairchildsemi.com
18
Package
Tape
Number
Cavity
Cover Tape
Designator
Section
Cavities
Status
Status
Leader (Start End)
125 (typ)
Empty
Sealed
MLX
Carrier
3000
Filled
Sealed
Trailer (Hub End)
75 (typ)
Empty
Sealed
MLP Embossed Tape Dimension
19
www.fairchildsemi.com
FIN24C
TAPE FORMAT for MLP
FIN24C
Physical Dimensions inches (millimeters) unless otherwise noted
Pb-Free 42-Ball Ultra Small Scale Ball Grid Array (USS-BGA), JEDEC MO-195, 3.5mm Wide
Package Number BGA042A
www.fairchildsemi.com
20
FIN24C
Physical Dimensions inches (millimeters) unless otherwise noted (Continued)
Pb-Free 40-Terminal Molded Leadless Package (MLP), Quad, JEDEC MO-220, 6mm Square
Package Number MLP040A
21
www.fairchildsemi.com
FIN24C PSerDes¥ Low Voltage 24-Bit Bi-Directional Serializer/Deserializer
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY
ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT
CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
LIFE SUPPORT POLICY
FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES
OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION
As used herein:
provided in the labeling, can be reasonably expected to
result in significant injury to the user.
1. Life support devices or systems are devices or systems
which, (a) are intended for surgical implant into the body, or
2. A critical component is any component of a life support
(b) support or sustain life, or (c) whose failure to perform
device or system whose failure to perform can be reasonwhen properly used in accordance with instructions for use
ably expected to cause the failure of the life support device
or system, or to affect its safety or effectiveness.
PRODUCT STATUS DEFINITIONS
Definition of terms
Datasheet Identification Product Status
Definition
Advance Information
Formative or In Design
This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.
Preliminary
First Production
This datasheet contains preliminary data, and supplementary data will
be published at a later date. Fairchild Semiconductor reserves the right
to make changes at any time without notice in order to improve design.
No Identification Needed
Full Production
This datasheet contains final specifications. Fairchild Semiconductor
reserves the right to make changes at any time without notice in order
to improve design.
Obsolete
Not In Production
This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only.
www.fairchildsemi.com
22
Similar pages