TI1 ISO5500DWR 2.5 a isolated igbt, mosfet gate driver Datasheet

ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
2.5 A Isolated IGBT, MOSFET Gate Driver
Check for Samples: ISO5500
FEATURES
1
•
•
•
•
•
•
•
•
2.5 A Maximum Peak Output Current
Drives IGBTs up to IC = 150 A, VCE = 1200 V
Capacitive Isolated Fault Feedback
CMOS/TTL Compatible Inputs
300 ns Maximum Propagation Delay
Soft IGBT Turn-off
Integrated Fail-safe IGBT Protection
– High VCE (DESAT) Detection
– Under-Voltage Lockout (UVLO) Protection
with Hysteresis
User Configurable Functions
– Inverting, Non-inverting Inputs
– Auto-Reset
– Auto-Shutdown
•
•
•
•
•
•
•
Wide VCC1 Range: 3 V to 5.5 V
Wide VCC2 Range: 15 V to 30 V
Operating Temperature: –40°C to 125°C
Wide-body SO-16 Package
±50 kV/us Transient Immunity Typical
6000 VPeak Isolation
Regulatory Approvals: UL1577 Approved;
CSA, DIN EN 60747-5-2, IEC 60950-1 and
61010-1 Pending
APPLICATIONS
•
Isolated IGBT and MOSFET Drives in
– Motor Control
– Motion Control
– Industrial Inverters
– Switched-Mode Power Supplies
DESCRIPTION
The ISO5500 is an isolated gate driver for IGBTs and MOSFETs with power ratings of up to IC = 150 A and
VCE = 1200 V. Input TTL logic and output power stage are separated by a capacitive, silicon dioxide (SiO2),
isolation barrier. When used in conjunction with isolated power supplies, the device blocks high voltage, isolates
ground, and prevents noise currents from entering the local ground and interfering with or damaging sensitive
circuitry.
The device provides over-current protection (DESAT) to an IGBT or MOSFET while an Undervoltage Lockout
circuit (UVLO) monitors the output power supply to ensure sufficient gate drive voltage. If the output supply drops
below 12 V, the UVLO turns the power transistor off by driving the gate drive output to a logic low state.
For a DESAT fault, the ISO5500 initiates a soft shutdown procedure that slowly reduces the IGBT/MOSFET
current to zero while preventing large di/dt induced voltage spikes. A fault signal is then transmitted across the
isolation barrier, actively driving the open-drain FAULT output low and disabling the device inputs. The inputs are
blocked as long as the FAULT-pin is low. FAULT remains low until the inputs are configured for an output low
state, followed by a logic low input on the RESET pin.
The ISO5500 is available in a 16-pin SOIC package and is specified for operating temperatures from –40°C to
125°C.
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2011–2012, Texas Instruments Incorporated
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with
appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more
susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.
FUNCTIONAL BLOCK DIAGRAM
ISO5500
VREG
VCC1
VCC2
-
VIN+
UVLO
+
ISO - Barri er
V INDELAY
FAULT
Gate
Drive
VC
DESAT
+
DESAT
-
12 .3V
and
7.2 V
Fault
Logic
Q1b
Q1a
Q4
VOUT
Q S
VE
R
RESET
Q3
Q2b
Q2a
VEE-P
GND1
VEE-L
2
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
1
16
VE
VIN-
2
15
VEE-L
VCC1
3
14
DESAT
13
VCC2
12
VC
11
VOUT
ISOLATION
VIN+
GND1
4
RESET
5
FAULT
6
NC
7
10
VEE-L
GND1
8
9
VEE-P
PIN FUNCTIONS
PIN
NO.
DESCRIPTION
NAME
1
VIN+
Non-inverting gate drive voltage control input
2
VIN–
Inverting gate drive voltage control input
3
VCC1
Positive input supply (3 V to 5.5 V)
4,8
GND1
Input ground
5
RESET
FAULT reset input
6
FAULT
Open-drain output. Connect to 3.3k pull-up resistor
7
NC
Not connected
9
VEE-P
Most negative output-supply potential of the power output. Connect externally to pin 10.
10, 15
VEE-L
Most negative output-supply potential of the logic circuitry. Pin 10 and 15 are internally connected. Connect at least
pin 10 externally to pin 9. Pin 15 can be floating.
11
VOUT
Gate drive output voltage
12
VC
Gate driver supply. Connect to VCC2.
13
VCC2
Most positive output supply potential
14
DESAT
Desaturation voltage input
16
VE
Gate drive common. Connect to IGBT Emitter.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
3
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
ABSOLUTE MAXIMUM RATINGS
over operating free-air temperature range (unless otherwise noted)
VALUE
MIN
Supply voltage, VCC1
Total output supply voltage, VOUT(total)
(VCC2 – VEE-P)
MAX
–0.5
6
V
–0.5
35
V
V
V
Positive output supply Voltage, VOUT+
(VCC2 – VE)
–0.5
35 –
(VE – VEE-P)
Negative output supply voltage, VOUT-
(VE – VEE-P)
–0.5
VCC2
VE – 0.5
VCC2
DESAT
Voltage at
Peak gate drive output voltage
VIN+, VIN–, RESET
–0.5
6
V
Vo(peak)
–0.5
VCC2
V
–0.5
VCC2
V
Collector voltage, VC
Output current , IO
(1)
FAULT output current, IFL
Electrostatic
Discharge,
ESD
Human Body Model
ESDA / JEDEC JS-001-2012
Charged Device Model
JEDEC JESD22-C101E
Machine Model
JEDEC JESD22-A115-A
All pins
Maximum storage temperature, TSTG
±2.8
A
±20
mA
±4
kV
±1.5
kV
±200
V
170
°C
-65
150
°C
TYP
MAX
UNIT
Maximum junction temperature, TJ
(1)
UNIT
Maximum pulse width = 10 μs, maximum duty cycle = 0.2%.
RECOMMENDED OPERATING CONDITIONS
over operating free-air temperature range (unless otherwise noted)
MIN
VCC1
Supply voltage
VOUT(total)
Total output supply voltage (VCC2 – VEE-P)
3
5.5
V
15
30
V
15
30V –
(VE – VEE-P)
V
VOUT+
Positive output supply voltage (VCC2 – VE)
VOUT–
Negative output supply voltage (VE – VEE-P)
0
15
V
VC
Collector voltage
VEE-P + 8
VCC2
V
tui
Input pulse width
0.1
tuiR
RESET Input pulse width
0.1
VIH
High-level input voltage (VIN+, VIN–, RESET)
2
VIL
Low-level input voltage (VIN+, VIN–, RESET)
0
fINP
Input frequency
VSUP_SR
Supply Slew Rate (VCC1 or VCC2 – VEE-P)
TJ
Junction temperature
–40
TA
Ambient temperature
-40
(1)
(2)
4
μs
μs
VCC
0.8
(2)
25
V
V
520 (1)
kHz
75
V/ms
150
°C
125
°C
If TA = 125°C, VCC1= 5.5 V, VCC2 = 30 V, RG = 10 Ω, CL = 1 nF
If VCC1 skew is faster than 75 V/ms (especially for the falling edge) then VCC2 must be powered up after VCC1 and powered down before
VCC1 to avoid output glitches.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
ELECTRICAL CHARACTERISTICS
All typical values are at TA = 25°C, VCC1 = 5 V, VCC2 – VE = 30 V, VE – VEE-P = 0 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
Quiescent
MIN
TYP
MAX
VI = VCC1 or 0 V, No load, See Figure 1,
Figure 2, Figure 28, and Figure 29
5.5
8.5
5.7
8.7
VI = VCC1 or 0 V, No load, See Figure 3
through Figure 5, Figure 30, and Figure 31
8.4
12
9
14
ICC1
Supply current
ICC2
Supply current
ICH
High-level collector current
ICL
Low-level collector current
See Figure 27 and Figure 31
IEH
VE High-level supply current
See Figure 6 and Figure 40
–0.5
–0.3
IEL
VE Low-level supply current
See Figure 6 and Figure 41
–0.8
–0.53
IIH
High-level input leakage
IIL
Low-level input leakage
IFH
High-level FAULT pin output current
VFAULT = VCC1, no pull-up,
See Figure 33
IFL
Low-level FAULT pin output current
VFAULT = 0.4 V, no pull-up, See Figure 34
VIT+(UVLO)
Positive-going UVLO threshold voltage
VIT–(UVLO)
Negative-going UVLO threshold voltage
VHYS
UVLO Hysteresis voltage (VIT+ – VIT–)
(UVLO)
IOH
300 kHz
Quiescent
300 kHz
High-level output current
IOL
Low-level output current
IOF
Output-low fault current
VOH
High-level output voltage
IOUT = 0, See Figure 27 and Figure 30
1.3
IOUT = –650 μA, See Figure 27 and Figure 30
1.9
mA
mA
mA
0.4
mA
mA
mA
10
IN from 0 to VCC
μA
–10
–10
VOUT = VCC2 – 4 V (1), See Figure 7 and
Figure 35
μA
10
5
12
11.6
12.3
13.5
11.1
12.4
See Figure 32
0.7
1.2
–1
–1.6
mA
V
A
(2)
VOUT = VCC2 – 15 V , See Figure 7 and
Figure 35
VOUT = VEE-P + 2.5 V (1), See Figure 8 and
Figure 36
–2.5
1
1.8
A
(2)
VOUT = VEE-P + 15 V , See Figure 8 and
Figure 36
2.5
VOUT – VEE-P = 14 V, See Figure 9 and
Figure 37
90
140
VC-1.5
VC-0.8
VC-0.15
VC-0.05
IOUT = –100 mA, See Figure 10, Figure 11
and Figure 38
IOUT = –650 μA, See Figure 10, Figure 11 and
Figure 38
VOL
Low-level output voltage
IOUT = 100 mA, See Figure 12, Figure 13 and
Figure 39
ICHG
Blanking capacitor charging current
VDESAT = 0 V to 6 V, See Figure 14 and
Figure 42
IDSCHG
Blanking capacitor discharge current
VDSTH
CMTI
(1)
(2)
UNIT
230
mA
V
0.2
0.5
V
–180
–270
–380
μA
VDESAT = 8 V, See Figure 42
20
45
DESAT threshold voltage
(VCC2 – VE) > VTH-(UVLO), See Figure 15 and
Figure 42
6.7
7.2
Common mode transient immunity
VI = VCC1 or 0 V, VCM at 1500 V,
See Figure 43 though Figure 46
25
50
mA
7.7
V
kV/μS
Maximum pulse width is 50 μs, maximum duty cycle is 0.5%
Maximum pulse width is 10 μs, maximum duty cycle is 0.2%
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
5
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
SWITCHING CHARACTERISTICS
All typical values are at TA = 25°C, VCC1 = 5 V, VCC2 – VE = 30 V, VE – VEE-P = 0 V (unless otherwise noted)
PARAMETER
TEST CONDITIONS
tPLH, tPHL
Propagation Delay
tsk-p
Pulse Skew |tPHL – tPLH|
tsk-pp
Part-to-part skew (1)
tsk2-pp
Part-to-part skew (2)
tr
Output signal rise time
tf
Output signal fall time
tDESAT (90%)
DESAT sense to 90% VOUT delay
RG = 10 Ω, CG = 10 nF,
50 % duty cycle, 10 kHz input,
VCC2 – VEE = 30 V,
VE – VEE = 0 V, See Figure 16
through Figure 19, Figure 26,
Figure 47, Figure 49, and
Figure 50
MIN
TYP
MAX
UNIT
150
200
300
ns
1.7
10
ns
45
ns
50
ns
–50
55
ns
10
300
RG = 10 Ω, CG = 10 nF,
VCC2 – VEE-P = 30 V,
VE – VEE-P = 0 V, See Figure 20
through Figure 25, Figure 48 and
Figure 51
ns
550
ns
1.8
2.3
μs
290
550
ns
tDESAT (10%)
DESAT sense to 10% VOUT delay
tDESAT (FAULT)
DESAT sense to FAULT low output delay
tDESAT (LOW)
DESAT sense to DESAT low propagation
delay
tRESET (FAULT)
RESET to high-level FAULT signal delay
tUVLO
(ON)
UVLO to VOUT high delay
1ms ramp from 0 V to 30 V
4
μs
(OFF)
UVLO to VOUT low delay
1ms ramp from 30 V to 0 V
6
μs
2.8
μs
tUVLO
(1)
8.2
ns
13
μs
tsk-pp is the maximum difference in same edge propagation delay times (either VIN+ to VOUT or VIN– to VOUT) between two devices
operating at the same supply voltage, same temperature, and having identical packages and test circuits.
i.e. max
(2)
3
Failsafe output delay time from input power
loss
tFS
180
(
(
ìé
ï ëtP HL-ma x VCC1, VCC2, TA
í
ï ëétP LH-ma x VCC1, VCC2, TA
î
))-
(
(
)
)
tPHL -m in VCC1, VCC2,TA ûù,ïü
ý
tPL H-m in VCC1, VCC2,TA ûù ï
þ
tsk2-pp is the propagation delay difference in high-to-low to low-to-high transition ( any of the combinations VIN+ to VOUT or VIN– to VOUT)
between two devices operating at the same supply voltage, same temperature, and having identical packages and test circuits.
i.e.
min = tPHL-min (VCC1, VCC2,TA ) - tPLH-max (VCC1 ,VCC2 ,TA )
max = tP HL -ma x (VCC1, VCC2,TA ) - tPL H-min (VCC1, VCC2,TA )
6
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
TYPICAL CHARACTERISTICS
VCC1 SUPPLY CURRENT vs. TEMPERATURE
8
ICC1 - Supply Current (mA)
ICC1 - Supply Current (mA)
7
6
5
4
3
2
VCC1 = 4.5 V
VCC1 = 5 V
VCC1 = 5.5 V
VCC1 = 3 V
VCC1 = 3.3 V
VCC1 = 3.6 V
1
0
-40
-20
0
40
20
60
80
100
120
VCC1 SUPPLY CURRENT vs. FREQUENCY
7
6
5
4
3
2
VCC1 = 3.3 V
VCC1 = 5 V
1
0
140
100
50
o
Ambient Temperature ( C)
Figure 1.
ICC2 - Supply Current (mA)
ICC2 - Supply Current (mA)
300
No Load
10
9
8
7
6
VCC2 = 15 V
VCC2 = 20 V
VCC2 = 30 V
5
4
-40
-20
0
40
20
60
80
100
120
11
10
9
8
VCC2 = 15 V
VCC2 = 20 V
VCC2 = 30 V
7
6
0
140
100
50
o
Ambient Temperature ( C)
250
300
VE SUPPLY CURRENT vs. TEMPERATURE
0
RG = 10 W
IEH, IEL - Supply Current (mA)
fINP = 20 kHz
50
40
30
20
10
VCC2 = 15 V
VCC2 = 30 V
0
-0.1
-0.2
-0.3
-0.4
-0.5
IEH, VE - VEE = 0 V
IEH, VE - VEE = 15 V
IEL, VE - VEE = 0 V
IEL, VE - VEE = 15 V
-0.6
-0.7
-0.8
0
200
Figure 4.
VCC2 SUPPLY CURRENT vs. LOAD CAPACITANCE
60
150
Input Frequency (KHz)
Figure 3.
ICC2 - Supply Current (mA)
250
VCC2 SUPPLY CURRENT vs. FREQUENCY
12
11
70
200
Figure 2.
VCC2 SUPPLY CURRENT vs. TEMPERATURE
12
150
Input Frequency (KHz)
20
40
60
80
100
-40
-20
0
20
40
60
80
100
120
140
o
Load Capacitance (nF)
Ambient Temperature ( C)
Figure 5.
Figure 6.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
7
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
OUTPUT DRIVE CURRENT vs. TEMPERATURE
OUTPUT SINK CURRENT vs. TEMPERATURE
8
-0.5
IOL - Output Sink Current (A)
IOH - Output Drive Current (A)
0
-1
-1.5
-2
-2.5
-3
-3.5
-4
VOUT = VC - 4 V
VOUT = VC - 15 V
-4.5
-5
-40
-20
0
40
20
60
80
100
120
VOUT = 2.5 V
VOUT = 15 V
7
6
5
4
3
2
1
0
-40
140
-20
0
130
120
110
100
TA = -40oC
TA = 25oC
TA = 125oC
90
10
5
15
20
25
30
-0.3
-0.5
-0.7
-0.9
-1.1
IOUT = -650 mA
IOUT = -100 mA
-1.3
-1.5
-40
-20
0
20
60
80
100
120
140
o
Figure 10.
TA = -40oC
TA = 25oC
TA = 125oC
29.5
29
28.5
28
27.5
27
26.5
26
25.5
25
1
1.2
1.4 1.5
LOW OUTPUT VOLTAGE vs. TEMPERATURE
0.35
IOUT = 100 mA
VOL - Low Output Voltage (V)
30
VOH - High Output Voltage (V)
40
Ambient Temperature ( C)
HIGH OUTPUT VOLTAGE vs. OUTPUT DRIVE CURRENT
0.8
140
-0.1
Figure 9.
0.6
120
0.1
Output Voltage (V)
0.4
100
HIGH OUTPUT VOLTAGE DROP vs. TEMPERATURE
VOH - VC - High Output Voltage Drop (V)
IOF - Output Sink Current During
a Fault Condition (mA)
140
80
8
80
Figure 8.
150
0.2
60
Figure 7.
160
0
40
Ambient Temperature ( C)
OUTPUT SINK CURRENT DURING A FAULT CONDITION
vs. OUTPUT VOLTAGE
0
20
o
o
Ambient Temperature ( C)
0.3
0.25
0.2
0.15
0.1
-40
-20
0
20
40
60
80
100
120
140
o
Output Drive Current (A)
Ambient Temperature ( C)
Figure 11.
Figure 12.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
TYPICAL CHARACTERISTICS (continued)
BLANKING CAPACITANCE CHARGING CURRENT vs.
TEMPERATURE
LOW OUTPUT VOLTAGE vs. OUTPUT SINK CURRENT
-0.15
ICHG - Blanking Capacitor Charging
Current (mA)
VOL - Low Output Voltage (V)
6
5
4
3
2
TA = -40oC
TA = 25oC
TA = 125oC
1
0
0
1
0.5
1.5
-0.21
-0.23
-0.25
-0.27
-0.29
-0.31
-0.33
-0.35
-40
2.5
2
-0.17
-0.19
-20
0
DESAT THRESHOLD vs. TEMPERATURE
7.7
Propagation Delay (ns)
230
7.5
7.3
7.1
6.9
0
40
20
60
140
RG = 10 W,
CL = 10 nF
220
210
200
tPLH at VCC1 = 3.3 V
tPHL at VCC1 = 3.3 V
tPLH at VCC1 = 5 V
tPHL at VCC1 = 5 V
190
6.7
-20
120
PROPAGATION DELAY vs. TEMPERATURE
240
6.5
-40
100
80
Figure 14.
7.9
VDSTH - Desat Threshold (V)
60
o
Figure 13.
80
100
120
180
-40
140
-20
0
o
40
20
60
100
80
120
140
o
Ambient Temperature ( C)
Ambient Temperature ( C)
Figure 15.
Figure 16.
PROPAGATION DELAY vs. VCC1 SUPPLY VOLTAGE
PROPAGATION DELAY vs. VCC2 SUPPLY VOLTAGE
225
230
RG = 10 W,
225
CL = 10 nF
Propagation Delay (ns)
220
Propagation Delay (ns)
40
20
Ambient Temperature ( C)
Output Sink Current (A)
215
210
205
tPLH
tPHL
CL = 10 nF
220
215
210
205
tPLH at VCC1 = 3.3 V
tPHL at VCC1 = 3.3 V
tPLH at VCC1 = 5 V
tPHL at VCC1 = 5 V
200
195
200
3
RG = 10 W,
3.5
4
4.5
5
5.5
190
14
VCC1 Supply Voltage (V)
16
18
20
22
24
26
28
30
VCC2 Supply Voltage (V)
Figure 17.
Figure 18.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
9
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
TYPICAL CHARACTERISTICS (continued)
PROPAGATION DELAY vs. LOAD CAPACITANCE
DESAT SENSE to 90% VOUT DELAY vs TEMPERATURE
450
RG = 10 W
Propagation Delay (ns)
1200
1000
800
600
400
tPLH at VCC1 = 3.3 V
tPHL at VCC1 = 3.3 V
tPLH at VCC1 = 5 V
tPHL at VCC1 = 5 V
200
0
0
10
20
30
40
50
60
70
80
90
Desat Sense to 90% VOUT Delay (ns)
1400
100
350
300
250
200
VCC2 = 15 V
VCC2 = 30 V
150
-40
0
20
40
60
80
100
120
140
o
Figure 19.
Figure 20.
DESAT SENSE to 90% VOUT DELAY vs LOAD
CAPACITANCE
DESAT SENSE to 10% VOUT DELAY vs TEMPERATURE
2.5
RG = 10 W
1400
1200
1000
800
600
400
VCC2 = 15 V
VCC2 = 30 V
200
0
0
10
20
30
40
50
70
60
80
90
100
RG = 10 W,
2
CL = 10 nF
1.5
1
0.5
VCC2 = 15 V
VCC2 = 30 V
0
-40
-20
0
20
40
60
80
100
120
140
o
Load Capacitance (nF)
Ambient Temperature ( C)
Figure 21.
Figure 22.
DESAT SENSE to 10% VOUT DELAY vs LOAD
CAPACITANCE
DESAT SENSE to FAULT LOW DELAY vs TEMPERATURE
450
18
15
Desat Sense to Fault Low Delay (ns)
RG = 10 W
14
12
10
8
6
4
VCC2 = 15 V
VCC2 = 30 V
2
0
0
10
20
30
40
50
60
70
80
90
100
400
350
300
250
200
150
-40
VCC2 = 15 V
VCC2 = 30 V
-20
0
20
40
60
80
100
120
140
o
Ambient Temperature ( C)
Load Capacitance (nF)
Figure 23.
10
-20
Ambient Temperature ( C)
Desat Sense to 10% VOUT Delay (ms)
Desat Sense to 90% VOUT Delay (ns)
CL = 10 nF
Load Capacitance (nF)
1600
Desat Sense to 10% VOUT Delay (ms)
RG = 10 W,
400
Figure 24.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
TYPICAL CHARACTERISTICS (continued)
RESET to FAULT DELAY vs TEMPERATURE
OUTPUT WAVEFORM
10
VCC2 - VEE = 30 V
R G = 0 W,
9
CL = 10 nF
8.5
8
7.5
7
VCC1 = 3 V
VCC1 = 3.3 V
VCC1 = 3.6 V
VCC1 = 4.5 V
VCC1 = 5 V
VCC1 = 5.5 V
6.5
6
5.5
5
-40
-20
0
20
40
60
80
100
120
5 V / div
Reset to Fault Delay (ms)
9.5
Time 125 ns / div
140
o
Ambient Temperature ( C)
Figure 25.
Figure 26.
VC SUPPLY CURRENT vs. TEMPERATURE
ICH, ICL - Supply Current (mA)
3
2.5
2
1.5
ICH, IOUT = -500 mA
ICH, IOUT = -1 mA
ICL, IOUT = -1 mA
ICL, IOUT = -2 mA
1
0.5
0
-40
-20
0
20
40
60
80
100
120
140
o
Ambient Temperature ( C)
Figure 27.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
11
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
PARAMETER MEASUREMENT INFORMATION
TEST CIRCUITS
SPACER
2
3
4
5
6
7
8
1
VE 16
VIN+
5.5 V
VEE-L 15
VINVCC1
ICC1
5.5 V
ICC1
1
0.1
µF
0.1
µF
2
3
DESAT 14
GND1
RESET
FAULT
6
VOUT 11
7
VEE-L 10
NC
GND1
8
VEE-P 9
Figure 28. ICC1H Test Circuit
VIN-
VEE-L 15
DESAT 14
GND1
5
VC 12
VE 16
VCC1
4
VCC2 13
VIN+
VCC2 13
RESET
VC 12
FAULT
VOUT 11
NC
VEE-L 10
GND1
VEE-P 9
Figure 29. ICC1L Test Circuit
SPACER
SPACER
1
5V
0.1
µF
2
3
4
5
6
7
8
VIN+
VE
VIN-
VEE-L
VCC1
GND1
DESAT
VCC2
16
15
14
13
12
RESET
VC
FAULT
VOUT
NC
VEE-L 10
GND1
VEE-P
1
VIN+
VE
2
VIN-
VEE-L
3
VCC1
4
GND1
5
RESET
VC
6
FAULT
VOUT
7
NC
VEE-L
8
GND1
VEE-P
ICC2
DESAT
VCC2
IC
30 V
11
0.1
µF
IOUT
9
Figure 30. ICC2H, ICH Test Circuit
16
15
14
ICC2
13
IC
12
11
0.1
µF
30 V
10
9
Figure 31. ICC2L, ICL Test Circuit
SPACER
SPACER
1
5V
0.1
µF
2
3
4
5
6
7
8
VIN+
VE
VIN-
VEE-L
VCC1
GND1
RESET
DESAT
VCC2
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
1
16
15
14
0.1
µF
5.5 V
0.1
µF
3
V1
Sweep
13
4
0.1
µF
5
12
11 VOUT
2
0.1
µF
V2
5.5 V
6
IFAULT
10
7
9
8
Figure 32. VIT(UVLO) Test Circuit
VIN+
VE
VIN-
VEE-L
VCC1
GND1
DESAT
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
12
11
30 V
0.1
µF
10
9
Figure 33. IFH Test Circuit
SPACER
12
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
PARAMETER MEASUREMENT INFORMATION (continued)
SPACER
1
0.1
µF
3V
2
3
4
5
0.4 V
6
IFAULT
7
8
VE
VIN+
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
FAULT
VC
16
15
NC
VEE-L
GND1
VEE-P
5V
2
14
3
13
4
12
5
11
VOUT
1
0.1
µF
6
0.1
µF
30 V
10
7
9
8
Figure 34. IFL Test Circuit
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
VPULSE
12
30 V
11
10
0.1
µF
4.7
µF
IOUT
9
Figure 35. IOH Test Circuit
SPACER
SPACER
1
VE
VIN+
VEE-L
2
VIN-
3
VCC1
4
GND1
5
RESET
DESAT
VCC2
VC
15
5V
0.1
µF
2
14
3
13
4
5
12
30 V
11
FAULT
VOUT
7
NC
VEE-L 10
8
GND1
VEE-P
6
1
16
VPULSE
0.1
µF
4.7
µF
6
IOUT
7
8
9
Figure 36. IOL Test Circuit
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
0.1
µF
12
11
10
IOUT
30 V
14 V
9
Figure 37. IOF Test Circuit
SPACER
SPACER
1
5V
0.1
µF
2
3
4
5
6
7
8
VIN+
VE
VIN-
VEE-L
VCC1
GND1
RESET
DESAT
VCC2
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
1
15
5V
0.1
µF
2
14
3
13
4
12
VOUT
0.1
µF
5
30 V
11
10
6
7
IOUT
9
8
Figure 38. VOH Test Circuit
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
12
100
mA
0.1
µF
30 V
11
VOUT
10
9
Figure 39. VOL Test Circuit
SPACER
SPACER
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
13
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
PARAMETER MEASUREMENT INFORMATION (continued)
1
0.1
µF
5V
2
3
4
5
6
7
8
VIN+
VE
VIN-
VEE-L
GND1
1
15
0.1
µF
0.1
µF
5V
2
3
V1
VCC2
RESET
IE
14
DESAT
VCC1
16
VC
13
12
5
0.1
µF
11
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
4
0.1
µF
V2
6
10
7
9
8
Figure 40. IEH Test Circuit
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
IE
15
0.1
µF
14
V1
13
0.1
µF
12
0.1
µF
11
V2
10
9
Figure 41. IEL Test Circuit
SPACER
SPACER
1
5V
0.1
µF
2
3
4
5
6
7
8
VE
VIN+
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
1
16
15
SWEEP
0.1
µF
5V
0.1
µF
2
3
14
13
V1
IDESAT
4
0.1
µF
12
11
5
3k
V2
0.1
µF
6
SCOPE
7
10
100 pF
8
9
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
12
0.1
µF
11
10
9
4.7
µF
30 V
4.7
µF
30 V
10 W
10
nF
VCM
Figure 42. ICHG, IDSCHG, VDSTH Test Circuit
Figure 43. CMTI VFH Test Circuit
SPACER
SPACER
1
5V
0.1
µF
2
3
4
3k
5
6
SCOPE
100 pF
7
8
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
1
16
15
5V
0.1
µF
2
14
3
13
4
12
11
10
9
5
3k
0.1
µF
4.7
µF
30 V
6
7
100 pF
10 W
8
10
nF
VCM
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
12
SCOPE
0.1
µF
11
10
9
10 W
10
nF
VCM
Figure 44. CMTI VFL Test Circuit
Figure 45. CMTI VOH Test Circuit
SPACER
14
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
PARAMETER MEASUREMENT INFORMATION (continued)
SPACER
1
5V
0.1
µF
2
3
4
3k
5
6
100 pF
7
8
VIN+
VE
VIN-
VEE-L
DESAT
VCC1
GND1
VCC2
RESET
FAULT
VC
VOUT
VEE-L
NC
GND1
VEE-P
16
1
VIN
15
2
GND1
14
3
13
4
12
0.1
µF
11
10
9
5V
SCOPE
4.7
µF
0.1
µF
5
30 V
3k
6
7
10 W
8
10
nF
VIN+
VE
VIN-
VEE-L
VCC1
GND1
DESAT
VCC2
RESET
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
14
13
12
VOUT
V1
0.1
µF
4.7
µF
11
10
9
10 W
10
nF
VCM
Figure 46. CMTI VOL Test Circuit
Figure 47. tPLH, tPHL, tr, tf Test Circuit
SPACER
1
VIN
2
3
4
5
6
5V
3k
0.1
µF
7
8
VIN+
VE
VIN-
VEE-L
VCC1
GND1
RESET
DESAT
VCC2
VC
FAULT
VOUT
NC
VEE-L
GND1
VEE-P
16
15
100
pF
0.1
µF
14
12
0.1
µF
V1
DESAT
13
VOUT
0.1
µF
4.7
µF
V2
11
10
9
10 W
10
nF
Figure 48. tDESAT, tRESET Test Circuit
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
15
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
PARAMETER MEASUREMENT INFORMATION (continued)
VIN-
VIN-
0V
50 %
VIN+
50 %
50 %
VIN+
tr
VCC1
tr
tf
VOUT
tf
90%
90%
50%
50%
VOUT
10%
tPLH
50 %
10%
tPLH
tPHL
Figure 49. VOUT Propagation Delay, Non-inverting
Configuration
tPHL
Figure 50. VOUT Propagation Delay, Inverting
Configuration
tDESAT (FAULT )
tDESAT (10%)
tDESAT (LOW)
7.2V
VDESAT
50%
tDESAT (90%)
VOUT
90%
10%
FAULT
50 %
50 %
tRESET (FAULT )
50%
RESET
Figure 51. DESAT, VOUT, FAULT, RESET Delays
16
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
PARAMETER MEASUREMENT INFORMATION (continued)
PACKAGE CHARACTERISTICS
PARAMETER
TEST CONDITIONS
MIN
L(I01)
Minimum air gap (clearance (1))
Shortest terminal to terminal distance
through air
L(I02)
Minimum external tracking (creepage (1))
Shortest terminal to terminal distance
across the package surface
Minimum internal gap (internal clearance)
Distance through the insulation
CTI
Tracking resistance (comparative tracking index) DIN IEC 60112 / VDE 0303 Part 1
RIO
Isolation resistance
Input to output, VIO = 500 V (2)
CIO
Barrier capacitance input-to-output
VIO = 0.4 sin (2πft), f = 1 MHz (2)
CI
Input capacitance to ground
VI = VCC/2 + 0.4 sin (2π ft), f = 2 MHz,
VCC = 5V
(1)
(2)
TYP
MAX
UNIT
8.3
mm
8.1
mm
0.012
mm
400
V
>1012
Ω
1.25
pF
2
pF
Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care
should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on
the printed circuit board do not reduce this distance.space
Creepage and clearance on a printed circuit board become equal according to the measurement techniques shown in the isolation
glossary. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase their specification.
All pins on each side of the barrier tied together creating a two-terminal device
INSULATION CHARACTERISTICS FOR DW-16 PACKAGE
Over recommended operating conditions (unless noted otherwise)
PARAMETER
VIORM
TEST CONDITIONS
Input to output test voltage per DIN EN
60747-5-2
VPR
SPECIFICATION
Maximum working insulation voltage per DIN
EN 60747-5-2
VIOTM
Transient overvoltage per DIN EN 60747-5-2
VISO
Isolation voltage per UL 1577
RS
Insulation resistance
UNIT
1200/848
After Input/Output safety test subgroup 2/3,
VPR = 1.2 x VIORM, t = 10 sec,
Partial discharge < 5 pC
1440/1018
Method a, After environmental tests subgroup 1,
VPR = 1.6 × VIORM, t = 10 sec (qualification)
Partial discharge < 5pC
1920/1358
Method b1, 100% Production test,
VPR = 1.875 × VIORM, t = 1 sec
Partial discharge < 5pC
2250/1591
VTEST = VIOTM, t = 60 sec (qualification), t = 1 sec
(100% production)
6000/4243
VTEST = VISO, t = 60 sec (qualification)
6000/4243
VTEST = 1.2 × VISO, t = 1 sec (100% production)
7200/5092
VIO = 500 V at TS = 150°C
VPEAK/
VRMS
> 109
Pollution degree
Ω
2
REGULATORY INFORMATION
VDE
CSA
UL
Certified according to DIN EN 60747-5-2 and Approved under CSA Component
EN 61010-1
Acceptance Notice 5A
Recognized under 1577 Component
Recognition Program
Basic Insulation
Maximum Transient Overvoltage, 6000 VPK
Maximum Working Voltage, 1200 VPK
Basic and Reinforced Insulation per CSA
60950-1-07 and IEC 60950-1 (2nd Ed)
Single Protection, 4243 VRMS
File Number: pending
File Number: pending
File Number: E181974
(1)
(1)
Production tested ≥ 5092 VRMS for 1 second in accordance with UL 1577.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
17
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
IEC 60664-1 RATING TABLE
PARAMETER
TEST CONDITIONS
Basic Isolation Group
SPECIFICATION
Material Group
Installation Classification
II
Rated Mains Voltage ≤ 300 VRMS
I-IV
Rated Mains Voltage ≤ 600 VRMS
I-III
Rated Mains Voltage ≤ 848 VRMS
I-II
IEC SAFETY LIMITING VALUES
Safety limiting intends to prevent potential damage to the isolation barrier upon failure of input or output circuitry.
A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate
sufficient power to overheat the die and damage the isolation barrier, potentially leading to secondary system
failures.
PARAMETER
IS
TS
TEST CONDITIONS
Safety Limiting Current
MIN
TYP
MAX
θJA = 76°C/W, VI = 3.6 V, TJ = 170°C, TA = 25°C
530
θJA = 76°C/W, VI = 5.5 V, TJ = 170°C, TA = 25°C
347
θJA = 76°C/W, VI = 30 V, TJ = 170°C, TA = 25°C
64
Case Temperature
150
UNIT
mA
°C
Safety Limiting Current - mA
The safety-limiting constraint is the absolute-maximum junction temperature specified in the Absolute Maximum
Ratings table. The power dissipation and junction-to-air thermal impedance of the device installed in the
application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the
Thermal Information table is that of a device installed in the High-K Test Board for Leaded Surface-Mount
Packages. The power is the recommended maximum input voltage times the current. The junction temperature is
then the ambient temperature plus the power times the junction-to-air thermal resistance.
600
500
VCC1 = 3.6V
400
300
VCC1 = 5.5V
200
VCC2 - VEE-P = 30 V
100
0
0
50
100
150
200
o
Case Temperature - C
Figure 52. DW-16 θJC Thermal Derating Curve per IEC 60747-5.2
18
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
THERMAL INFORMATION
THERMAL METRIC (1)
ISO5500
DW (16) PIN
θJA
Junction-to-ambient thermal resistance
76
θJCtop
Junction-to-case (top) thermal resistance
34
θJB
Junction-to-board thermal resistance
36
ψJT
Junction-to-top characterization parameter
8
ψJB
Junction-to-board characterization parameter
35
θJCbot
Junction-to-case (bottom) thermal resistance
TSHDN+
TSHDN-
Thermal Shutdown
UNITS
°C/W
n/a
185
°C
173
°C
TSHDN-HYS
Thermal Shutdown Hysteresis
12
°C
PD
Power Dissipation See Equation 2 through Equation 6
592
mW
(1)
For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
19
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
BEHAVIORAL MODEL
Figure 53 and Figure 54 show the detailed behavioral model of the ISO5500 for a non-inverting input
configuration and its corresponding timing diagram for normal operation, fault condition, and Reset.
+HV
ISO5500
DESAT
+
1 VIN+
PWM
DIS
-
ISO
CBLK
7.2V
270 μA
2 VIN-
3 VCC1
DELAY
3.3V
to
5V
VCC2
-
UVLO
ISO - Barrie r
μC
+
13
VREG
12.3V
VC 12
Q1b
15V
Q1a
VOUT 11
6 FAULT
I/P
14
FAULT
Q S
VE
R
16
Q3
Q2b
4,8 GND1
VREG
Q2a
15V
VEE-P
VCC2
9
LOAD
5 RESET
O/P
VEE-L 10,15
-HV
Figure 53. ISO5500 Behavioral Model
Normal Operation
Fault Condition
Reset
VIN+
Normal Operation
5
ISO
4
VDESAT
7.2V
VOUT
FAULT
3
lay
De
2
DIS
1
FAULT
RESET
6
Figure 54. Complete Timing Diagram
20
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
DEVICE INFORMATION
POWER SUPPLIES
VCC1 and GND1 are the power supply input and output for the input side of the ISO5500. The supply voltage at
VCC1 can range from 3 V up to 5.5 V with respect to GND1, thus supporting the direct interface to state-of-the-art
3.3 V low-power controllers as well as legacy 5 V controllers.
VCC2, VEE-P and VEE-L are the power supply input and supply returns for the output side of the ISO5500. VEE-P is
the supply return for the output driver and VEE-L is the return for the logic circuitry. With VEE-P as the main
reference potential, VEE-L should always be directly connected to VEE-P. The supply voltage at VCC2 can range
from 15 V up to 30 V with respect to VEE-P.
A third voltage input, VE, serves as reference voltage input for the internal UVLO and DESAT comparators. VE
also represents the common return path for the gate voltage of the external power device. The ISO5500 is
designed for driving MOSFETs and IGBTs. Because MOSFETs do not require a negative gate-voltage, the
voltage potential at VE with respect to VEE-P can range from 0 V for MOSFETs and up to 15 V for IGBTs.
ISO5500
ISO5500
VCC2
VCC1
VCC2
+15 V
15V
VC
VCC1
+15 V
VC
15 V-30 V
3 V - 5.5 V
Power Device
Common
VE
0 V-15 V
GND1
ISOLATION
GND1
ISOLATION
3 V - 5.5 V
Power Device
Common
VE
0 V-15 V
-15 V
0-(-15 V)
VEE-P
VEE-P
VEE-L
VEE-L
Figure 55. Power Supply Configurations
The output supply configuration on the left uses symmetrical ±15 V supplies for VCC2 and VEE-P with respect to
VE. This configuration is mostly applied when deriving the output supply from the input supply via an isolated DCDC converter with symmetrical voltage outputs. The configuration on the right, having both supplies referenced to
VEE-P, is found in applications where the device output supply is derived from the high-voltage IGBT supplies.
CONTROL SIGNAL INPUTS
The two digital, TTL control inputs, VIN+ and VIN–, allow for inverting and non-inverting control of the gate driver
output. In the non-inverting configuration VIN+ receives the control input signal and VIN– is connected to GND1. In
the inverting configuration VIN– is the control input while VIN+ is connected to VCC1.
ISO5500
ISO5500
3 V - 5.5 V
VCC1
PWM
VIN+
VIN+
VCC1
VIN+
VCC1
3 V - 5.5 V
GND1
GND1
VIN+
PWM
VIN-
ISOLATION
VIN-
ISOLATION
VINVIN-
GND1
VOUT
VOUT
Figure 56. Non-inverting (left) and Inverting (right) Input Configurations
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
21
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
OUTPUT STAGE
The output stage provides the actual IGBT gate drive by switching the output voltage pin, VOUT, between the
most positive potential, typically VCC2, and the most negative potential, VEE-P.
VCC2
ISO5500
VC
VIN+
Q1b
15V
Q1a
30V
On
VOUT
VOUT
Gate
Drive
Q1
Q3
Q2
VE
Q3
Slow
Off
Q2
0V
VGE
Off
Q1
Q2b
+15V
Q2a
15V
VE
VEE-P
VE
VGE
-15V
VEE-L
Figure 57. Output Stage Design and Timing
This stage consists of an upper transistor pair (Q1a and Q1b) turning the IGBT on, and a lower transistor pair
(Q2a and Q2b) turning the IGBT off. Each transistor pair possesses a bipolar transistor for high current drive and
a MOSFET for close-to-rail switching capability.
An additional, weak MOSFET (Q3) is used to softly turn-off the IGBT in the event of a short circuit fault to
prevent large di/dt voltage transients which potentially could damage the output circuitry.
The output control signals, On, Off, and Slow-Off are provided by the gate-drive and fault-logic circuit which also
includes a break-before-make function to prevent both transistor pairs from conducting at the same time.
By introducing the reference potential for the IGBT emitter, VE, the final IGBT gate voltage, VGE, assumes
positive and negative values with respect to VE.
A positive VGE of typically 15 V is required to switch the IGBT well into saturation while assuring the survival of
short circuit currents of up to 5–10 times the rated collector current over a time span of up to 10 μs.
Negative values of VE, ranging from a required minimum of –5 V up to a recommended –15 V, are necessary to
keep the IGBT turned off and to prevent it from unintentional conducting due to noise transients, particularly
during short circuit faults. As previously mentioned, MOSFETs do not require a negative gate-voltage and thus
allow the VE-pin to be directly connected to VEE-P.
The timing diagram in Figure 57 shows that during normal operation VOUT follows the switching sequence of VIN+
(here shown for the non-inverting input configuration), and only the Q1 and Q2 transistor pairs applying VCC2 and
VEE-P potential to the VOUT-pin respectively.
In the event of a short circuit fault, however, while the IGBT is actively driven, the Q1 pair is turned off and Q3
turns on to slowly reduce VOUT in a controlled manner down to a level of approximately 2 V above VEE-P. At this
voltage level, the strong Q2 pair then conducts holding VOUT at VEE-P potential.
UNDER VOLTAGE LOCKOUT (UVLO)
The Under Voltage Lockout feature prevents the application of insufficient gate voltage (VGE-ON) to the power
device by forcing VOUT low (VOUT = VEE-P) during power-up and whenever else VCC2 – VE drops below 12.3 V.
IGBTs and MOSFETs typically require gate voltages of VGE = 15 V to achieve their rated, low saturation voltage,
VCES. At gate voltages below 13 V typically, their VCE-ON increases drastically, especially at higher collector
currents. At even lower voltages, i.e. VGE < 10 V, an IGBT starts operating in the linear region and quickly
overheats. Figure 58 shows the principle operation of the UVLO feature.
22
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
VCC2
UVLO
On
11.1V
2V
VC
+
12.3V
VCC2
-
15V
VIN+
Gate
Drive
12.3V
Q1b
Q1a
VOUT
VGE
VE
Failsafe
Low
VOUT
Q1
Q2
Q1
Q2
Q1
0V
R PD Q2
Off
Q2b
ISO5500
15V
Q2a
VE
VEE-P
+15V
VE
VGE
VEE-L
-15V
Figure 58. Under Voltage Lockout (UVLO) Function
Because VCC2 with respect to VE represents the gate-on voltage, VGE-ON = VCC2 – VE, the UVLO comparator
compares VCC2 to a 12.3 V reference voltage that is also referenced to VE via the connection of the ISO5500 VEpin to the emitter potential of the power device.
The comparator hysteresis is 1.2 V typical and the typical values for the positive and negative going input
threshold voltages are VTH+ = 12.3 V and VTH– = 11.1 V.
The timing diagram shows that at VCC2 levels below 2 V VOUT is 0 V. Because none of the internal circuitry
operates at such low supply levels, an internal 100 kΩ pull-down resistor is used to pull VOUT down to VEE-P
potential. This initial weak clamping, known as failsafe-low output, strengthens with rising VCC2. Above 2 V the
Q2-pair starts conducting gradually until VCC2 reaches 12.3 V at which point the logic states of the control inputs
VIN+ and VIN– begin to determine the state of VOUT.
Another UVLO event takes place should VCC2 drop slightly below 11 V while the IGBT is actively driven. At that
moment the UVLO comparator output causes the gate-drive logic to turn off Q1 and turn on Q2. Now VOUT is
clamped hard to VEE-P. This condition remains until VCC2 returns to above 12.3 V and normal operation
commences.
NOTE
An Under Voltage Lockout does not indicate a Fault condition.
DESATURATION FAULT DETECTION (DESAT)
The DESAT fault detection prevents IGBT destruction due to excessive collector currents during a short circuit
fault. Short circuits caused by user misconnect, bad wiring, or overload conditions induced by the load can cause
a rapid increase in IGBT current, leading to excessive power dissipation and heating. IGBTs become damaged
when the current load approaches the saturation current of the device and the collector-emitter voltage, VCE,
rises above the saturation voltage level, VCE-sat. The drastically increased power dissipation overheats and
destroys the IGBT.
To prevent damage to IGBT applications, the implemented fault detection slowly reduces the overcurrent in a
controlled manner during the fault condition.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
23
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
VCC2
VC
ISO5500
15V
DESAT
+
VIN+
DESAT
-
CBLK
On
Gate
Drive
7.2V
VDESAT
Q4
Q1a
Q1b
VOUT
Dschg
7.2V
VCE
Q4
VOUT
VE
Fault Off
Slow
Off
Q3
Q2b
15V
Q2a
Fault
VEE-P
VEE-L
Figure 59. DESAT Fault Detection and Protection
The DESAT fault detection involves a comparator that monitors the IGBT’s VCE and compares it to an internal 7.2
V reference. If VCE exceeds this reference voltage, the comparator causes the gate-drive and fault-logic to initiate
a fault shutdown sequence. This sequence starts with the immediate generation of a fault signal, which is
transmitted across the isolation barrier towards the Fault indicator circuit at the input side of the ISO5500.
At the same time the fault logic turns off the power-pair Q1 and turns on the small discharge MOSFETs, Q3 and
Q4. Q3 slowly discharges the IGBT gate voltage which causes the high short-circuit current through the IGBT to
gradually decrease, thereby preventing large di/dt induced voltage transients. Q4 discharges the blanking
capacitor. Once VOUT is sufficiently close to VEE-P potential (at approximately 2 V), the large Q2-pair turns on in
addition to Q3 to clamp the IGBT gate to VEE-P.
NOTE
The DESAT detection circuit is only active when the IGBT is turned on. When the IGBT is
turned off, and its VCE is at maximum, the fault detection is simply disabled to prevent
false triggering of fault signals.
DESAT BLANKING TIME
The DESAT fault detection must remain disabled for a short time period following the turn-on of the IGBT to allow
its collector voltage to drop below the 7.2 V DESAT threshold. This time period, called the DESAT blanking time,
tBLK, is controlled by an internal charge current of ICHG = 270 μA, the 7.2 V DESAT threshold, VDSTH, and an
external blanking capacitor, CBLK.
The nominal blanking time with a recommended capacitor value of CBLK = 100 pF is calculated with:
tBL K =
CBL K ´ VDSTH
ICHG
=
100 pF ´ 7.2 V
270 μA
= 2.7 μ s
(1)
The capacitor value can be scaled slightly to adjust the blanking time. However, because the blanking capacitor
and the DESAT diode capacitance build a voltage divider that attenuates large voltage transients at DESAT,
CBLK values smaller than 100 pF are not recommended. The nominal blanking time also represents the ISO5500
maximum response time to a DESAT fault condition.
If a short circuit condition exists prior to the turn-on of the IGBT, (causing the IGBT switching into a short) the soft
shutdown sequence begins after approximately 3 μs. However, if a short circuit condition occurs while the IGBT
is already on, the response time is significantly shorter due to the parasitic parallel capacitance of the DESAT
diode. The recommended value of 100 pF however, provides sufficient blanking and fault response times for
most applications.
24
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
The timing diagram in Figure 59 shows the DESAT function for both, normal operation and a short-circuit fault
condition. The use of VIN+ as control input implies non-inverting input configuration.
During normal operation VDESAT will display a small sawtooth waveform every time VIN+ goes high. The ramp of
the sawtooth is caused by the internal current source charging the blanking capacitor. Once the IGBT collector
has sufficiently dropped below the capacitor voltage, the DESAT diode conducts and discharges CBLK through
the IGBT.
In the event of a short circuit fault; however, high IGBT collector voltage prevents the diode from conducting and
the voltage at the blanking capacitor continues to rise until it reaches the DESAT threshold. When the output of
the DESAT comparator goes high, the gate-drive and fault-logic circuit initiates the soft shutdown sequence and
also produces a Fault signal that is fed back to the input side of the ISO5500.
FAULT ALARM
The Fault alarm unit consists of three circuit elements, a RS flip-flop to store the fault signal received from the
gate-drive and fault-logic, an open-drain MOSFET output signaling the fault condition to the micro controller, and
a delay circuit blocking the control inputs after the soft shutdown sequence of the IGBT has been completed.
Figure 60 shows the ISO5500 in a non-inverting input configuration. Because the FAULT-pin is an open-drain
output, it requires a pull-up resistor, RPU, in the order of 3.3 kΩ to 10 kΩ. The internal signals DIS, ISO, and
FAULT represent the input-disable signal, the isolator output signal, and the fault feedback signal respectively.
VCC1
3.3V
ISO5500
VIN+
DIS
ISO
ISO
ISO - Barrier
VINRPU
FAULT
Q S
Sh
oc ort
cu
rs
4
FAULT
3
lay
De
DELAY
I/P
5
VIN+
PWM
µC
“IGBT
On”
2
1
DIS
FAULT
R
O/P
RESET
GND1
FAULT
RESET
6
Figure 60. Fault Alarm Circuitry and Timing Sequence
The timing diagram shows that the micro controller initiates an IGBT-on command by taking VIN+ high. After
propagating across the isolation barrier ISO goes high, activating the output stage.
1. Upon a short circuit condition the gate-drive and fault-logic feeds back a fault signal (FAULT = high) which
sets the RS-FF driving the FAULT output active-low.
2. After a delay of approximately 3 μs, the time required to shutdown the IGBT, DIS becomes high and blocks
the control inputs
3. This in turn drives ISO low
4. which, after propagating through the output fault-logic, drives FAULT low.
At this time both flip-flop inputs are low and the fault signal is stored.
5. Once the failure cause has been removed the micro controller must set the control inputs into an "Outputlow" state before applying the Reset pulse.
6. Taking the RESET-input low resets the flip-flop, which removes the fault signal from the controller by pulling
FAULT high and releases the control inputs by driving DIS low
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
25
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
APPLICATION INFORMATION
TYPICAL APPLICATION
Figure 61 shows the typical application of a three-phase inverter using six ISO5500 isolated gate drivers. Threephase inverters are used for variable-frequency drives to control the operating speed of AC motors and for high
power applications such as High-Voltage DC (HVDC) power transmission.
The basic three-phase inverter consists of three single-phase inverter switches each comprising two ISO5500
devices that are connected to one of the three load terminals. The operation of the three switches is coordinated
so that one switch operates at each 60 degree point of the fundamental output waveform, thus creating a sixstep line-to-line output waveform. In this type of applications carrier-based PWM techniques are applied to retain
waveform envelope and cancel harmonics.
ISOLATION BARRIER
PWM
3-PHASE
INPUT
1
2
3
4
5
6
ISO
5500
ISO
5500
ISO
5500
ISO
5500
ISO
5500
ISO
5500
µC
M
FAULT
Figure 61. Typical Motor Drive Application
RECOMMENDED ISO5500 APPLICATION CIRCUIT
The ISO5500 has both, inverting and non-inverting gate control inputs, an active low reset input, and an open
drain fault output suitable for wired-OR applications. The recommended application circuit in Figure 62 illustrates
a typical gate drive implementation using the ISO5500.
The four 0.1 μF supply bypass capacitors provide the large transient currents necessary during a switching
transition. Because of the transient nature of the charging currents, low current (20 mA) power supplies for VCC2
and VEE-P suffice. The 100 pF blanking capacitor disables DESAT detection during the off-to-on transition of the
power device. The DESAT diode and its 100 Ω series resistor are important external protection components for
the fault detection circuitry. The 10 Ω gate resistor limits the gate charge current and indirectly controls the IGBT
collector voltage rise and fall times. The open-drain fault output has a passive 3.3 kΩ pull-up resistor and a
330pF filtering capacitor. In this application, the IGBT gate driver will shut down when a fault is detected and will
not resume switching until the micro-controller applies a reset signal.
26
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
1
2
3
μC
3.3V
3.3
kΩ
0.1
μF
4
5
6
330 pF
7
8
ISO5500
V IN+
V IN-
VE
VEE -L
DESAT
V CC1
GND1
V CC2
RESET
VC
FAULT
VOUT
NC
VEE -L
GND1
V EE-P
16
15
100 0.1
pF μF
0.1
μF
DS (opt.)
100 Ω
14
D DESAT
+
13
12
VF
Q1
4.7
μF
+
15V
VCE
Rg
11
-
0.1
μF
10
Q2
15V
3-PHASE
OUTPUT
+
9
VCE
-
Figure 62. Recommended Application Circuit
FAULT PIN CIRCUITRY
The FAULT pin is an open-drain output requiring a 3.3 kΩ pull-up resistor to provide logic high when FAULT is
inactive.
Because fast common mode transients can alter the FAULT-pin voltage during high state, a 330 pF capacitor
connected between FAULT and GND1 is recommended to provide sufficient noise margin at the specified CMTI
of 50 kV/μs. The added capacitance does not increase the FAULT response time during a fault condition.
1
2
3
5V
µC
3.3
kW
0.1
µF
4
5
6
330 pF
7
8
VIN+
ISO5500
VINVCC1
GND1
RESET
FAULT
NC
GND1
Figure 63. FAULT Pin Circuitry for High CMTI
DRIVING THE CONTROL INPUTS
The amount of common-mode transient immunity (CMTI) is primarily determined by the capacitive coupling from
the high-voltage output circuit to the low-voltage input side of the ISO5500. For maximum CMTI performance, the
digital control inputs, VIN+ and VIN–, must be actively driven by standard CMOS or TTL, push-pull drive circuits.
This type of low-impedance signal source provides active drive signals that prevent unwanted switching of the
ISO5500 output under extreme common-mode transient conditions. Passive drive circuits, such as open-drain
configurations using pull-up resistors, must be avoided.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
27
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
LOCAL SHUTDOWN AND RESET
In applications with local shutdown and reset, the FAULT output of each gate driver is polled separately, and the
individual reset lines are asserted low independently to reset the motor controller after a fault condition.
1
2
3
µC
4
RF
5
6
7
8
VIN+
1
ISO5500
2
VIN-
3
VCC1
µC
GND1
4
RF
5
RESET
6
FAULT
7
NC
8
GND1
VIN+
ISO5500
VINVCC1
GND1
RESET
FAULT
NC
GND1
Figure 64. Local Shutdown and Reset for Non-inverting (left) and Inverting Input Configuration (right)
GLOBAL-SHUTDOWN AND RESET
When configured for inverting operation, the ISO5500 can be configured to shutdown automatically in the event
of a fault condition by tying the FAULT output to VIN+. For high reliability drives, the open drain FAULT outputs of
multiple ISO5500 devices can be wired together forming a single, common fault bus for interfacing directly to the
micro-controller. When any of the six gate drivers of a three-phase inverter detects a fault, the active low FAULT
output disables all six gate drivers simultaneously; thereby, providing protection against further catastrophic
failures.
1
2
3
µC
4
5
6
7
8
to other
RESETs
to other
FAULTs
VIN+
ISO5500
VINVCC1
GND1
RESET
FAULT
NC
GND1
Figure 65. Global Shutdown with Inverting Input Configuration
AUTO-RESET
Connecting RESET to the active control input (VIN+ for non-inverting, or VIN– for inverting operation) configures
the ISO5500 for automatic reset capability. In this case, the gate control signal at VIN is also applied to the
RESET input to reset the fault latch every switching cycle. During normal IGBT operation, asserting RESET low
has no effect on the output. For a fault condition, however, the gate driver remains in the latched fault state until
the gate control signal changes to the 'gate low' state and resets the fault latch.
If the gate control signal is a continuous PWM signal, the fault latch will always be reset before VIN+ goes high
again. This configuration protects the IGBT on a cycle by cycle basis and automatically resets before the next
'on' cycle. When the ISO5500 is configured for Auto Reset, the specified minimum FAULT signal pulse width is
3 μs.
28
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
1
2
3
µC
4
5
6
7
8
VIN+
1
ISO5500
2
VIN-
3
VCC1
µC
GND1
4
5
RESET
6
FAULT
7
NC
8
GND1
VIN+
ISO5500
VINVCC1
GND1
RESET
FAULT
NC
GND1
Figure 66. Auto Reset for Non-inverting and Inverting Input Configuration
RESETTING FOLLOWING A FAULT CONDITION
To resume normal switching operation following a fault condition (FAULT output low), the gate control signal
must be driven into a 'gate low' state before asserting RESET low. This can be accomplished with a microcontroller, or an additional logic gate that synchronizes the RESET signal with the appropriate input signal.
1
2
3
µC
4
5
6
7
8
VIN+
1
ISO5500
2
VIN-
3
VCC1
µC
GND1
4
5
RESET
6
FAULT
7
NC
8
GND1
VIN+
ISO5500
VINVCC1
GND1
RESET
FAULT
NC
GND1
Figure 67. Auto Reset with Prior Gate-low Assertion for Non-inverting and Inverting Input Configuration
DESAT PIN PROTECTION
Switching inductive loads causes large instantaneous forward voltage transients across the freewheeling diodes
of IGBTs. These transients result in large negative voltage spikes on the DESAT pin which draw substantial
current out of the device. To limit this current below damaging levels, a 100 Ω to 1 kΩ resistor is connected in
series with the DESAT diode. The added resistance neither alters the DESAT threshold nor the DESAT blanking
time.
Further protection is possible through an optional Schottky diode, whose low forward voltage assures clamping of
the DESAT input to VE potential at low voltage levels.
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
29
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
ISO5500
VE
VEE-L
DESAT
VCC2
VC
VOUT
www.ti.com
16
100
pF
15
DS (opt.)
RS
14
DDESAT
-
13
12
15V
VFW-inst
Rg
11
VEE-L 10
VEE-P
+
VFW
+
15V
9
Figure 68. DESAT Pin Protection with Series Resistor and Optional Schottky Diode
DESAT DIODE AND DESAT THRESHOLD
The DESAT diode’s function is to conduct forward current, allowing sensing of the IGBT’s saturated collector-toemitter voltage, VCESAT, (when the IGBT is "on") and to block high voltages (when the IGBT is "off"). During the
short transition time when the IGBT is switching, there is commonly a high dVCE/dt voltage ramp rate across the
IGBT. This results in a charging current ICHARGE = CD-DESAT x dVCE/dt, charging the blanking capacitor.
To minimize this current and avoid false DESAT triggering, fast switching diodes with low capacitance are
recommended. As the diode capacitance builds a voltage divider with the blanking capacitor, large collector
voltage transients appear at DESAT attenuated by the ratio of 1+ CBLANK / CD-DESAT.
Table 1 lists a number of fast-recovery diodes suitable for the use as DESAT diodes.
Because the sum of the DESAT diode forward-voltage and the IGBT collector-emitter voltage make up the
voltage at the DESAT-pin, VF + VCE = VDESAT, the VCE level, which triggers a fault condition, can be modified by
adding multiple DESAT diodes in series: VCE-FAULT(TH) = 7.2 V – n x VF (where n is the number of DESAT
diodes).
When using two diodes instead of one, diodes with half the required maximum reverse-voltage rating may be
chosen.
Table 1. Recommended DESAT Diodes
PART NUMBER
30
MANUFACTURER
trr (ns)
VRRM-max (V)
STTH112
STM
75
1200
SMA, SMB, DO-41
MUR100E
Motorola
75
1000
59-04 (axial leaded)
MURS160T3
Motorola
75
600
Case 403A (SMD)
UF4007
General Semi.
75
1000
DO-204AL (axial leaded)
BYM26E
Philips
75
1000
SOD64 (axial leaded)
BYV26E
Philips
75
1000
SOD57 (axial leaded)
BYV99
Philips
75
600
SOD87 (axial leaded)
Submit Documentation Feedback
PACKAGE
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
DETERMINING THE MAXIMUM AVAILABLE, DYNAMIC OUTPUT POWER, POD-max
The ISO5500 total power consumption of PD = 592 mW consists of the total input power, PID, the total output
power, POD, and the output power under load, POL:
PD = PID + POD + POL
With: PID = VCC1-max × ICC1-max = 5.5 V × 8.5 mA = 47 mW,
and: POD = (VCC2 – VEE-P) x ICC2-q = 30 V × 14 mA = 420 mW,
then: POL = PD – PID – POD = 592 mW – 47 mW – 420 mW = 125 mW.
(2)
(3)
(4)
(5)
In comparison to POL, the actual dynamic output power under worst case condition, POL-WC, depends on a variety
of parameters:
POL-WC = 0.5 ´ fINP ´ QG ´
(VCC2
æ
ö
ron-max
roff-max
- VEE-P ) ´ ç
+
÷
roff-max + RG ø
è ron-max + R G
(6)
Where
fINP = signal frequency at the control input VIN(±)
QG = power device gate charge
VCC2 = positive output supply with respect to VE
VEE-P = negative output supply with respect to VE
ron-max = worst case output resistance in the on-state: 4Ω
roff-max = worst case output resistance in the off-state: 2.5Ω
RG = gate resistor
Once RG is determined, Equation 6 is to be used to verify whether POL-WC < POL. Figure 69 shows a simplified
output stage model for calculating POL-WC.
ISO5500
VCC2
VC
15 V
ron-max
RG
VOUT
QG
roff-max
15 V
VEE-P
Figure 69. Simplified Output Model for Calculating POL-WC
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
31
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
DETERMINING GATE RESISTOR, RG
The value of the gate resistor determines the peak charge and discharge currents, ION-PK and IOFF-PK. Due to the
transient nature of these currents, their peak values only occur during the on-to-off and off-to-on transitions of the
gate voltage. In order to calculate RG for the maximum peak current, ron and roff must be assumed zero. The
resulting charge and discharge models are shown in Figure 70.
ISO5500
ISO5500
VCC2
VCC2
VC
VC
15 V
15 V
V CC2 - VEE-P
VOUT
V CC2 - VEE-P
Ion
VOUT
RG
Ioff
RG
CG
VE
15 V
VEE-P
CG
VE
15 V
VEE-P
Figure 70. Simplified Gate Charge and Discharge Model
Off-to-On Transition
In the off-state, the upper plate of the gate capacitance, CG, assumes a steady-state potential of –VEE-P with
respect to VE. When turning on the power device, VCC2 is applied to VOUT and the voltage drop across RG results
in a peak charge current of ION-PK = (VCC2 – VEE-P)/RG. Solving for RG then provides the necessary resistor value
for a desired on-current via:
V
- VEE-P
RG = CC2
ION-PK
(7)
On-to-Off Transition
When turning the power device off, the current and voltage relations are reversed but the equation for calculating
RG remains the same.
Once RG has been calculated, it is necessary to check whether the resulting, worst-case power consumption,
POD-WC, (derived in Equation 6) is below the calculated maximum, POL = 125 mW (calculated in Equation 5).
Example
The example below considers an IGBT drive with the following parameters:
ION-PK = 2 A, QG = 650 nC, fINP = 20 kHz, VCC2 = 15V, VEE-P = –5 V
Applying Equation 7, the value of the gate resistor is calculated with
15V - ( - 5V)
RG =
= 10 Ω
2A
(8)
Then, calculating the worst-case output power consumption as a function of RG, using Equation 6 yields
4Ω
2.5 Ω
æ
ö
POL-WC = 0.5 ´ 20 kHz ´ 650 nC ´ (15 V - ( - 5V))´ ç
+
÷ = 63 mW
è 4 Ω + 10Ω 2.5 Ω + 10 Ω ø
(9)
Because POL-WC = 63 mW is well below the calculated maximum of POL = 125 mW, the resistor value of RG =
10Ω is fully suitable for this application.
32
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
ISO5500
www.ti.com
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
DETERMINING COLLECTOR RESISTOR, RC
Despite equal charge and discharge currents, many power devices possess longer turn-off propagation and fall
times than turn-on propagation and rise times. In order to compensate for the difference in switching times, it
might be necessary to significantly reduce the charge current, ION-PK, versus the discharge current, IOFF-PK.
Reducing ION-PK is accomplished by inserting an external resistor, RC, between the VC- pin and the VCC2- pin of
the ISO5500.
ISO5500
ISO5500
VCC2
VC
VCC2
RC
VC
15 V
VOUT
C2 -
VC
VE
15 V
E- P
Ion-pk
VOUT
RG
VCC2 - VEE-P
Ioff-pk
RG
CG
VE
CG
VE
15 V
VEE-P
15 V
VEE-P
Figure 71. Reducing ION-PK by Inserting Resistor RC
Figure 71 (right) shows that during the on-transition, the (VCC2 – VEE-P) voltage drop occurs across the series
resistance of RC + RG, thus reducing the peak charge current to: ION-PK = (VCC2 – VEE-P) /(RC + RG). Solving for RC
provides:
V
- VEE-P
RC = CC2
- RG
ION-PK
(10)
To stay below the maximum output power consumption, RG must be calculated first via:
RG =
VCC2 - VEE-P
IOFF-PK
(11)
and the necessary comparison of POL-WC versus POL must be completed.
Once RG is determined, calculate RC for a desired on-current using Equation 10.
Another method is to insert Equation 11 into Equation 10 and arriving at:
æI
ö
RC = R G ´ ç OFF-PK - 1÷
è ION-PK
ø
(12)
Example
Reducing the peak charge current from the previous example to ION-PK = 1.5 A, requires a RC value of:
æ 2A
ö
RC = 10 Ω ´ ç
- 1÷ = 3.33 Ω
è 1.5 A
ø
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
(13)
33
ISO5500
SLLSE64A – SEPTEMBER 2011 – REVISED JULY 2012
www.ti.com
HIGHER OUTPUT CURRENT USING AN EXTERNAL CURRENT BUFFER
To increase the IGBT gate drive current, a non-inverting current buffer (such as the npn/pnp buffer shown in
Figure 72) may be used. Inverting types are not compatible with the desaturation fault protection circuitry and
must be avoided. The MJD44H11/MJD45H11 pair is appropriate for currents up to 8 A, the D44VH10/ D45VH10
pair for up to 15 A maximum.
ISO5500
VE
VEE-L
DESAT
VCC2
VC
VOUT
VEE-L
VEE-P
16
15
100 pF
14
13
12
11
15 V
10 W
MJD44H11
or
D44VH10
4.5 W
10
2.5 W
9
MJD45H11
or
D45VH10
15 V
Figure 72. Current Buffer for Increased Drive Current
Spacer
REVISION HISTORY
Changes from Original (September 2011) to Revision A
•
34
Page
Changed the device From: Product Preview To: Production ................................................................................................ 1
Submit Documentation Feedback
Copyright © 2011–2012, Texas Instruments Incorporated
Product Folder Link(s) :ISO5500
PACKAGE OPTION ADDENDUM
www.ti.com
6-Aug-2012
PACKAGING INFORMATION
Orderable Device
Status
(1)
Package Type Package
Drawing
Pins
Package Qty
Eco Plan
(2)
Lead/
Ball Finish
MSL Peak Temp
(3)
ISO5500DW
ACTIVE
SOIC
DW
16
40
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
ISO5500DWR
ACTIVE
SOIC
DW
16
2000
Green (RoHS
& no Sb/Br)
CU NIPDAU Level-2-260C-1 YEAR
Samples
(Requires Login)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability
information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that
lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between
the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.
Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight
in homogeneous material)
(3)
MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com
6-Aug-2012
TAPE AND REEL INFORMATION
*All dimensions are nominal
Device
ISO5500DWR
Package Package Pins
Type Drawing
SOIC
DW
16
SPQ
Reel
Reel
A0
Diameter Width (mm)
(mm) W1 (mm)
2000
330.0
16.4
Pack Materials-Page 1
10.75
B0
(mm)
K0
(mm)
P1
(mm)
W
Pin1
(mm) Quadrant
10.7
2.7
12.0
16.0
Q1
PACKAGE MATERIALS INFORMATION
www.ti.com
6-Aug-2012
*All dimensions are nominal
Device
Package Type
Package Drawing
Pins
SPQ
Length (mm)
Width (mm)
Height (mm)
ISO5500DWR
SOIC
DW
16
2000
367.0
367.0
38.0
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other
changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All
semiconductor products (also referred to herein as “components”) are sold subject to TI’s terms and conditions of sale supplied at the time
of order acknowledgment.
TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI’s terms
and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary
to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily
performed.
TI assumes no liability for applications assistance or the design of Buyers’ products. Buyers are responsible for their products and
applications using TI components. To minimize the risks associated with Buyers’ products and applications, Buyers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or
other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information
published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or
endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the
third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration
and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered
documentation. Information of third parties may be subject to additional restrictions.
Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service
voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice.
TI is not responsible or liable for any such statements.
Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements
concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support
that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which
anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause
harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use
of any TI components in safety-critical applications.
In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI’s goal is to
help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and
requirements. Nonetheless, such components are subject to these terms.
No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties
have executed a special agreement specifically governing such use.
Only those TI components which TI has specifically designated as military grade or “enhanced plastic” are designed and intended for use in
military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components
which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and
regulatory requirements in connection with such use.
TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which
have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such
components to meet such requirements.
Products
Applications
Audio
www.ti.com/audio
Automotive and Transportation www.ti.com/automotive
Amplifiers
amplifier.ti.com
Communications and Telecom www.ti.com/communications
Data Converters
dataconverter.ti.com
Computers and Peripherals
www.ti.com/computers
DLP® Products
www.dlp.com
Consumer Electronics
www.ti.com/consumer-apps
DSP
dsp.ti.com
Energy and Lighting
www.ti.com/energy
Clocks and Timers
www.ti.com/clocks
Industrial
www.ti.com/industrial
Interface
interface.ti.com
Medical
www.ti.com/medical
Logic
logic.ti.com
Security
www.ti.com/security
Power Mgmt
power.ti.com
Space, Avionics and Defense
www.ti.com/space-avionics-defense
Microcontrollers
microcontroller.ti.com
Video and Imaging
www.ti.com/video
RFID
www.ti-rfid.com
OMAP Mobile Processors
www.ti.com/omap
TI E2E Community
e2e.ti.com
Wireless Connectivity
www.ti.com/wirelessconnectivity
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated
Similar pages