a Dual 8-Bit 50 MSPS A/D Converter AD9058 FUNCTIONAL BLOCK DIAGRAM FEATURES 2 Matched ADCs on Single Chip 50 MSPS Conversion Speed On-Board Voltage Reference Low Power (<1 W) Low Input Capacitance (10 pF) 65 V Power Supplies Flexible Input Range AD9058 +VREF ENCODE 8-BIT ANALOGTO-DIGITAL CONVERTER AIN APPLICATIONS Quadrature Demodulation for Communications Digital Oscilloscopes Electronic Warfare Radar 8 A –VREF 2VREF +VREF ENCODE GENERAL DESCRIPTION AIN The AD9058 combines two independent, high performance, 8-bit analog-to-digital converters (ADCs) on a single monolithic IC. Combined with an optional on-board voltage reference, the AD9058 provides a cost-effective alternative for systems requiring two or more ADCs. Commercial (0°C to 70°C) and military (–55°C to +125°C) temperature range parts are available. Parts are supplied in hermetic 48-lead DIP and 44-lead “J” lead packages. B –VREF Dynamic performance (SNR, ENOB) is optimized to provide up to 50 MSPS conversion rates. The unique architecture results in low input capacitance while maintaining high performance and low power (<0.5 W/channel). Digital inputs and outputs are TTL compatible. Performance has been optimized for an analog input of 2 V p-p (± 1 V; 0 V to 2 V). Using the on-board 2 V voltage reference, the AD9058 can be set up for unipolar positive operation (0 V to 2 V). This internal voltage reference can drive both ADCs. 8 8-BIT ANALOGTO-DIGITAL CONVERTER QUADRATURE RECEIVER G RF 8 Q AD9058 90ⴗ 8 G I LO REV. E Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/461-3113 © 2012 Analog Devices, Inc. All rights reserved. AD9058–SPECIFICATIONS ELECTRICAL CHARACTERISTICS Parameter [ⴞVS = ⴞ5 V; VREF = 2 V (internal); ENCODE = 40 MSPS; AIN = 0 V to 2 V; –VREF = GROUND, unless otherwise noted.]1 All specifications apply to either of the two ADCs. Temp Test Level RESOLUTION DC ACCURACY Differential Nonlinearity AD9058AJD/AJJ Min Typ Max AD9058AKD/AKJ Min Typ Max Unit 8 8 Bits 25°C Full 25°C Full Full I VI I VI VI 25°C Full 25°C 25°C 25°C I VI I IV V 25°C Full Full 25°C Full 25°C Full Full I VI V I VI I VI V 120 80 25°C Full Full I VI V 1.95 1.90 25°C I SWITCHING PERFORMANCE Maximum Conversion Rate2 Aperture Delay (tA) Aperture Delay Matching Aperture Uncertainty (Jitter) Output Delay (Valid) (tV)2 Output Delay (tV) Tempco Propagation Delay (tPD)2 Propagation Delay (tPD) Tempco Output Time Skew 25°C 25°C 25°C 25°C 25°C Full 25°C Full 25°C I IV IV V I V I V V ENCODE INPUT Logic “1” Voltage Logic “0” Voltage Logic “1” Current Logic “0” Current Input Capacitance Pulsewidth (High) Pulsewidth (Low) Full Full Full Full 25°C 25°C 25°C VI VI VI VI V I I Integral Nonlinearity No Missing Codes ANALOG INPUT Input Bias Current Input Resistance Input Capacitance Analog Bandwidth REFERENCE INPUT Reference Ladder Resistance Ladder Tempco Reference Ladder Offset (Top) Reference Ladder Offset (Bottom) Offset Drift Coefficient INTERNAL VOLTAGE REFERENCE Reference Voltage Temperature Coefficient Power Supply Rejection Ratio (PSRR) 0.25 0.5 0.65 0.8 1.3 1.4 Guaranteed 75 12 28 10 175 170 0.45 8 8 0.25 0.5 170 340 75 12 15 220 270 120 80 0.1 50 0.8 0.2 10 8 16 12 –16 1 28 10 175 170 0.45 8 16 24 23 33 8 2.20 2.25 μA μA kΩ pF MHz 15 220 270 16 24 23 33 1.95 1.90 2.0 25 1.5 05 10 50 0.1 5 60 0.8 0.2 10 8 16 12 –16 1 V V μV/°C 25 mV/V 1.5 0.5 19 2 0.8 600 1000 5 8 8 0.8 600 1000 5 8 8 Ω Ω Ω/°C mV mV mV mV μV/°C 2.20 2.25 150 2 –2– 170 340 50 150 10 LSB LSB LSB LSB Guaranteed 50 2.0 0.5 0.7 1.0 1.25 MSPS ns ns ps, rms ns ps/°C ns ps/°C ns V V μA μA pF ns ns REV. E AD9058 Parameter DYNAMIC PERFORMANCE Transient Response Overvoltage Recovery Time Effective Number of Bits (ENOB)3 Analog Input @ 2.3 MHz @ 10.3 MHz Signal-to-Noise Ratio3 Analog Input @ 2.3 MHz @ 10.3 MHz Signal-to-Noise Ratio3 (Without Harmonics) Analog Input @ 2.3 MHz @ 10.3 MHz Second Harmonic Distortion Analog Input @ 2.3 MHz @ 10.3 MHz Third Harmonic Distortion Analog Input @ 2.3 MHz @ 10.3 MHz Crosstalk Rejection4 Temp Test Level AD9058AJD/AJJ Min Typ Max 25°C 25°C V V 2 2 25°C 25°C I I 7.7 7.4 25°C 25°C I I 25°C 25°C AD9058AKD/AKJ Min Typ Max Unit 2 2 ns ns 7.2 7.1 7.7 7.4 Bits Bits 48 46 45 44 48 46 dB dB I I 48 47 46 45 48 47 dB dB 25°C 25°C I I 58 58 48 48 58 58 dBc dBc 25°C 25°C 25°C I I IV 58 58 60 50 50 48 58 58 60 dBc dBc dBc DIGITAL OUTPUTS Logic “1” Voltage (IOH = 2 mA) Logic “0” Voltage (IOL = 2 mA) Full Full VI VI POWER SUPPLY5 +VS Supply Current –VS Supply Current Power Dissipation Full Full Full VI VI VI 2.4 2.4 0.4 127 27 770 154 38 960 127 27 770 0.4 V V 154 38 960 mA mA mW NOTES 1 For applications in which +V S may be applied before –V S, or +V S current is not limited to 500 mA, a reverse-biased clamping diode should be inserted between ground and –VS to prevent destructive latch up. See section entitled “Using the AD9058.” 2 To achieve guaranteed conversion rate, connect each data output to ground through a 2 k Ω pull-down resistor. 3 SNR performance limits for the 48-lead DIP “D” package are 1 dB less than shown. ENOB limits are degraded by 0.3 dB. SNR and ENOB measured with analog input signal 1 dB below full scale at specified frequency. 4 Crosstalk rejection measured with full-scale signals of different frequencies (2.3 MHz and 3.5 MHz) applied to each channel. With both signals synchronously encoded at 40 MSPS, isolation of the undesired frequency is measured with an FFT. 5 Applies to both A/Ss and includes internal ladder dissipation. Specifications subject to change without notice. REV. E –3– AD9058 ABSOLUTE MAXIMUM RATINGS 1 Analog Input . . . . . . . . . . . . . . . . . . . . . . . . –1.5 V to +2.5 V +VS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 V –VS . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +0.8 V to –6 V2 Digital Inputs . . . . . . . . . . . . . . . . . . . . . . . . . –0.5 V to +VS Digital Output Current . . . . . . . . . . . . . . . . . . . . . . . . 20 mA Voltage Reference Current . . . . . . . . . . . . . . . . . . . . . . 53 mA +VREF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2.5 V –VREF . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –1.5 V Operating Temperature Range AD9058AJD/AJJ/AKD/AKJ . . . . . . . . . . . . . . . 0°C to 70°C Maximum Junction Temperature3 AD9058AJD/AJJ/AKD/AKJ . . . . . . . . . . . . . . . . . . . 150°C Storage Temperature Range . . . . . . . . . . . . –65°C to +150°C Lead Temperature (Soldering, 10 sec) . . . . . . . . . . . . . 300°C NOTES 1 Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. 2 For applications in which +V S may be applied before –V S, or +V S current is not limited to 500 mA, a reverse-biased clamping diode should be inserted between ground and –VS to prevent destructive latch up. See section entitled “Using the AD9058.” 3 Typical thermal impedances: 44-lead hermetic J-leaded ceramic package: θJA = 86.4°C/W; θJC = 24.9°C/W; 48-lead hermetic: DIP θJA = 40°C/W; θJC = 12°C/W. EXPLANATION OF TEST LEVELS Test Level I. 100% production tested. II. 100% production tested at 25°C, and sample tested at specified temperatures. III. Sample tested only. IV. Parameter is guaranteed by design and characterization testing. V. Parameter is a typical value only. VI. All devices are 100% production tested at 25°C. 100% production tested at temperature extremes for extended temperature devices; sample tested at temperature extremes for commercial/industrial devices. CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9058 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. WARNING! ESD SENSITIVE DEVICE +VS 5V +VS 13k⍀ D0–D7* ENCODE** +VREF COMP DIGITAL BITS ENCODE 0.1F –VREF AIN** +VINT +VS AD9058 GROUND +5V –VS –5.2V * INDICATES EACH PIN IS CONNECTED THROUGH 2k⍀ ** INDICATES EACH PIN IS CONNECTED THROUGH 100⍀ Equivalent Digital Outputs Equivalent Encode Circuit –4– Burn-In Connections REV. E AD9058 1 48 ENCODE 2 47 D6 +VS 3 46 D5 GROUND 4 45 D4 –VREF 5 44 D3 –VS 6 43 D2 NC 7 42 D1 –VS AIN 8 41 D0 (LSB) –VREF +VS 9 40 GROUND GROUND 10 39 –VS +VREF 11 38 GROUND 40 6 7 39 –VS –VREF +VS +VS ENCODE ENCODE D7 (MSB) D6 +VINT 13 D6 TOP VIEW (Not to Scale) D5 AD9058 37 +VS TOP VIEW 36 +V S (Not to Scale) 35 GROUND +VREF 14 COMP 12 D7 (MSB) AD9058 D5 D4 D4 D3 D3 D2 D2 GROUND D1 D1 D0 (LSB) GROUND –VS GROUND NC +VS +VS –VS GROUND D0 (LSB) 18 GROUND 15 34 –VS +VS 16 33 GROUND AIN 17 32 D0 (LSB) NC 18 31 D1 19 30 D2 –VS 29 GROUND 17 D7 (MSB) GROUND AIN +VS +VREF GROUND NC COMP +VREF +VINT GROUND AIN +VS PIN CONFIGURATIONS 28 NC = NO CONNECT –VREF 20 29 D3 GROUND 21 28 D4 D5 +VS 22 27 ENCODE 23 26 D6 GROUND 24 25 D7 (MSB) NC = NO CONNECT AD9058AJJ/AKJ Pinouts AD9058AJD/AKD Pinouts PIN FUNCTION DESCRIPTIONS J-Lead Pin Number ADC-A ADC-B Ceramic DIP Pin Number ADC-A ADC-B Mnemonic Function 3 43 4 42 5 41 6 40 7 39 8 38 9 37 10 36 11 35 12–17 34–29 18 28 19 27 20 26 21 25 22 24 COMMON PINS 1 +VREF GROUND +VS AIN –VS –VREF +VS ENCODE D7 (MSB) D6–D1 D0 (LSB) GROUND –VS GROUND +VS Top of Internal Voltage Reference Ladder Analog Ground Return Positive 5 V Analog Supply Voltage Analog Input Voltage Negative 5 V Supply Voltage Bottom of Internal Voltage Reference Ladder Positive 5 V Digital Supply Voltage TTL Compatible Convert Command Most Significant Bit of TTL Digital Output TTL Compatible Digital Output Bits Least Significant Bit of TTL Digital Output Digital Ground Return Negative 5 V Supply Voltage Analog Ground Return Positive 5 V Analog Supply Voltage COMP 2 +VINT Connection for External (0.1 μF) Compensation Capacitor Internal 2 V Reference; Can Drive +VREF for Both ADCs REV. E –5– 14 11 15 10 16 9 17 8 19 6 20 5 22 3 23 2 25 48 26–31 47–42 32 41 21, 24, 33 1, 4, 40 34 39 35 38 36 37 COMMON PINS 12 13 AD9058 ANALOG IN 127 In a traditional flash converter, 256 input comparators are required to make the parallel conversion for 8-bit resolution. This is in marked contrast to the scheme used in the AD9058, as shown in Figure 1. 2 Unlike traditional “flash,” or parallel, converters, each of the two ADCs in the AD9058 utilizes a patented interpolating architecture to reduce circuit complexity, die size, and input capacitance. These advantages accrue because, compared to a conventional flash design, only half the normal number of input comparator cells is required to accomplish the conversion. 256 LATCHES 128 +VREF DECODE LOGIC The AD9058 contains two separate 8-bit analog-to-digital converters (ADCs) on a single silicon die. The two devices can be operated independently with separate analog inputs, voltage references, and clocks. INTERPOLATING LATCHES THEORY OF OPERATION 8 8 1 –VREF Figure 1. Comparator Block Diagram In this unit, each of the two independent ADCs uses only 128 (27) comparators to make the conversion. The conversion for the seven most significant bits (MSBs) is performed by the 128 comparators. The value of the least significant bit (LSB) is determined by interpolation between adjacent comparators in the decoding register. A proprietary decoding scheme processes the comparator outputs and provides an 8-bit code to the output register of each ADC; the scheme also minimizes error codes. Analog input range is established by the voltages applied at the voltage reference inputs (+VREF and –VREF). The AD9058 can operate from 0 V to 2 V using the internal voltage reference, or anywhere between –1 V and +2 V using external references. Input range is limited to 2 V p-p when using external references. The internal resistor ladder divides the applied voltage reference into 128 steps, with each step representing two 8-bit quantization levels. 1k⍀ 74HCT04 ENCODE 10pF 50⍀ 10 36 8 400⍀ –VREF A +VS –VREF B D0A(LSB) 200⍀ 5⍀ 6 AD9617 AIN A 800⍀ 2 –2V AD707 0.1F 20k⍀ +2V 20k⍀ 3 +VINT D7A(MSB) 18 17 16 15 14 13 12 11 +VREF A 8 CLOCK +VREF B D0B(LSB) 800⍀ 400⍀ 1 COMP 0.1F 200⍀ 5⍀ AD9617 +5V 0.1F 43 ANALOG IN B ⴞ0.5V 5, 9, 22, 24, 37, 41 40 AIN B D7B(MSB) AD9058 (J-LEAD) 28 29 30 31 32 33 34 35 7, 20, 26, 39 –VS 74HCT 273 ANALOG IN A ⴞ0.5V 38 ENCODE B 74HCT 273 ENCODE A 8 CLOCK –5V (SEE TEXT) 0.1F 1N4001 4, 19, 21, 25, 27, 42 Figure 2. AD9058 Using Internal 2 V Voltage Reference –6– REV. E AD9058 1k⍀ 74ACT04 ENCODE +5V 1 10 +5V 150⍀ 1/2 AD708 ANALOG IN A ⴞ0.125V +VS 10⍀ 3 0.1F 400⍀ ENCODE B 2N3904 0.1F 20k⍀ 36 ENCODE A 43 ⴞ1V 5⍀ 6 +VREF A RZ1 D0A(LSB) +VREF B AIN A 20k⍀ D7A(MSB) 10k⍀ 1/2 AD708 8 150⍀ 2N3906 38 –1V D0B(LSB) –VREF B 50⍀ ⴞ1V 5k⍀ AD9618 40 0.1F 1 8 CLOCK 400⍀ ANALOG IN B ⴞ0.125V 18 17 16 15 14 13 12 11 –VREF A 0.1F –5V +5V 0.1F 50⍀ AD9618 5, 9, 22, 24, 37, 41 74ACT 273 10k⍀ AIN B D7B(MSB) COMP AD9058 (J-LEAD) 28 29 30 31 32 33 34 35 7, 20, 26, 39 –VS RZ2 74ACT 273 2 10k⍀ 10pF 50k⍀ 3 AD580 8 CLOCK –5V (SEE TEXT) 0.1F 1N4001 4, 19, 21, 25, 27, 42 Figure 3. AD9058 Using External Voltage References The on-board voltage reference, +VINT, is a band gap reference that has sufficient drive capability for both reference ladders. It provides a 2 V reference that can drive both ADCs in the AD9058 for unipolar positive operation (0 V to 2 V). USING THE AD9058 Refer to Figure 2. Using the internal voltage reference connected to both ADCs as shown reduces the number of external components required to create a complete data acquisition system. The input ranges of the ADCs are positive unipolar in this configuration, ranging from 0 V to 2 V. Bipolar input signals are buffered, amplified, and offset into the proper input range of the ADC using a good low distortion amplifier such as the AD9617 or AD9618. The AD9058 offers considerable flexibility in selecting the analog input ranges of the ADCs; the two independent ADCs can even have different input ranges if required. In Figure 3, the AD9058 is shown configured for ± 1 V operation. The “Reference Ladder Offset” shown in the specifications table refers to the error between the voltage applied to the +VREF (top) or –VREF (bottom) of the reference ladder and the voltage required at the analog input to achieve a 1111 1111 or 0000 0000 transition. This indicates the amount of adjustment range that must be designed into the reference circuit for the AD9058. The diode shown between ground and –VS is normally reversebiased and is used to prevent latch-up. Its use is recommended for applications in which power supply sequencing might allow +VS to be applied before –VS; or the +VS supply is not current REV. E limited. If the negative supply is allowed to float (the +5 V supply is powered up before the –5 V supply), substantial +5 V supply current will attempt to flow through the substrate (VS supply contact) to ground. If this current is not limited to <500 mA, the part may be destroyed. The diode prevents this potentially destructive condition from occurring. Timing Refer to the AD9058 Timing Diagram, Figure 4. The AD9058 provides latched data outputs with no pipeline delay. To conserve power, the data outputs have relatively slow rise and fall times. When designing system timing, it is important to observe (1) setup and hold times; and (2) the intervals when data is changing. Figure 3 shows 2 kΩ pull-down resistors on each of the D0–D7 output data bits. When operating at conversion rates higher than 40 MSPS, these resistors help equalize rise and fall times and ease latching the output data into external latches. The 74ACT logic family devices have short setup and hold times and are the recommended choices for speeds of 40 MSPS or more. Layout To ensure optimum performance, a single low impedance ground plane is recommended. Analog and digital grounds should be connected together and to the ground plane at the AD9058 device. Analog and digital power supplies should be bypassed to ground through 0.1 μF ceramic capacitors as close to the unit as possible. For prototyping or evaluation, surface-mount sockets are available from Methode Electronics, Inc. (Part No. 213-0320602) for evaluating AD9058 surface-mount packages. To evaluate the –7– AD9058 AD9058 in through-hole PCB designs, use the AD9058AJD/AKD with individual pin sockets (AMP Part No. 6-330808-0). Alternatively, surface-mount AD9058 units can be mounted in a through-hole socket (Circuit Assembly Corporation, Irvine, California Part No. CA-44SPC-T). the time required for the AD9058 to achieve full accuracy when a step function input is applied. Overvoltage recovery time is the interval required for the AD9058 to recover to full accuracy after an overdriven analog input signal is reduced to its input range. Time domain performance of the ADC is also extremely important in digital oscilloscopes. When a track-/sample-and-hold is used ahead of the ADC, its operation becomes similar to that described above for receivers. AD9058 APPLICATIONS Combining two ADCs in a single package is an attractive alternative in a variety of systems when cost, reliability, and space are important considerations. Different systems emphasize particular specifications, depending on how the part is used. The dynamic response to high frequency inputs can be described by the effective number of bits (ENOB). The effective number of bits is calculated with a sine wave curve fit and is expressed as: In high density digital radio communications, a pair of high speed ADCs are used to digitize the in-phase (I) and quadrature (Q) components of a modulated signal. The signal presented to each ADC in this type of system consists of message-dependent amplitudes varying at the symbol rate, which is equal to the sample rates of the converters. [ where N is the resolution (number of bits) and measured error is actual rms error calculated from the converter’s outputs with a pure sine wave applied as the input. Maximum conversion rate is defined as the encode (sample) rate at which SNR of the lowest frequency analog test signal drops no more than 3 dB below the guaranteed limit. N ANALOG INPUT N+1 tA ] ENOB = N − LOG2 Error (measured ) Error (ideal ) N+2 60 +125 C ENCODE 55 D0–D7 VALID DATA FOR N–1 VALID DATA FOR N tPD HARMONIC DISTORTION – dB tV VALID DATA FOR N+1 DATA CHANGING tA = APERTURE TIME tV = DATA DELAY OF PRECEDING ENCODE tPD = OUTPUT PROPAGATION DELAY Figure 4. Timing Diagram +25 C –55 C 50 45 40 35 Figure 5 shows what the analog input to the AD9058 would look like when observed relative to the sample clock. Signal-tonoise ratio (SNR), transient response, and sample rate are all critical specifications in digitizing this “eye pattern.” 30 0.1 1 10 INPUT FREQUENCY – MHz 100 Figure 6. Harmonic Distortion vs. Analog Input Frequency ANALOG INPUT SAMPLE CLOCK Figure 5. I and Q Input Signals Receiver sensitivity is limited by the SNR of the system. For the ADC, SNR is measured in the frequency domain and calculated with a Fast Fourier Transform (FFT). The signal-to-noise ratio equals the ratio of the fundamental component of the signal (rms amplitude) to the rms level of the noise. Noise is the sum of all other spectral components, including harmonic distortion, but excluding dc. 50 45 7.2 40 6.4 –55 C 35 30 0.1 Although the signal being sampled does not have a significant slew rate at the instant it is encoded, dynamic performance of the ADC and the system is still critical. Transient response is 8.0 +25 C AND +125 C 5.5 1 10 INPUT FREQUENCY – MHz EFFECTIVE NUMBER OF BITS (ENOB) SIGNAL-TO-NOISE RATIO (SNR) – dB 55 100 Figure 7. Dynamic Performance vs. Analog Input Frequency –8– REV. E AD9058 D1 D2 D3 D4 D5 D7 (MSB) D6 +VS ENCODE –VS Die Dimensions . . . . . . . . . 106 mils × 108 mils × 15 (± 2) mils Pad Dimensions . . . . . . . . . . . . . . . . . . . . . . . . 4 mils × 4 mils Metallization . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Gold Backing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . None Substrate Potential . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –VS Passivation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . Nitride Die Attach . . . . . . . . . . . . . . . . . . . . Gold Eutectic (Ceramic) Bond Wire . . . . . . . . . 1 mil–1.3 mil, Gold; Gold Ball Bonding –VREF MECHANICAL INFORMATION AIN D0 (LSB) +VS GROUND –VS GROUND +VREF GROUND COMP +VS +VINT +VS +VREF GROUND –VS GROUND REV. E –9– D1 D2 D3 D5 D4 D6 D7 (MSB) ENCODE +VS D0 (LSB) –VS GROUND AIN –VREF +VS AD9058 OUTLINE DIMENSIONS 0.078 (1.98) 0.054 (1.37) 0.040 (1.02) REF 45° 3 PLACES 0.662 (16.82) SQ 0.628 (15.95) 0.025 (0.64) MIN 29 39 40 0.020 (0.51) REF 45° 28 0.032 (0.81) 0.020 (0.51) PIN 1 INDEX 0.065 (1.65) 0.050 (1.27) BSC 0.650 (16.51) 0.610 (15.49) PIN 1 0.500 (12.70) 0.492 (12.50) TOP VIEW BOTTOM VIEW 0.023 (0.58) 0.013 (0.33) 18 6 7 17 0.700 (17.78) SQ 0.680 (17.27) 0.135 (3.43) 0.100 (2.54) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETERS DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. 44-Lead Ceramic Leaded Chip Carrier — J-Formed Leads [JLCC] (J-44) Dimensions shown in inches and (millimeters) 0.005 (0.13) MIN 0.098 (2.49) MAX 48 25 0.620 (15.75) 0.590 (14.99) PIN 1 1 24 0.225 (5.72) MAX 0.200 (5.08) 0.125 (3.18) 2.424 (63.57) MAX 0.060 (1.52) 0.015 (0.38) 0.630 (16.00) 0.520 (13.21) 0.150 (3.81) MIN 0.023 (0.58) 0.014 (0.36) 0.110 (2.79) 0.090 (2.29) 0.070 (1.78) 0.030 (0.76) SEATING PLANE 0.015 (0.38) 0.008 (0.20) CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. 48-Lead Side-Brazed Ceramic Dual In-Line Package [SBDIP] (D-48) Dimensions shown in inches and (millimeters) ORDERING GUIDE Model1 AD9058AJJ AD9058AJJ-REEL AD9058AKJ AD9058ATJ/883B AD9058AJD AD9058AKD AD9058ATD/883B 1 2 Temperature Range 0°C to 70°C 0°C to 70°C 0°C to 70°C –55°C to +125°C 0°C to 70°C 0°C to 70°C –55°C to +125°C Package Description 44-Lead JLCC 44-Lead JLCC 44-Lead JLCC 44-Lead JLCC 48-Lead SBDIP 48-Lead SBDIP 48-Lead SBDIP For AD9058ATJ/883B and AD9058ATD/883B specifications, refer to Analog Devices Military Products Databook. D = Hermetic ceramic DIP package; J = leaded ceramic package. Rev. E | Page 10 Package Option2 J-44 J-44 J-44 J-44 D-48 D-48 D-48 AD9058 REVISION HISTORY 9/12—Rev. D to Rev. E Changes to Mechanical Information Figure ................................. 9 Changes to Outline Dimensions................................................... 10 Changes to Ordering Guide .......................................................... 10 5/03—Rev. C to Rev. D Changes to Ordering Guide ............................................................ 4 Changes to Outline Dimensions................................................... 10 6/01—Rev. B to Rev. C Edits to ELECTRICAL CHARACTERISTICS headings ............. 2 Edits to ABSOLUTE MAXIMUM RATINGS .............................. 4 Edits to ORDERING GUIDE.......................................................... 4 Edits to Pinout captions ................................................................... 5 Edits to Layout section ..................................................................... 7 ©2012 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D00562-0-9/12(E) Rev. E | Page 11