TI SN74ABT2244N

SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
•
•
•
•
SN54ABT2244 . . . J PACKAGE
SN74ABT2244 . . . DB, DW, N, OR PW PACKAGE
(TOP VIEW)
Output Ports Have Equivalent 25-Ω Series
Resistors, So No External Resistors Are
Required
State-of-the-Art EPIC-ΙΙB  BiCMOS Design
Significantly Reduces Power Dissipation
Typical VOLP (Output Ground Bounce)
< 1 V at VCC = 5 V, TA = 25°C
Package Options Include Plastic
Small-Outline (DW), Shrink Small-Outline
(DB), and Thin Shrink Small-Outline (PW)
Packages, Ceramic Chip Carriers (FK), and
Plastic (N) and Ceramic (J) DIPs
1OE
1A1
2Y4
1A2
2Y3
1A3
2Y2
1A4
2Y1
GND
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
VCC
2OE
1Y1
2A4
1Y2
2A3
1Y3
2A2
1Y4
2A1
description
2Y4
1A1
1OE
VCC
1A2
2Y3
1A3
2Y2
1A4
4
3 2 1 20 19
18
5
17
6
16
7
15
8
14
9 10 11 12 13
1Y1
2A4
1Y2
2A3
1Y3
2Y1
GND
2A1
1Y4
2A2
The outputs, which are designed to sink up to
12 mA, include 25-Ω series resistors to reduce
overshoot and undershoot.
2OE
SN54ABT2244 . . . FK PACKAGE
(TOP VIEW)
These octal buffers and line drivers are designed
specifically to improve both the performance and
density of 3-state memory address drivers, clock
drivers, and bus-oriented receivers and
transmitters. Taken together with the ′ABT2240
and ′ABT2241, these devices provide the choice
of selected combinations of inverting and
noninverting outputs, symmetrical active-low
output-enable (OE) inputs, and complementary
OE and OE inputs. These devices feature high
fan-out and improved fan-in.
To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup
resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN74ABT2244 is available in TI’s shrink small-outline package (DB), which provides the same I/O pin count
and functionality of standard small-outline packages in less than half the printed-circuit-board area.
The SN54ABT2244 is characterized for operation over the full military temperature range of – 55°C to 125°C.
The SN74ABT2244 is characterized for operation from – 40°C to 85°C.
FUNCTION TABLE
(each buffer)
INPUTS
OE
A
OUTPUT
Y
L
H
H
L
L
L
H
X
Z
EPIC-ΙΙB is a trademark of Texas Instruments Incorporated.
Copyright  1994, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
6–1
SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
logic symbol†
1OE
1A1
1A2
1A3
1A4
1
logic diagram (positive logic)
1OE
EN
2
1
18
4
16
6
14
8
12
1Y1
1A1
2OE
2A1
2A2
2A3
2A4
2
18
4
16
6
14
8
12
1Y1
1Y2
1Y3
1A2
1Y2
1Y4
1A3
19
1
1Y3
EN
11
1
9
13
7
15
5
17
3
1A4
1Y4
2Y1
2Y2
2Y3
2OE
19
2Y4
† This symbol is in accordance with ANSI/IEEE Std 91-1984
and IEC Publication 617-12.
2A1
2A2
11
9
13
7
15
5
17
3
2Y1
2Y2
schematic of Y outputs
2A3
VCC
2A4
Output
GND
6–2
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
2Y3
2Y4
SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†
Supply voltage range, VCC . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V
Input voltage range, VI (except I/O ports) (see Note 1) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 0.5 V to 7 V
Voltage range applied to any output in the high state or power-off state, VO . . . . . . . . . . . . . – 0.5 V to 5.5 V
Current into any output in the low state, IO . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 mA
Input clamp current, IIK (VI < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . –18 mA
Output clamp current, IOK (VO < 0) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 50 mA
Maximum power dissipation at TA = 55°C (in still air) (see Note 2): DB package . . . . . . . . . . . . . . . . . . . . 0.6 W
DW package . . . . . . . . . . . . . . . . . . . 1.6 W
N package . . . . . . . . . . . . . . . . . . . . . 1.3 W
PW package . . . . . . . . . . . . . . . . . . . 0.7 W
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
† Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils,
except for the N package, which has a trace length of zero. For more information, refer to the Package Thermal Considerations
application note in the 1994 ABT Advanced BiCMOS Technology Data Book, literature number SCBD002B.
recommended operating conditions (see Note 3)
SN54ABT2244
VCC
VIH
Supply voltage
VIL
VI
Low-level input voltage
IOH
IOL
High-level output current
∆t /∆v
Input transition rise or fall rate
∆t /∆VCC
Power-up ramp rate
High-level input voltage
SN74ABT2244
MIN
MAX
MIN
MAX
4.5
5.5
4.5
5.5
2
2
0.8
Input voltage
0
Low-level output current
Outputs enabled
VCC
– 24
POST OFFICE BOX 655303
– 55
• DALLAS, TEXAS 75265
VCC
– 32
V
V
mA
12
12
mA
5
5
ns / V
200
TA
Operating free-air temperature
NOTE 3: Unused or floating inputs must be held high or low.
V
V
0.8
0
UNIT
µs / V
200
125
– 40
85
°C
6–3
SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
VIK
VOH
TEST CONDITIONS
VCC = 4.5 V,
VCC = 4.5 V,
II = –18 mA
IOH = – 3 mA
VCC = 5 V,
VCC = 4
4.5
5V
VOL
II
VCC = 4.5 V,
VCC = 0 to 5.5 V,
IOZPU
IOZPD
VCC = 0 to 2.1 V,
VCC = 2.1 V to 0,
IOZH
IOZL
VCC = 2.1 V to 5.5 V,
VCC = 2.1 V to 5.5 V,
Ioff
VCC = 0,
VCC = 5.5 V,
VO = 5.5 V
ICEX
IO‡
VCC = 5.5 V,
IO = 0,
VI = VCC or GND
∆ICC§
Ci
VCC = 5.5 V,
O input
One
i
at 3.4 V
V,
Other in
inputs
uts at
VCC or GND
SN54ABT2244
MIN
–1.2
MAX
SN74ABT2244
MIN
–1.2
MAX
–1.2
2.5
2.5
2.5
IOH = – 3 mA
IOH = – 24 mA
3
3
3
2
2
IOH = – 32 mA
IOL = 12 mA
2*
UNIT
V
V
2
0.8
0.8
0.8
V
±1
±1
±1
µA
± 50
± 50
± 50
µA
VO = 0.5 to 2.7 V, OE = X
VO = 2.7 V, OE ≥ 2 V
± 50
± 50
± 50
µA
10
10
10
µA
VO = 0.5 V, OE ≥ 2 V
VI or VO ≤ 4.5 V
– 10
– 10
– 10
µA
±100
µA
50
µA
–180
mA
250
µA
VI = VCC or GND
VO = 0.5 to 2.7 V, OE = X
±100
VO = 2.5 V
Outputs high
Data
inputs
50
– 50
–100
–180
1
250
50
– 50
–180
– 50
250
Outputs low
24
30
30
30
mA
Outputs disabled
0.5
250
250
250
µA
Outputs enabled
1.5
1.5
1.5
Outputs disabled
0.05
0.05
0.05
1.5
1.5
1.5
Control inputs
VI = 2.5 V or 0.5 V
VO = 2.5 V or 0.5 V
Co
TA = 25°C
TYP† MAX
Outputs high
VCC = 5.5 V,
ICC
MIN
mA
3
pF
8.5
pF
* On products compliant to MIL-STD-883, Class B, this parameter does not apply.
† All typical values are at VCC = 5 V.
‡ Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
§ This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND.
switching characteristics over recommended ranges of supply voltage and operating free-air
temperature, CL = 50 pF (unless otherwise noted) (see Figure 1)
FROM
(INPUT)
TO
(OUTPUT)
tPLH
tPHL
A
Y
tPZH
tPZL
OE
Y
tPHZ
tPLZ
OE
Y
PARAMETER
6–4
POST OFFICE BOX 655303
VCC = 5 V,
TA = 25°C
SN54ABT2244
SN74ABT2244
MIN
TYP
MAX
MIN
MAX
MIN
MAX
1
3.4
4.3
1
5.3
1
4.7
1
4.5
5.3
1
6.8
1
5.6
1.1
3.8
4.8
1.1
6.5
1.1
5.5
2.1
6.3
7.3
2.1
10.2
2.1
8.3
2.1
4.5
5.6
2.1
7
2.1
6.6
1.7
4.3
5.3
1.7
7.4
1.7
5.8
• DALLAS, TEXAS 75265
UNIT
ns
ns
ns
SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
PARAMETER MEASUREMENT INFORMATION
7V
S1
500 Ω
From Output
Under Test
Open
GND
CL = 50 pF
(see Note A)
500 Ω
TEST
S1
tPLH/tPHL
tPLZ/tPZL
tPHZ/tPZH
Open
7V
Open
LOAD CIRCUIT FOR OUTPUTS
3V
Timing Input
1.5 V
0V
tw
tsu
3V
Input
1.5 V
th
3V
1.5 V
Data Input
1.5 V
1.5 V
0V
0V
VOLTAGE WAVEFORMS
PULSE DURATION
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
3V
Input
(see Note B)
1.5 V
0V
VOH
1.5 V
Output
1.5 V
VOL
VOH
Output
1.5 V
1.5 V
VOL
1.5 V
0V
tPLZ
Output
Waveform 1
S1 at 7 V
(see Note C)
tPLH
tPHL
1.5 V
tPZL
tPHL
tPLH
3V
Output
Control
1.5 V
Output
Waveform 2
S1 at Open
(see Note C)
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
INVERTING AND NONINVERTING OUTPUTS
1.5 V
tPZH
3.5 V
VOL + 0.3 V
VOL
tPHZ
1.5 V
VOH – 0.3 V
VOH
[0V
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
LOW- AND HIGH-LEVEL ENABLING
NOTES: A. CL includes probe and jig capacitance.
B. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, ZO = 50 Ω, tr ≤ 2.5 ns, tf ≤ 2.5 ns.
C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
D. The outputs are measured one at a time with one transition per measurement.
Figure 1. Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
6–5
SN54ABT2244, SN74ABT2244
OCTAL BUFFERS AND LINE/MOS DRIVERS
WITH 3-STATE OUTPUTS
SCBS106B – JANUARY 1991 – REVISED JULY 1994
6–6
POST OFFICE BOX 655303
• DALLAS, TEXAS 75265
IMPORTANT NOTICE
Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue
any product or service without notice, and advise customers to obtain the latest version of relevant information
to verify, before placing orders, that information being relied on is current and complete. All products are sold
subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those
pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in
accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent
TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily
performed, except those mandated by government requirements.
CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF
DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL
APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR
WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER
CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO
BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating
safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent
that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other
intellectual property right of TI covering or relating to any combination, machine, or process in which such
semiconductor products or services might be or are used. TI’s publication of information regarding any third
party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright  1998, Texas Instruments Incorporated