TIMESTREAMTM PRODUCT FAMILY VSC9186 VSC9186 Killington - Quad STS-48/STM-16 and STS-192/STM-64 Line Interface S P E C I F I C AT I O N S : 2.5V I/O and 1.8V Core Power Supplies 0.18µ CMOS Technology 720-pin CCGA /1.0mm Column Pitch 10W Maximum Power Consumption SPLITTER/COMBINER MODE (DWDM): F E AT U R E S : Bidirectional Quad STS-48/STM-16 or STS-192/ STM-64 Section and Line Termination Device with Pointer Processing and Time Slot Interchange Accommodates a +/- 300ppm Difference Between Incoming and Local System Clock and Performs Pointer Processing on Quad Independent STS-48/ STM-16 or a Single STS-192/STM-64 Pointer Processing of all Concatenation Levels Including STS-192c, STS-48c, STS-12c, STS-3c, and STS-1 Three ports featuring 16 Serial 622Mb/s Timestream Backplane Interfaces with Integrated CDR to Other Line Interfaces or Switch ICs Section/Line OH Drop/Insertion with External Interfaces on All Channels Supports Section/Line Overhead Transparency Protection Interface Allows Full STS-1/STM-0 Hairpinning and Drop/Continue on Both Tributary and Ring Traffic Two Integrated Bidirectional 768 x 288 STS-1 Level Crossconnects Embedded Hardware UPSR Four independently-timed 2.5Gb/s SONET/SDH signals are received, terminated, and monitored at the line level. They are pointer processed to the local time domain, passed through an STS-1 level crossconnect, and are multiplexed to a STS-192/STM-64 signal. A STS-192/STM-64 is received in the opposite direction and pointer processed to a local clock. The signal is crossconnected at the STS-1 level and then demultiplexed to four STS-48/STM-16 signals. Full section and line termination are performed at all five SONET Tx and Rx interfaces. Overhead transparency is supported through an external interface for maximum customer flexibility. Two Killington devices may to be used in an East/West ring configuration forming a logical 40Gb/s crossconnect. Two bidirectional interfaces allow loopback of all four STS-48/STM-16 and the STS-192/ STM-64 interfaces simultaneously. A D D / D R O P M U LT I P L E X I N G ( A D M ) M O D E : Four independently-timed 2.5Gb/s signals or a single 10Gb/s SONET/SDH signal are received, terminated, and monitored at the line level. The incoming 192 STS-1 signals are sent through a 768 x 288 STS-1 TSI switch that allows ring loopback or hairpinning of tributaries from either the line interface or the backplane interface. B1 parity is supported on both interfaces for backplane integrity monitoring. The backplane receive circuitry has built-in data recovery and realignment of +/- 100 ns on all 16 working and protection LVDS inputs. These signals are then crossconnected again at the STS-1 level through a 768 x 288 TSI and transmitted to either four STS-48/STM-16 or one STS-192/STM-64 interface. Compliant with SONET and SDH Requirements as Stated in ANSI T1.105, Bellcore GR-253-CORE and ITU-T G.707 Provides JTAG TAP Controller Conforming to the IEEE 1149.1 Standard Bidirectional Path Monitoring PB-VSC9186-001 VSC9186 VSC9186 Killington - Quad STS-48/STM-16 and STS-192/STM-64 Line Interface GENERAL DESCRIPTION: The VSC9186 is a bidirectional quad The VSC9186 can be used in SONET/SDH applications STS-48/STM-16 or OC-192/STM-64 framer such as Time Slot Interchange (TSI) switches, digital and pointer processor. In addition to full crossconnects, add/drop multiplexers, and DWDM terminal path overhead monitoring, section and multiplexer applications. line termination are available on line inputs and outputs. A bidirectional protection interface The VSC9186 supports TOH transparency off-chip using the allows both line and tributary traffic to be looped back XILINX Virtex II (XC2V1000-4FG256C). A verified reference simultaneously through a companion device. The UPSR is design is available with purchase. implemented entirely in hardware driven by the STE/LTE logic, pointer interpreter and path overhead monitor. VSC9186 BLOCK DIAGRAM: TOH Interface External Switch Control APS RefSync OC-192 TOH HSI 4 x RSLOP-48 Clock(s) Elastic Store Pre-Buffer 1 x RSLOP-192 High Speed Interface 768x288 TSI Ptr Generator Data Ptr Interpreter 4xOC-48 PP Data Clock PHY Clock Quad OC-48 TOH Path Overhead Processor CPU OC-192 TOH 1 x TSLOP-192 OC-192 PP 768x288 TSI Quad OC-48 TOH Pre-Buffer 4 x TSLOP-48 Elastic Store PHY Clock Ptr Generator HSI Ptr Interpreter Data Clock High Speed Interface Data Clock SouthTx SouthRx NorthRx 4 x OC-48 / 1 x OC-192 LINE INTERFACE NorthTx External Switch Control RefClk BACKPLANE/OC-192 LINE INTERFACE Your Partner for Success. For more information on Vitesse Products visit the Vitesse web site at www.vitesse.com or contact Vitesse Sales at (800) VITESSE or [email protected] ©2002 Vitesse Semiconductor Corporation 741 Calle Plano Camarillo, CA 93012, USA Tel: +1 805.388.3700 Fax: +1 805.987.5896 www.vitesse.com