ELPIDA EBE51RC4AAFA

PRELIMINARY DATA SHEET
512MB Registered DDR2 SDRAM DIMM
EBE51RC4AAFA (64M words × 72 bits, 1 Rank)
Features
The EBE51RC4AAFA is a 64M words × 72 bits, 1 rank
DDR2 SDRAM Module, mounting 18 pieces of DDR2
SDRAM sealed in FBGA package. Read and write
operations are performed at the cross points of the CK
and the /CK. This high-speed data transfer is realized
by the 4bits prefetch-pipelined architecture. Data
strobe (DQS and /DQS) both for read and write are
available for high speed and reliable data bus design.
By setting extended mode register, the on-chip Delay
Locked Loop (DLL) can be set enable or disable. This
module provides high density mounting without utilizing
surface mount technology. Decoupling capacitors are
mounted beside each FBGA on the module board.
• 240-pin socket type dual in line memory module
(DIMM)
 PCB height: 30.0mm
 Lead pitch: 1.0mm
 Lead-free
• 1.8V power supply
• Data rate: 533Mbps/400Mbps (max.)
• 1.8 V (SSTL_18 compatible) I/O
• Double-data-rate architecture: two data transfers per
clock cycle
• Bi-directional, data strobe (DQS and /DQS) is
transmitted /received with data, to be used in
capturing data at the receiver
• DQS is edge aligned with data for READs; center
aligned with data for WRITEs
• Differential clock inputs (CK and /CK)
• DLL aligns DQ and DQS transitions with CK
transitions
• Commands entered on each positive CK edge; data
referenced to both edges of DQS
• Four internal banks for concurrent operation
(Component)
• Burst length: 4, 8
• /CAS latency (CL): 3, 4, 5
• Auto precharge option for each burst access
• Auto refresh and self refresh modes
• 7.8µs average periodic refresh interval
• Posted CAS by programmable additive latency for
better command and data bus efficiency
• Off-Chip-Driver Impedance Adjustment and On-DieTermination for better signal quality
• /DQS can be disabled for single-ended Data Strobe
operation
• 1 piece of PLL clock driver, 2 pieces of register driver
and 1 piece of serial EEPROM (2k bits EEPROM) for
Presence Detect (PD)
EO
Description
L
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
t
uc
od
Pr
This product became EOL in April, 2005.
Document No. E0471E11 (Ver. 1.1)
Date Published February 2006 (K) Japan
URL: http://www.elpida.com
Elpida Memory, Inc. 2004-2006
EBE51RC4AAFA
Ordering Information
Data rate
Mbps (max.)
Part number
Component
1
JEDEC speed bin*
(CL-tRCD-tRP)
EBE51RC4AAFA-5C-E
533
DDR2-533 (4-4-4)
EBE51RC4AAFA-4A-E
400
DDR2-400 (3-3-3)
EBE51RC4AAFA-4C-E
400
DDR2-400 (4-4-4)
Package
Contact
pad
Mounted devices
Gold
EDE2504AASE -5C, -4A
EDE2504AASE-5C
240-pin DIMM
(lead-free)
EDE2504AASE -5C, -4A, -4C
Note: 1. Module /CAS latency = component CL + 1
Pin Configurations
Front side
EO
Pin No.
Pin name
1 pin
121 pin
64 pin 65 pin
120 pin
184 pin 185 pin
240 pin
Back side
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
VREF
61
A4
121
VSS
181
VDD
2
VSS
62
VDD
122
DQ4
182
A3
3
DQ0
63
A2
123
DQ5
183
A1
4
DQ1
64
VDD
124
VSS
184
VDD
5
VSS
65
VSS
125
DQS9
185
CK0
6
/DQS0
66
VSS
126
/DQS9
186
/CK0
7
DQS0
67
8
VSS
68
9
DQ2
69
L
1
127
VSS
187
VDD
128
DQ6
188
A0
VDD
129
DQ7
189
VDD
Pr
VDD
NC
DQ3
70
11
VSS
71
A10
130
VSS
190
BA1
BA0
131
DQ12
191
VDD
12
DQ8
72
VDD
132
DQ13
192
/RAS
13
DQ9
73
/WE
14
VSS
74
/CAS
15
/DQS1
75
VDD
16
DQS1
76
NC
17
VSS
77
NC
18
/RESET
78
VDD
od
10
133
VSS
193
/CS0
134
DQS10
194
VDD
135
/DQS10
195
ODT0
136
VSS
196
NC
137
NC
197
VDD
138
NC
198
VSS
NC
79
VSS
139
VSS
199
DQ36
20
VSS
80
DQ32
140
DQ14
200
DQ37
21
DQ10
81
DQ33
141
DQ15
201
VSS
202
DQS13
203
/DQS13
uc
19
DQ11
82
VSS
142
VSS
23
VSS
83
/DQS4
143
DQ20
24
DQ16
84
DQS4
144
DQ21
204
VSS
25
DQ17
85
VSS
145
VSS
205
DQ38
26
VSS
86
DQ34
146
DQS11
206
27
/DQS2
87
DQ35
147
/DQS11
207
Preliminary Data Sheet E0471E11 (Ver. 1.1)
2
t
22
DQ39
VSS
EBE51RC4AAFA
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
Pin No.
Pin name
28
DQS2
88
VSS
148
VSS
208
DQ44
29
VSS
89
DQ40
149
DQ22
209
DQ45
30
DQ18
90
DQ41
150
DQ23
210
VSS
31
DQ19
91
VSS
151
VSS
211
DQS14
32
VSS
92
/DQS5
152
DQ28
212
/DQS14
33
DQ24
93
DQS5
153
DQ29
213
VSS
34
DQ25
94
VSS
154
VSS
214
DQ46
35
VSS
95
DQ42
155
DQS12
215
DQ47
36
/DQS3
96
DQ43
156
/DQS12
216
VSS
37
DQS3
97
VSS
157
VSS
217
DQ52
98
DQ48
158
DQ30
218
DQ53
DQ26
99
DQ49
159
DQ31
219
VSS
40
DQ27
100
VSS
160
VSS
220
NC
41
VSS
101
SA2
161
CB4
221
NC
42
CB0
102
NC
162
CB5
222
VSS
43
CB1
103
VSS
163
VSS
223
DQS15
44
VSS
104
/DQS6
164
DQS17
224
/DQS15
45
/DQS8
105
DQS6
165
/DQS17
225
VSS
46
DQS8
106
VSS
166
VSS
226
DQ54
47
VSS
107
DQ50
167
CB6
227
DQ55
48
CB2
108
DQ51
168
CB7
228
VSS
49
CB3
109
VSS
169
VSS
229
DQ60
50
VSS
110
DQ56
170
VDD
230
DQ61
51
VDD
111
DQ57
171
NC
231
VSS
52
CKE0
112
VSS
172
VDD
232
DQS16
53
VDD
113
/DQS7
173
NC
233
/DQS16
54
NC
114
DQS7
174
NC
234
VSS
55
NC
115
VSS
175
VDD
235
DQ62
56
VDD
116
DQ58
57
A11
117
DQ59
58
A7
118
VSS
59
VDD
119
SDA
60
A5
120
SCL
L
VSS
39
od
EO
38
Pr
176
A12
236
DQ63
177
A9
237
VSS
178
VDD
238
VDDSPD
179
A8
239
SA0
180
A6
240
SA1
t
uc
Preliminary Data Sheet E0471E11 (Ver. 1.1)
3
EBE51RC4AAFA
Pin Description
Pin name
Function
A0 to A12
Address input
Row address
Column address
A10 (AP)
Auto precharge
BA0, BA1
Bank select address
DQ0 to DQ63
Data input/output
A0 to A12
A0 to A9, A11
Check bit (Data input/output)
/RAS
Row address strobe command
/CAS
Column address strobe command
/WE
Write enable
/CS0
Chip select
CKE0
Clock enable
CK0
Clock input
/CK0
Differential clock input
DQS0 to DQS17, /DQS0 to /DQS17
Input and output data strobe
EO
CB0 to CB7
SCL
Clock input for serial PD
SDA
Data input/output for serial PD
VDD
VDDSPD
VREF
L
SA0 to SA2
VSS
/RESET
NC
Power for internal circuit
Power for serial EEPROM
Input reference voltage
Ground
Pr
ODT0
Serial address input
ODT control
Reset pin (forces register and PLL inputs low) *
1
No connection
Note: 1. Reset pin is connected to both OE of PLL and reset to register.
t
uc
od
Preliminary Data Sheet E0471E11 (Ver. 1.1)
4
EBE51RC4AAFA
Serial PD Matrix*1
Byte No.
0
1
Function described
Number of bytes utilized by module
manufacturer
Total number of bytes in serial PD
device
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Hex value
Comments
1
0
0
0
0
0
0
0
80H
128 bytes
0
0
0
0
1
0
0
0
08H
256 bytes
2
Memory type
0
0
0
0
1
0
0
0
08H
DDR2 SDRAM
3
Number of row address
0
0
0
0
1
1
0
1
0DH
13
4
Number of column address
0
0
0
0
1
0
1
1
0BH
11
5
Number of DIMM ranks
0
1
1
0
0
0
0
0
60H
1
6
Module data width
0
1
0
0
1
0
0
0
48H
72
7
Module data width continuation
0
0
0
0
0
0
0
00H
0
Voltage interface level of this assembly 0
0
0
0
0
1
0
1
05H
SSTL 1.8V
9
DDR SDRAM cycle time, CL = 5
-5C
0
0
1
1
1
1
0
1
3DH
3.75ns*
0
1
0
1
0
0
0
0
50H
5.0ns*
1
0
1
0
1
0
0
0
0
50H
0.5ns*
1
0
1
1
0
0
0
0
0
60H
0.6ns*
1
EO
0
8
-4A, -4C
10
SDRAM access from clock (tAC)
-5C
-4A, -4C
DIMM configuration type
0
0
0
0
0
0
1
0
02H
ECC
12
Refresh rate/type
1
0
0
0
0
0
1
0
82H
7.8µs
L
11
13
Primary SDRAM width
0
0
0
0
0
1
0
0
04H
×4
14
Error checking SDRAM width
0
0
0
0
0
1
0
0
04H
×4
Reserved
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
1
1
0
0
0CH
4,8
15
16
18
Reserved
20
DIMM type information
21
0
0
0
0
0
1
0
0
04H
4
0
0
1
1
1
0
0
0
38H
3, 4, 5
0
0
0
0
0
0
0
0
00H
0
0
0
0
0
0
0
0
1
01H
Registered
SDRAM module attributes
0
0
0
0
0
0
0
0
00H
Normal
22
SDRAM device attributes: General
0
0
1
1
0
0
0
0
30H
VDD ± 0.1V
23
Minimum clock cycle time at CL = 4
-5C
0
0
1
1
1
1
0
1
3DH
3.75ns*
0
1
0
1
0
0
0
0
50H
5.0ns*
1
Maximum data access time (tAC) from
clock at CL = 4
0
-5C
1
0
1
0
0
0
0
50H
0.5ns*
1
-4A, -4C
24
25
1
1
0
0
0
0
1
0
1
0
0
1
1
1
1
1
1
Maximum data access time (tAC) from
clock at CL = 3
0
-5C, -4A
1
1
0
0
0
1
1
1
1
1
Minimum clock cycle time at CL = 3
-5C, -4A
-4C
26
-4C
1
Preliminary Data Sheet E0471E11 (Ver. 1.1)
5
0
0
60H
0.6ns*
1
0
0
50H
5.0ns*
1
1
1
FFH
Undefined*
0
0
60H
0.6ns*
1
1
FFH
Undefined*
1
1
1
t
0
1
uc
-4A, -4C
od
19
Pr
17
SDRAM device attributes:
Burst length supported
SDRAM device attributes: Number of
banks on SDRAM device
SDRAM device attributes:
/CAS latency
1
EBE51RC4AAFA
Byte No.
Function described
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Hex value
Comments
27
Minimum row precharge time (tRP)
-5C, -4A
0
0
1
1
1
1
0
0
3CH
15ns
0
1
0
1
0
0
0
0
50H
20ns
0
0
0
1
1
1
1
0
1EH
7.5ns
0
0
1
1
1
1
0
0
3CH
15ns
-4C
28
29
Minimum row active to row active
delay (tRRD)
Minimum /RAS to /CAS delay (tRCD)
-5C, -4A
-4C
30
31
1
0
1
0
0
0
0
50H
20ns
0
0
1
0
1
1
0
1
2DH
45ns
Module rank density
1
0
0
0
0
0
0
0
80H
512MB
Address and command setup time
before clock (tIS)
-5C
0
0
1
0
0
1
0
1
25H
0.25ns*
1
0
0
1
1
0
1
0
1
35H
0.35ns*
1
Address and command hold time after
clock (tIH)
0
-5C
0
1
1
1
0
0
0
38H
0.38ns*
1
0
1
0
0
1
0
0
0
48H
0.48ns*
1
0
0
0
1
0
0
0
0
10H
0.10ns*
1
0
0
0
1
0
1
0
1
15H
0.15ns*
1
0
0
1
0
0
0
1
1
23H
0.23ns*
1
0
0
1
0
1
0
0
0
28H
0.28ns*
1
EO
0
Minimum active to precharge time
(tRAS)
32
-4A, -4C
33
-4A, -4C
34
L
Data input setup time before clock
(tDS)
-5C
-4A, -4C
35
Data input hold time after clock (tDH)
-5C
-4A, -4C
1
Write recovery time (tWR)
0
0
1
1
1
1
0
0
3CH
15ns*
37
Internal write to read command delay
(tWTR)
-5C
0
0
0
1
1
1
1
0
1EH
7.5ns*
0
0
1
0
1
0
0
0
28H
10ns*
-4A, -4C
Pr
36
1
1
Internal read to precharge command
delay (tRTP)
0
0
0
1
1
1
1
0
1EH
7.5ns*
39
Memory analysis probe characteristics 0
0
0
0
0
0
0
0
00H
TBD
40
Extension of Byte 41 and 42
0
0
0
0
0
0
0
0
00H
Undefined
41
Active command period (tRC)
-5C, -4A,
0
0
1
1
1
1
0
0
3CH
60ns*
1
0
1
0
0
0
0
0
1
41H
65ns*
1
0
0
1
0
1
1
4BH
75ns*
1
0
0
0
0
0
0
80H
8ns*
-4C
Auto refresh to active/
Auto refresh command cycle (tRFC)
0
1
43
SDRAM tCK cycle max. (tCK max.)
1
0
44
Dout to DQS skew
-5C
0
0
0
1
1
1
0
0
1
0
0
0
0
0
1
0
1
0
0
0
1
0
1
1
0
0
0
0
1
1
0
0
0
0
0
0
-4A, -4C
45
Data hold skew (tQHS)
-5C
-4A, -4C
46
PLL relock time
47 to 61
Preliminary Data Sheet E0471E11 (Ver. 1.1)
6
1
1
0
1EH
0.30ns*
1
1
1
23H
0.35ns*
1
0
0
28H
0.40ns*
1
0
1
2DH
0.45ns*
1
1
1
0FH
15µs
0
0
00H
t
42
1
uc
od
38
EBE51RC4AAFA
Byte No.
Function described
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
Hex value
Comments
62
SPD Revision
0
0
0
1
0
0
0
0
10H
Rev. 1.0
63
Checksum for bytes 0 to 62
-5C
1
1
0
1
1
0
1
1
DBH
-4A
0
1
0
1
1
1
1
1
5FH
-4C
1
1
0
1
1
0
1
0
DAH
64 to 65
Manufacturer’s JEDEC ID code
0
1
1
1
1
1
1
1
7FH
Continuation
code
66
Manufacturer’s JEDEC ID code
1
1
1
1
1
1
1
0
FEH
Elpida Memory
67 to 71
Manufacturer’s JEDEC ID code
0
0
0
0
0
0
0
0
00H
72
Manufacturing location
×
×
×
×
×
×
×
×
××
(ASCII-8bit
code)
EO
Module part number
0
1
0
0
0
1
0
1
45H
E
74
Module part number
0
1
0
0
0
0
1
0
42H
B
75
Module part number
0
1
0
0
0
1
0
1
45H
E
76
Module part number
0
0
1
1
0
1
0
1
35H
5
77
Module part number
0
0
1
1
0
0
0
1
31H
1
78
Module part number
0
1
0
1
0
0
1
0
52H
R
79
Module part number
0
1
0
0
0
0
1
1
43H
C
80
Module part number
0
0
1
1
0
1
0
0
34H
4
81
Module part number
0
1
0
0
0
0
0
1
41H
A
L
73
Module part number
0
1
0
0
0
0
0
1
41H
A
83
Module part number
0
1
0
0
0
1
1
0
46H
F
84
Module part number
0
1
0
0
0
0
0
1
41H
A
85
Module part number
0
0
1
0
1
1
0
1
2DH
—
86
Module part number
-5C
0
0
1
1
0
1
0
1
35H
5
0
0
1
1
0
1
0
0
34H
4
87
Module part number
-4A
0
1
0
0
0
0
0
1
41H
A
0
1
0
0
0
0
1
1
43H
C
0
0
-4A, -4C
-5C, -4C
Module part number
89
Module part number
0
1
90
Module part number
0
0
Revision code
0
0
92
Revision code
0
0
93
Manufacturing date
×
×
94
Manufacturing date
×
×
95 to 98
Module serial number
99 to 127
Manufacture specific data
1
0
1
1
0
1
2DH
—
0
0
0
1
0
1
45H
E
1
0
0
0
0
0
20H
(Space)
1
1
0
0
0
0
30H
Initial
1
0
0
0
0
0
20H
(Space)
×
×
×
×
×
×
××
×
×
×
×
Year code
(BCD)
Week code
(BCD)
uc
91
od
88
Pr
82
×
×
××
Note: 1. These specifications are defined based on component specification, not module.
t
Preliminary Data Sheet E0471E11 (Ver. 1.1)
7
EBE51RC4AAFA
Block Diagram
VSS
/RCS0
DQS0
/DQS0
RS
RS
DQS9
/DQS9
DM
RS
4
DQ0 to DQ3
DQS1
/DQS1
DQ0
to DQ3
DQS2
/DQS2
DQS3
/DQS3
DQ24 to DQ27
DQS4
/DQS4
D0
DQS10
RS
4
DQ0
to DQ3
D1
RS
DQS11
RS
/DQS11
RS
4
DM
DQ0
to DQ3
D2
RS
DQS12
RS
/DQS12
DM
DQ0
to DQ3
DQS5
/DQS5
RS
4
RS
RS
4
RS
DQS6
/DQS6
DQS7
DQ0
to DQ3
RS
DQS8
/DQS8
RS
4
DQ0
to DQ3
BA0 to BA1
A0 to A12
/RAS
/CAS
CKE0
/WE
RS
RS
RS
RS
RS
RS
R
E
G
I
S
T
E
R
/CS DQS /DQS
D7
/DQS17
DQ0
to DQ3
/CS DQS /DQS
/CS DQS /DQS
D8
RBA0 to RBA1 -> BA0 to BA1: SDRAMs D0 to D17
RA0 to RA12 -> A0 to A12: SDRAMs D0 to D17
/RRAS -> /RAS: SDRAMs D0 to D17
RS
4
DQ0
to DQ3
Serial PD
SCL
SCL
/CS DQS /DQS
SDA
SDA
U0
D15
WP A0 A1 A2
RS
SA0 SA1 SA2
RS
RS
4
DQ0
to DQ3
/CS DQS /DQS
VDDSPD
Serial PD
D0 to D17
VDD
D16
D0 to D17
VREF
VSS
RS
D0 to D17
RS
DM
CB4 to CB7
/RCS0 -> /CS: SDRAMs D0 to D17
D14
RS
4
RS
DQ0
to DQ3
/CS DQS /DQS
D17
D0 to D17: 256M bits DDR2 SDRAM
U0: 2k bits EEPROM
RS: 22Ω
PLL: CU877
Register: SSTU32864
Notes:
1. DQ wring may be changed within a nibble.
2. /CS connects to D/CS of register and /CSR of register2.
/CSR of register1 and D/CS of register2 connects to VDD.
3. /RESET, PCK7 and /PCK7 connect to both registers.
Other signals to one of two registers.
/RCAS -> /CAS: SDRAMs D0 to D17
RCKE0 -> CKE: SDRAMs D0 to D17
CK0
/CK0
P
L
L
/RESET
OE
RODT0 -> ODT0: SDRAMs D0 to D17
/RST
/RESET*3
PCK7*3
DQ0
to DQ3
RS
/RWE -> /WE: SDRAMs D0 to D17
RS
RS
4
DM
DQ60 to DQ63
DQS17
RS
RS
RS
/PCK7*3
Preliminary Data Sheet E0471E11 (Ver. 1.1)
8
PCK0 to PCK6, PCK8, PCK9 -> CK: SDRAMs D0 to D17
/PCK0 to /PCK6, /PCK8, /PCK9 -> /CK: SDRAMs D0 to D17
PCK7 -> CK: register
/PCK7 -> /CK: register
t
ODT0
RS
DQ52 to DQ55
RS
4
D13
uc
/CS*2
D6
RS
DM
CB0 to CB3
/CS DQS /DQS
DQ0
to DQ3
DM
/DQS16
DM
DQ56 to DQ59
RS
4
/CS DQS /DQS
DQS16
RS
RS
DM
DQ44 to DQ47
D12
RS
od
/DQS7
D5
/DQS15
RS
4
DQ0
to DQ3
/CS DQS /DQS
DQS15
RS
DM
DQ48 to DQ51
DQS14
/DQS14
/CS DQS /DQS
RS
Pr
DQ0
to DQ3
RS
DM
RS
DM
DQ40 to DQ43
D4
D11
RS
/CS DQS /DQS
DQ36 to DQ39
/CS DQS /DQS
DQ0
to DQ3
DM
DQS13
DQ0
to DQ3
RS
4
4
/DQS13
DM
RS
DQ28 to DQ31
RS
RS
D10
RS
/CS DQS /DQS
D3
/CS DQS /DQS
DQ0
to DQ3
DM
RS
4
RS
4
/CS DQS /DQS
DQ20 to DQ23
D9
RS
DM
DQ12 to DQ15
/CS DQS /DQS
DQ0
to DQ3
RS
/CS DQS /DQS
L
DQ32 to DQ35
DM
RS
4
DQ4 to /DQ7
/DQS10
EO
DQ16 to DQ19
/CS DQS /DQS
RS
RS
DM
DQ8 to DQ11
RS
RS
EBE51RC4AAFA
Differential Clock Net Wiring (CK0, /CK0)
0ns (nominal)
SDRAM
PLL
120Ω
OUT1
120Ω
CK0
SDRAM
IN
EO
Register 1
/CK0
C
OUT'N'
120Ω
120Ω
Feedback in
C
Feedback out
Register 2
L
Notes: 1. The clock delay from the input of the PLL clock to the input of any SDRAM or register willl
be set to 0ns (nominal).
2. Input, output and feedback clock lines are terminated from line to line as shown, and not
from line to ground.
Pr
3. Only one PLL output is shown per output type. Any additional PLL outputs will be wired
in a similar manner.
4. Termination resistors for the PLL feedback path clocks are located as close to the
input pin of the PLL as possible.
t
uc
od
Preliminary Data Sheet E0471E11 (Ver. 1.1)
9
EBE51RC4AAFA
Electrical Specifications
• All voltages are referenced to VSS (GND).
Absolute Maximum Ratings
Parameter
Symbol
Value
Unit
Voltage on any pin relative to VSS
VT
–0.5 to +2.3
V
Supply voltage relative to VSS
VDD
–0.5 to +2.3
V
Short circuit output current
IOS
50
mA
Power dissipation
PD
18
W
Operating case temperature
TC
0 to +85
°C
Storage temperature
Tstg
–55 to +100
°C
Note
1
EO
Note: 1. DDR2 SDRAM component specification.
Caution
Exposing the device to stress above those listed in Absolute Maximum Ratings could cause
permanent damage. The device is not meant to be operated under conditions outside the limits
described in the operational section of this specification. Exposure to Absolute Maximum Rating
conditions for extended periods may affect device reliability.
DC Operating Conditions (TC = 0 to +85°C) (DDR2 SDRAM Component Specification)
Symbol
min.
typ.
max.
Unit
Notes
Supply voltage
VDD, VDDQ
1.7
1.8
1.9
V
4
VSS
0
0
0
V
VDDSPD
1.7
—
3.6
V
L
Parameter
VREF
0.49 × VDDQ
0.50 × VDDQ 0.51 × VDDQ
V
1, 2
Termination voltage
VTT
VREF − 0.04
VREF
VREF + 0.04
V
3
DC input logic high
VIH (DC)
VREF + 0.125

VDDQ + 0.3V
V
DC input low
VIL (DC)
−0.3

VREF – 0.125
V
AC input logic high
VIH (AC)
VREF + 0.250


V
AC input low
VIL (AC)


VREF − 0.250
V
Pr
Input reference voltage
t
uc
od
Notes: 1. The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically
the value of VREF is expected to be about 0.5 × VDDQ of the transmitting device and VREF are expected
to track variations in VDDQ.
2. Peak to peak AC noise on VREF may not exceed ±2% VREF (DC).
3. VTT of transmitting device must track VREF of receiving device.
4. VDDQ must be equal to VDD.
Preliminary Data Sheet E0471E11 (Ver. 1.1)
10
EBE51RC4AAFA
DC Characteristics 1 (TC = 0 to +85°C, VDD = 1.8V ± 0.1V, VSS = 0V)
Parameter
Symbol
Operating current
(ACT-PRE)
Operating current
(ACT-READ-PRE)
Grade
Precharge quiet standby
current
-5C
2440
-4A, -4C
2120
-5C
2760
IDD0
IDD1
EO
Precharge power-down
standby current
-4A, -4C
2430
-5C
700
-4A, -4C
620
-5C
970
-4A, -4C
840
-5C
1060
IDD2P
IDD2Q
L
Idle standby current
max
IDD2N
-4A, -4C
930
-5C
1240
Active power-down
standby current
mA
all banks idle;
tCK = tCK (IDD);
CKE is L;
Other control and address bus inputs are STABLE;
Data bus inputs are FLOATING
mA
all banks idle;
tCK = tCK (IDD);
CKE is H, /CS is H;
Other control and address bus inputs are STABLE;
Data bus inputs are FLOATING
mA
all banks idle;
tCK = tCK (IDD);
CKE is H, /CS is H;
Other control and address bus inputs are
SWITCHING;
Data bus inputs are SWITCHING
all banks open;
Fast PDN Exit
tCK = tCK (IDD);
MRS(12) = 0
CKE is L;
Other control and
address bus inputs are
STABLE;
Slow PDN Exit
Data bus inputs are
MRS(12) = 1
FLOATING
all banks open;
tCK = tCK (IDD), tRAS = tRAS max.(IDD),
tRP = tRP (IDD);
CKE is H, /CS is H between valid commands;
Other control and address bus inputs are
SWITCHING;
Data bus inputs are SWITCHING
-4A, -4C
1110
-5C
970
-4A, -4C
840
-5C
1720
mA
IDD3N
mA
-4A, -4C
1580
-5C
3660
IDD4R
-4A, -4C
3060
-5C
3660
IDD4W
-4A, -4C
mA
all banks open, continuous burst reads, IOUT = 0mA;
BL = 4, CL = CL(IDD), AL = 0;
tCK = tCK (IDD), tRAS = tRAS max.(IDD), tRP = tRP
(IDD);
CKE is H, /CS is H between valid commands;
Address bus inputs are SWITCHING;
Data pattern is same as IDD4W
mA
all banks open, continuous burst writes;
BL = 4, CL = CL(IDD), AL = 0;
tCK = tCK (IDD), tRAS = tRAS max.(IDD),
tRP = tRP (IDD);
CKE is H, /CS is H between valid commands;
Address bus inputs are SWITCHING;
Data bus inputs are SWITCHING
3060
t
uc
Operating current
(Burst write operating)
mA
one bank; IOUT = 0mA;
BL = 4, CL = CL(IDD), AL = 0;
tCK = tCK (IDD), tRC = tRC (IDD),
tRAS = tRAS min.(IDD); tRCD = tRCD (IDD);
CKE is H, /CS is H between valid commands;
Address bus inputs are SWITCHING;
Data pattern is same as IDD4W
od
Operating current
(Burst read operating)
mA
mA
IDD3P-S
Active standby current
Test condition
one bank; tCK = tCK (IDD), tRC = tRC (IDD),
tRAS = tRAS min.(IDD);
CKE is H, /CS is H between valid commands;
Address bus inputs are SWITCHING;
Data bus inputs are SWITCHING
Pr
IDD3P-F
Unit
Preliminary Data Sheet E0471E11 (Ver. 1.1)
11
EBE51RC4AAFA
Parameter
Symbol
Auto-refresh current
Self-refresh current
Grade
max
-5C
5030
-4A, -4C
4630
IDD5
IDD6
150
-5C
EO
Operating current
(Bank interleaving)
Test condition
mA
tCK = tCK (IDD);
Refresh command at every tRFC (IDD) interval;
CKE is H, /CS is H between valid commands;
Other control and address bus inputs are SWITCHING;
Data bus inputs are SWITCHING
mA
Self Refresh Mode;
CK and /CK at 0V;
CKE ≤ 0.2V;
Other control and address bus inputs are FLOATING;
Data bus inputs are FLOATING
mA
all bank interleaving reads, IOUT = 0mA;
BL = 4, CL = CL(IDD), AL = tRCD (IDD) −1 × tCK (IDD);
tCK = tCK (IDD), tRC = tRC (IDD), tRRD = tRRD(IDD),
tRCD = 1 × tCK (IDD);
CKE is H, CS is H between valid commands;
Address bus inputs are STABLE during DESELECTs;
Data pattern is same as IDD4W;
6250
IDD7
-4A, -4C
Unit
5770
Notes: 1.
2.
3.
4.
L
IDD specifications are tested after the device is properly initialized.
Input slew rate is specified by AC Input Test Condition.
IDD parameters are specified with ODT disabled.
Data bus consists of DQ, DM, DQS, /DQS, RDQS, /RDQS, LDQS, /LDQS, UDQS, and /UDQS. IDD
values must be met with all combinations of EMRS bits 10 and 11.
5. Definitions for IDD
L is defined as VIN ≤ VIL (AC) (max.)
H is defined as VIN ≥ VIH (AC) (min.)
STABLE is defined as inputs stable at an H or L level
FLOATING is defined as inputs at VREF = VDDQ/2
SWITCHING is defined as:
inputs changing between H and L every other clock cycle (once per two clocks) for address and control
signals, and inputs changing between H and L every other data transfer (once per clock) for DQ signals
not including masks or strobes.
6. Refer to AC Timing for IDD Test Conditions.
Pr
AC Timing for IDD Test Conditions
For purposes of IDD testing, the following parameters are to be utilized.
od
DDR2-533
DDR2-400
Parameter
4-4-4
3-3-3
4-4-4
Unit
CL(IDD)
4
3
4
tCK
tRCD(IDD)
15
15
20
ns
60
60
tRRD(IDD)-×4/×8
7.5
7.5
tRRD(IDD)- ×16
10
10
65
ns
7.5
ns
10
ns
uc
tRC(IDD)
tCK(IDD)
3.75
5
5
tRAS(min.)(IDD)
45
45
45
ns
tRAS(max.)(IDD)
70000
70000
70000
ns
tRP(IDD)
15
15
20
ns
tRFC(IDD)
75
75
75
ns
ns
t
Preliminary Data Sheet E0471E11 (Ver. 1.1)
12
EBE51RC4AAFA
DC Characteristics 2 (TC = 0 to +85°C, VDD, VDDQ = 1.8V ± 0.1V)
(DDR2 SDRAM Component Specification)
Parameter
Symbol
Value
Input leakage current
ILI
TBD
µA
VDD ≥ VIN ≥ VSS
Output leakage current
ILO
TBD
µA
VDDQ ≥ VOUT ≥ VSS
VTT + 0.603
V
5
VTT − 0.603
V
5
Output timing measurement reference level VOTR
0.5 × VDDQ
V
1
Output minimum sink DC current
IOL
+13.4
mA
3, 4, 5
Output minimum source DC current
IOH
−13.4
mA
2, 4, 5
Minimum required output pull-up under AC
VOH
test load
Maximum required output pull-down under
VOL
AC test load
EO
Notes: 1.
2.
3.
4.
5.
Unit
Notes
The VDDQ of the device under test is referenced.
VDDQ = 1.7V; VOUT = 1.42V.
VDDQ = 1.7V; VOUT = 0.28V.
The DC value of VREF applied to the receiving device is expected to be set to VTT.
After OCD calibration to 18Ω at TC = 25°C, VDD = VDDQ = 1.8V.
DC Characteristics 3 (TC = 0 to +85°C, VDD, VDDQ = 1.8V ± 0.1V)
Parameter
L
(DDR2 SDRAM Component Specification)
Symbol
min.
max.
Unit
Note
AC differential input voltage
VID (AC)
0.5
VDDQ + 0.6
V
1, 2
AC differential cross point voltage
VIX (AC)
0.5 × VDDQ − 0.175
0.5 × VDDQ + 0.175
V
2
AC differential cross point voltage
VOX (AC)
0.5 × VDDQ − 0.125
0.5 × VDDQ + 0.125
V
3
Pr
od
Notes: 1. VID(AC) specifies the input differential voltage |VTR -VCP| required for switching, where VTR is the true
input signal (such as CK, DQS, LDQS or UDQS) and VCP is the complementary input signal (such as
/CK, /DQS, /LDQS or /UDQS). The minimum value is equal to VIH(AC) − VIL(AC).
2. The typical value of VIX(AC) is expected to be about 0.5 × VDDQ of the transmitting device and VIX(AC)
is expected to track variations in VDDQ . VIX(AC) indicates the voltage at which differential input signals
must cross.
3. The typical value of VOX(AC) is expected to be about 0.5 × VDDQ of the transmitting device and
VOX(AC) is expected to track variations in VDDQ . VOX(AC) indicates the voltage at which differential
output signals must cross.
VDDQ
VTR
Crossing point
VID
VSSQ
Differential Signal Levels*1, 2
t
uc
VIX or VOX
VCP
Preliminary Data Sheet E0471E11 (Ver. 1.1)
13
EBE51RC4AAFA
ODT DC Electrical Characteristics (TC = 0 to +85°C, VDD, VDDQ = 1.8V ± 0.1V)
(DDR2 SDRAM Component Specification)
Parameter
Symbol
min
typ
max
Unit
Notes
Rtt effective impedance value for EMRS (A6, A2) = 0, 1; 75 Ω
Rtt1(eff)
60
75
90
Ω
1
Rtt effective impedance value for EMRS (A6, A2) = 1, 0; 150 Ω
Rtt2(eff)
120
150
180
Ω
1
Deviation of VM with respect to VDDQ/2
∆VM
−3.75

+3.75
%
1
Note: 1. Test condition for Rtt measurements.
Measurement Definition for Rtt(eff)
Apply VIH (AC) and VIL (AC) to test pin separately, then measure current I(VIH(AC)) and I(VIL(AC)) respectively.
VIH(AC), and VDDQ values defined in SSTL_18.
EO
Rtt(eff) =
VIH(AC) − VIL(AC)
I(VIH(AC)) − I(VIL(AC))
Measurement Definition for VM
Measure voltage (VM) at test pin (midpoint) with no load.
2 × VM
VDDQ
∆VM =
− 1 × 100%
L
OCD Default Characteristics (TC = 0 to +85°C, VDD, VDDQ = 1.8V ± 0.1V)
(DDR2 SDRAM Component Specification)
Output impedance
Pull-up and pull-down mismatch
Output slew rate
min
typ
max
Unit
Notes
12.6
18
23.4
Ω
1
0

4
Ω
1, 2
1.5

4.5
V/ns
3, 4
Pr
Parameter
Pin Capacitance (TA = 25°C, VDD = 1.8V ± 0.1V)
uc
od
Notes: 1. Impedance measurement condition for output source DC current: VDDQ = 1.7V; VOUT = 1420mV;
(VOUT−VDDQ)/IOH must be less than 23.4Ω for values of VOUT between VDDQ and VDDQ−280mV.
Impedance measurement condition for output sink DC current: VDDQ = 1.7V; VOUT = 280mV;
VOUT/IOL must be less than 23.4Ω for values of VOUT between 0V and 280mV.
2. Mismatch is absolute value between pull up and pull down, both are measured at same temperature and
voltage.
3. Slew rate measured from VIL(AC) to VIH(AC).
4. The absolute value of the slew rate as measured from DC to DC is equal to or greater than the slew rate
as measured from AC to AC. This is guaranteed by design and characterization.
Symbol
Pins
max.
Unit
Input capacitance
CI1
Address, /RAS, /CAS, /WE,
/CS, CKE, ODT
TBD
pF
Input capacitance
CI2
CK, /CK
TBD
pF
Data and DQS input/output
capacitance
CO
DQ, DQS, /DQS, CB
TBD
pF
Preliminary Data Sheet E0471E11 (Ver. 1.1)
14
Notes
t
Parameter
EBE51RC4AAFA
AC Characteristics (TC = 0 to +85°C, VDD, VDDQ = 1.8V ± 0.1V, VSS = 0V)
(DDR2 SDRAM Component Specification)
Frequency (Mbps)
-5C
-4A, -4C
533
400
Symbol
min.
max.
min.
max.
Unit
/CAS latency
CL
4
5
3 (-4A)
4 (-4C)
15 (-4A)
20 (-4C)
15 (-4A)
20 (-4C)
60 (-4A)
65 (-4C)
5 (-4A)
5 (-4C)
tCK
Active to read or write command delay
tRCD
15


ns
Precharge command period
tRP
15


ns
Active to active/auto refresh command
time
tRC
60


ns
DQ output access time from CK, /CK
tAC
−500
+500
DQS output access time from CK, /CK
tDQSCK −450
+450
−600
+600
ps
−500
+500
ps
CK high-level width
tCH
0.45
0.55
0.45
0.55
tCK
CK low-level width
tCL
0.45
CK half period
tHP
min.
(tCL, tCH)
0.55
0.45
0.55
tCK

min.
(tCL, tCH)

ps
Clock cycle time
tCK
DQ and DM input hold time
tDH
3750
8000
5000
8000
ps
225

275

ps
5
tDS
100

150

ps
4
tIPW
0.6

0.6

tCK
tDIPW
0.35

0.35

tCK
tHZ

tAC max.

tAC max.
ps
tLZ
tAC min.
tAC max.
tAC min.
tAC max.
ps
tDQSQ

300

350
ps
tQHS

400

450
ps
tQH
tHP – tQHS

tHP – tQHS

ps
Write command to first DQS latching
transition
tDQSS
WL − 0.25
WL + 0.25
WL − 0.25
WL + 0.25
tCK
DQS input high pulse width
tDQSH
0.35

0.35

tCK
DQS input low pulse width
tDQSL
0.35

0.35

tCK
DQS falling edge to CK setup time
tDSS
0.2

0.2

tCK
DQS falling edge hold time from CK
tDSH
0.2

0.2

tCK
Mode register set command cycle time
tMRD
2

2

tCK
L
EO
Parameter
DQ and DM input setup time
DQ hold skew factor
DQ/DQS output hold time from DQS
Write preamble setup time
tWPRES 0

0
Write postamble
tWPST
0.4
0.6
0.4
Write preamble
tWPRE
0.25

0.25
Address and control input hold time
tIH
375

475
Address and control input setup time
tIS
250

350
Read preamble
tRPRE
0.9
1.1
0.9
uc
od
Pr
Control and Address input pulse width
for each input
DQ and DM input pulse width for each
input
Data-out high-impedance time from
CK,/CK
Data-out low-impedance time from
CK,/CK
DQS-DQ skew for DQS and associated
DQ signals

tCK
0.6
tCK

tCK

ps
5

ps
4
1.1
tCK
tRPST
0.4
0.6
0.4
0.6
Active to precharge command
tRAS
45
70000
45
70000
Active to auto-precharge delay
tRAP
tRCD min.

tRCD min.

15
t
Read postamble
Preliminary Data Sheet E0471E11 (Ver. 1.1)
Notes
tCK
ns
ns
EBE51RC4AAFA
Frequency (Mbps)
-5C
-4A, -4C
533
400
Parameter
Symbol
min.
max.
min.
max.
Unit
Active bank A to active bank B
command period
tRRD
7.5

7.5

ns
Write recovery time
Notes
tWR
15

15

ns
Auto precharge write recovery +
precharge time
tDAL
(tWR/tCK)+
(tRP/tCK)

(tWR/tCK)+
(tRP/tCK)

tCK
Internal write to read command delay
tWTR
7.5

10

ns
Internal read to precharge command
delay
tRTP
7.5

7.5

ns
tRFC + 10

tRFC + 10

ns
tXSRD
200

200

tCK
tXP
2

2

tCK
tXARD
2

2

tCK
3
tXARDS 6 − AL

6 − AL

tCK
2, 3
tCKE
3

3

tCK
Exit self refresh to a non-read command tXSNR
EO
Exit self refresh to a read command
Exit precharge power down to any nonread command
Exit active power down to read
command
Exit active power down to read
command
(slow exit/low power mode)
CKE minimum pulse width (high and
low pulse width)
L
Output impedance test driver delay
tOIT
0
12
0
12
ns
Auto refresh to active/auto refresh
command time
tRFC
75

75

ns
Average periodic refresh interval
tREFI

7.8

7.8
µs
Minimum time clocks remains ON after
CKE asynchronously drops low
tDELAY tIS + tCK + tIH 
tIS + tCK + tIH 
1
ns
Pr
Notes: 1.
2.
3.
4.
od
For each of the terms above, if not already an integer, round to the next higher integer.
AL: Additive Latency.
MRS A12 bit defines which active power down exit timing to be applied.
The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the
VIH(AC) level for a rising signal and VIL(AC) for a falling signal applied to the device under test.
5. The figures of Input Waveform Timing 1 and 2 are referenced from the input signal crossing at the
VIH(DC) level for a rising signal and VIL(DC) for a falling signal applied to the device under test.
CK
DQS
/DQS
/CK
tDS
tDH
tDS
tDH
tIS
tIS
tIH
VDDQ
VIH (AC)(min.)
VIH (DC)(min.)
VREF
VIL (DC)(max.)
VIL (AC)(max.)
VSS
uc
VDDQ
VIH (AC)(min.)
VIH (DC)(min.)
VREF
VIL (DC)(max.)
VIL (AC)(max.)
VSS
tIH
Input Waveform Timing 1 (tDS, tDH)
Input Waveform Timing 2 (tIS, tIH)
t
Preliminary Data Sheet E0471E11 (Ver. 1.1)
16
EBE51RC4AAFA
ODT AC Electrical Characteristics (DDR2 SDRAM Component Specification)
Parameter
Symbol
min
max
Unit
ODT turn-on delay
tAOND
2
2
tCK
ODT turn-on
tAON
tAC(min)
tAC(max) + 1000
ps
ODT turn-on (power down mode)
tAONPD
tAC(min) + 2000
2tCK + tAC(max) + 1000
ps
ODT turn-off delay
tAOFD
2.5
2.5
tCK
ODT turn-off
tAOF
tAC(min)
tAC(max) + 600
ps
ODT turn-off (power down mode)
tAOFPD
tAC(min) + 2000
2.5tCK + tAC(max) + 1000
ns
ODT to power down entry latency
tANPD
3
3
tCK
ODT power down exit latency
tAXPD
8
8
tCK
Notes
1
2
EO
Notes: 1. ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on.
ODT turn on time max is when the ODT resistance is fully on. Both are measured from tAOND.
2. ODT turn off time min is when the device starts to turn off ODT resistance.
ODT turn off time max is when the bus is in high impedance. Both are measured from tAOFD.
AC Input Test Conditions
Symbol
Value
Unit
Notes
Input reference voltage
VREF
0.5 × VDDQ
V
1
Input signal maximum peak to peak swing
VSWING(max.)
1.0
V
1
Input signal maximum slew rate
SLEW
1.0
V/ns
2, 3
L
Parameter
Pr
Notes: 1. Input waveform timing is referenced to the input signal crossing through the VREF level applied to the
device under test.
2. The input signal minimum slew rate is to be maintained over the range from VIL(DC) (max.) to VIH(AC)
(min.) for rising edges and the range from VIH(DC) (min.) to VIL(AC) (max.) for falling edges as shown in
the below figure.
3. AC timings are referenced with input waveforms switching from VIL(AC) to VIH(AC) on the positive
transitions and VIH(AC) to VIL(AC) on the negative transitions.
Start of rising edge input timing
Start of falling edge input timing
VDDQ
od
VIH (AC)(min.)
VIH (DC)(min.)
VSWING(max.)
VREF
VIL (DC)(max.)
VIL (AC)(max.)
VIH (DC)(min.) − VIL (AC)(max.)
Rising slew =
∆TF
VIH (AC) min. − VIL (DC)(max.)
AC Input Test Signal Wave forms
Measurement point
VTT
RT =25 Ω
Output Load
Preliminary Data Sheet E0471E11 (Ver. 1.1)
17
∆TR
t
DQ
uc
Falling slew =
VSS
∆TR
∆TF
EBE51RC4AAFA
Pin Functions
CK, /CK (input pin)
The CK and the /CK are the master clock inputs. All inputs except DMs, DQSs and DQs are referred to the cross
point of the CK rising edge and the VREF level. When a read operation, DQSs and DQs are referred to the cross
point of the CK and the /CK. When a write operation, DQs are referred to the cross point of the DQS and the VREF
level. DQSs for write operation are referred to the cross point of the CK and the /CK.
/CS (input pin)
When /CS is low, commands and data can be input. When /CS is high, all inputs are ignored. However, internal
operations (bank active, burst operations, etc.) are held.
EO
/RAS, /CAS, and /WE (input pins)
These pins define operating commands (read, write, etc.) depending on the combinations of their voltage levels.
See “Command operation”.
A0 to A12 (input pins)
Row address (AX0 to AX12) is determined by the A0 to the A12 level at the cross point of the CK rising edge and the
VREF level in a bank active command cycle. Column address (AY0 to AY9, AY11) is loaded via the A0 to the A9
and A11 at the cross point of the CK rising edge and the VREF level in a read or a write command cycle. This
column address becomes the starting address of a burst operation.
L
A10 (AP) (input pin)
A10 defines the precharge mode when a precharge command, a read command or a write command is issued. If
A10 = high when a precharge command is issued, all banks are precharged. If A10 = low when a precharge
command is issued, only the bank that is selected by BA1, BA0 is precharged. If A10 = high when read or write
command, auto-precharge function is enabled. While A10 = low, auto-precharge function is disabled.
[Bank Select Signal Table]
Bank 0
BA0
BA1
L
L
H
L
Bank 2
L
Bank 3
H
Remark: H: VIH. L: VIL.
od
Bank 1
Pr
BA0, BA1 (input pin)
BA0, BA1 are bank select signals (BA). The memory array is divided into bank 0, bank 1, bank 2 and bank 3. (See
Bank Select Signal Table)
H
H
DQ, CB (input and output pins)
Data are input to and output from these pins.
DQS (input and output pin)
DQS and /DQS provide the read data strobes (as output) and the write data strobes (as input).
Preliminary Data Sheet E0471E11 (Ver. 1.1)
18
t
uc
CKE (input pin)
CKE controls power down and self-refresh. The power down and the self-refresh commands are entered when the
CKE is driven low and exited when it resumes to high.
The CKE level must be kept for 1 CK cycle at least, that is, if CKE changes at the cross point of the CK rising edge
and the VREF level with proper setup time tIS, at the next CK rising edge CKE level must be kept with proper hold
time tIH.
EBE51RC4AAFA
VDD (power supply pins)
1.8V is applied. (VDD is for the internal circuit.)
VDDSPD (power supply pin)
1.8V is applied (For serial EEPROM).
VSS (power supply pin)
Ground is connected.
/RESET(input pin)
LVCMOS reset input. When /RESET is Low, all registers are reset.
EO
Detailed Operation Part and Timing Waveforms
Refer to the EDE2504AASE, EDE2508AASE, EDE2516AASE datasheet (E0427E). DM pins of component device
fixed to VSS level on the module board. DIMM /CAS latency = component CL + 1 for registered type.
L
t
uc
od
Pr
Preliminary Data Sheet E0471E11 (Ver. 1.1)
19
EBE51RC4AAFA
Physical Outline
Unit: mm
4.00 max
0.5 min
4.00 min
(DATUM -A-)
Component area
(Front)
1
120
B
A
1.27 ± 0.10
55.00
240
L
FULL R
3.00
2.50 ± 0.20
Pr
Detail A
Detail B
(DATUM -A-)
1.00
4.00
0.20 ± 0.15
4.00
Component area
(Back)
30.00
121
17.80
133.35
10.00
EO
63.00
2.50
FULL R
od
0.80 ± 0.05
3.80
5.00
1.50 ± 0.10
uc
ECA-TS2-0093-01
t
Preliminary Data Sheet E0471E11 (Ver. 1.1)
20
EBE51RC4AAFA
CAUTION FOR HANDLING MEMORY MODULES
When handling or inserting memory modules, be sure not to touch any components on the modules, such as
the memory ICs, chip capacitors and chip resistors. It is necessary to avoid undue mechanical stress on
these components to prevent damaging them.
In particular, do not push module cover or drop the modules in order to protect from mechanical defects,
which would be electrical defects.
When re-packing memory modules, be sure the modules are not touching each other.
Modules in contact with other modules may cause excessive mechanical stress, which may damage the
modules.
MDE0202
NOTES FOR CMOS DEVICES
EO
1
PRECAUTION AGAINST ESD FOR MOS DEVICES
2
L
Exposing the MOS devices to a strong electric field can cause destruction of the gate
oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop
generation of static electricity as much as possible, and quickly dissipate it, when once
it has occurred. Environmental control must be adequate. When it is dry, humidifier
should be used. It is recommended to avoid using insulators that easily build static
electricity. MOS devices must be stored and transported in an anti-static container,
static shielding bag or conductive material. All test and measurement tools including
work bench and floor should be grounded. The operator should be grounded using
wrist strap. MOS devices must not be touched with bare hands. Similar precautions
need to be taken for PW boards with semiconductor MOS devices on it.
HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES
3
od
Pr
No connection for CMOS devices input pins can be a cause of malfunction. If no
connection is provided to the input pins, it is possible that an internal input level may be
generated due to noise, etc., hence causing malfunction. CMOS devices behave
differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed
high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected
to VDD or GND with a resistor, if it is considered to have a possibility of being an output
pin. The unused pins must be handled in accordance with the related specifications.
STATUS BEFORE INITIALIZATION OF MOS DEVICES
uc
Power-on does not necessarily define initial status of MOS devices. Production process
of MOS does not define the initial operation status of the device. Immediately after the
power source is turned ON, the MOS devices with reset function have not yet been
initialized. Hence, power-on does not guarantee output pin levels, I/O settings or
contents of registers. MOS devices are not initialized until the reset signal is received.
Reset operation must be executed immediately after power-on for MOS devices having
reset function.
CME0107
t
Preliminary Data Sheet E0471E11 (Ver. 1.1)
21
EBE51RC4AAFA
The information in this document is subject to change without notice. Before using this document, confirm that this is the latest version.
No part of this document may be copied or reproduced in any form or by any means without the prior
written consent of Elpida Memory, Inc.
Elpida Memory, Inc. does not assume any liability for infringement of any intellectual property rights
(including but not limited to patents, copyrights, and circuit layout licenses) of Elpida Memory, Inc. or
third parties by or arising from the use of the products or information listed in this document. No license,
express, implied or otherwise, is granted under any patents, copyrights or other intellectual property
rights of Elpida Memory, Inc. or others.
Descriptions of circuits, software and other related information in this document are provided for
illustrative purposes in semiconductor product operation and application examples. The incorporation of
these circuits, software and information in the design of the customer's equipment shall be done under
the full responsibility of the customer. Elpida Memory, Inc. assumes no responsibility for any losses
incurred by customers or third parties arising from the use of these circuits, software and information.
EO
[Product applications]
Elpida Memory, Inc. makes every attempt to ensure that its products are of high quality and reliability.
However, users are instructed to contact Elpida Memory's sales office before using the product in
aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment,
medical equipment for life support, or other such application in which especially high quality and
reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk
of bodily injury.
L
[Product usage]
Design your application so that the product is used within the ranges and conditions guaranteed by
Elpida Memory, Inc., including the maximum ratings, operating supply voltage range, heat radiation
characteristics, installation conditions and other related characteristics. Elpida Memory, Inc. bears no
responsibility for failure or damage when the product is used beyond the guaranteed ranges and
conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure
rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so
that the equipment incorporating Elpida Memory, Inc. products does not cause bodily injury, fire or other
consequential damage due to the operation of the Elpida Memory, Inc. product.
[Usage environment]
This product is not designed to be resistant to electromagnetic waves or radiation. This product must be
used in a non-condensing environment.
Pr
If you export the products or technology described in this document that are controlled by the Foreign
Exchange and Foreign Trade Law of Japan, you must follow the necessary procedures in accordance
with the relevant laws and regulations of Japan. Also, if you export products/technology controlled by
U.S. export control regulations, or another country's export control laws or regulations, you must follow
the necessary procedures in accordance with such laws or regulations.
If these products/technology are sold, leased, or transferred to a third party, or a third party is granted
license to use these products, that third party must be made aware that they are responsible for
compliance with the relevant laws and regulations.
M01E0107
t
uc
od
Preliminary Data Sheet E0471E11 (Ver. 1.1)
22