PRELIMINARY DATA SHEET 512M bits DDR-II SDRAM EDE5104GASA (128M words × 4 bits) EDE5108GASA (64M words × 8 bits) Pin Configurations The EDE5104GA is a 512M bits DDR-II SDRAM organized as 33,554,432 words × 4 bits × 4 banks. The EDE5108GA is a 512M bits DDR-II SDRAM organized as 16,777,216 words × 8 bits × 4 banks. It is packaged in 60-ball FBGA package. /xxx indicates active low signal. EO Description 60-ball FBGA 1 3 7 8 9 A VDD NU/ /RDQS VSS Features C VSSQ /DQS VDDQ (NC)* B L • 1.8V power supply • Double-data-rate architecture: two data transfers per clock cycle • Bi-directional, differential data strobe (DQS and /DQS) is transmitted/received with data, to be used in capturing data at the receiver • DQS is edge aligned with data for READs: centeraligned with data for WRITEs • Differential clock inputs (CK and /CK) • DLL aligns DQ and DQS transitions with CK transitions • Commands entered on each positive CK edge: data and data mask referenced to both edges of DQS • Four internal banks for concurrent operation • Data mask (DM) for write data • Burst lengths: 4 only • /CAS Latency (CL): 3, 4 • Auto precharge operation for each burst access • Auto refresh and self refresh modes • 7.8µs maximum average periodic refresh interval • 1.8V (SSTL_18 compatible) I/O • Off-Chip-Driver Impedance Adjustment for better signal quality. • Programmable RDQS, /RDQS output for the compatibility to × 4 organization • /DQS, (/RDQS) can be disabled for single-ended Data Strobe operation. • FBGA package is lead free solder (Sn-Ag-Cu) 2 DQ6 DM/RDQS (NC)* VSSQ (DM)* VDDQ DQ1 VDDQ DQ7 DQS VSSQ (NC)* VDDQ DQ0 VDDQ D DQ4 DQ5 VSSQ DQ3 DQ2 VSSQ VDDL VREF VSS VSSDL CK VDD CKE /WE /RAS /CK NC BA0 BA1 /CAS /CS A10 A1 A2 A0 A3 A5 A6 A4 A7 A9 A11 A8 A12 NC NC NC (NC)* (NC)* E F G NC H VDD Pr J VSS K VSS L VDD (Top view) Note: ( )* marked pins are for EDE5104GA. od Address input Bank select address Data-input/output Differential data strobe Differential data strobe for read Chip select Command input Clock enable Differential Clock input Output mask Power for internal circuit Ground for internal circuit Power for DQ circuit Ground for DQ circuit Reference supply voltage Power for DLL circuit Ground for DLL circuit No connection Not usable t uc A0 to A12 BA0, BA1 DQ0 to DQ7 DQS, /DQS RDQS, /RDQS /CS /RAS, /CAS, /WE CKE CK, /CK DM VDD VSS VDDQ VSSQ VREF VDDL VSSDL NC*1 NU*2 Notes: 1. Not internally connected with die. 2. Don't connect. Internally connected with die. This product became EOL in March, 2004. Document No. E0203E41 (Ver. 4.1) Date Published February 2006 (K) Japan URL: http://www.elpida.com Elpida Memory, Inc. 2001-2006 EDE5104GASA, EDE5108GASA Ordering Information Mask version Part number EDE5104GASA-5A-E EDE5104GASA-4A-E EDE5108GASA-5A-E EDE5108GASA-4A-E A Organization (words × bits) 128M × 4 Internal Banks 4 64M × 8 Data rate (Mbps) /CAS latency 533 400 533 400 4 3, 4 4 3, 4 Package 60-ball FBGA Part Number E D E 51 04 G A SA - 4A - E EO Elpida Memory Type D: Monolithic Device Lead Free Product Code E: DDR-II Speed 5A: 533Mbps 4A: 400Mbps Bit Organization 04: x4 08: x8 Package SA: FBGA L Density / Bank 51: 512M /4-bank Die Rev. Voltage, Interface G: 1.8V, SSTL_18 t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 2 EDE5104GASA, EDE5108GASA CONTENTS L EO Description.....................................................................................................................................................1 Features.........................................................................................................................................................1 Pin Configurations .........................................................................................................................................1 Ordering Information......................................................................................................................................2 Part Number ..................................................................................................................................................2 Electrical Specifications.................................................................................................................................4 Block Diagram ...............................................................................................................................................9 Pin Function.................................................................................................................................................10 Command Operation ...................................................................................................................................12 Simplified State Diagram .............................................................................................................................19 Operation of DDR-II SDRAM.......................................................................................................................20 Package Drawing ........................................................................................................................................42 Recommended Soldering Conditions..........................................................................................................43 t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 3 EDE5104GASA, EDE5108GASA Electrical Specifications • All voltages are referenced to VSS (GND) • After power up, wait more than 200µs and then execute power on sequence and CBR (Auto) refresh before proper device operation is achieved. Absolute Maximum Ratings Symbol Rating Unit Note Power supply voltage VDD –0.5 to +2.3 V 1 Power supply voltage for output VDDQ –0.5 to +2.3 V 1 Input voltage VIN –0.5 to +2.3 V 1 Output voltage VOUT –0.5 to +2.3 V 1 Operating temperature (ambient) TA 0 to +70 °C 1 Storage temperature TSTG –55 to +150 °C 1 Power dissipation PD 1.0 W 1 Short circuit output current IOUT 50 mA 1 EO Parameter Note: 1. Stresses greater than those listed under “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Caution L Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Pr Recommended DC Operating Conditions (SSTL_18) • There is no specific device VDD supply voltage requirement for SSTL_18 compliance. However under all conditions VDDQ must be less than or equal to VDD. Symbol min. Typ. max. Unit Notes Supply voltage VDD 1.7 1.8 1.9 V 4 Supply voltage for output VDDQ 1.7 1.8 1.9 V 4 Input reference voltage VREF 0.49 × VDDQ 0.50 × VDDQ 0.51 × VDDQ V 1, 2 Termination voltage VTT VREF – 0.04 VREF VREF + 0.04 V 3 DC input logic high VIH (dc) VREF + 0.125 VDDQ + 0.3V V DC input low VIL (dc) –0.3 VREF – 0.125 V AC input logic high VIH (ac) VREF + 0.250 V AC input low VIL (ac) VREF – 0.250 V od Parameter t uc Notes: 1. The value of VREF may be selected by the user to provide optimum noise margin in the system. Typically the value of VREF is expected to be about 0.5 × VDDQ of the transmitting device and VREF are expected to track variations in VDDQ. 2. Peak to peak AC noise on VREF may not exceed ±2% VREF (dc). 3. VTT of transmitting device must track VREF of receiving device. 4. VDDQ tracks with VDD, VDDL tracks with VDD. AC parameters are measured with VDD, VDDQ and VDDL tied together. Preliminary Data Sheet E0203E41 (Ver. 4.1) 4 EDE5104GASA, EDE5108GASA DC Characteristics 1 (TA = 0 to +70°C, VDD, VDDQ = 1.8V ± 0.1V) Parameter Symbol Grade max. Unit Operating current (ACT-PRE) IDD0 -5A -4A 110 100 mA Operating current (ACT-READ-PRE) IDD1 -5A -4A 160 140 mA Precharge power-down standby current IDD2P 25 mA Idle standby current IDD2N 55 45 mA 30 mA EO -5A -4A Test condition one bank; tRC = tRC (min.) ; tCK = tCK (min.) ; DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle one bank; Burst = 4; tRC = tRC (min.) ; CL = 4; tCK = tCK (min.) ; IOUT = 0mA; address and control inputs changing once per clock cycle all banks idle; power-down mode; CKE = VIL (max.); tCK = tCK (min.) /CS = VIH (min.); all banks idle; CKE = VIH (min.); tCK = tCK (min.) ; address and control inputs changing once per clock cycle one bank active; power-down mode; CKE = VIL (max.); tCK = tCK (min.) one bank; active / precharge;/CS = VIH (min.); CKE = VIH (min.); tRC = tRAS max; tCK = tCK (min.); DQ, DM, and DQS inputs changing twice per clock cycle; address and control inputs changing once per clock cycle one bank; Burst = 4; burst; address and control inputs changing once per clock cycle; DQ and DQS outputs changing twice per clock cycle; CL = 4; tCK = tCK (min.) ; IOUT = 0mA one bank; Burst = 4; writes; continuous burst; address and control inputs changing once per clock cycle; DQ and DQS inputs changing twice per clock cycle; CL = 4; tCK = tCK (min.) IDD3P Active standby current IDD3N -5A -4A 65 55 mA Operating current (Burst read operating) IDD4R -5A -4A 225 175 mA Operating current (Burst write operating) IDD4W -5A -4A 225 175 mA Auto-refresh current IDD5 -5A -4A 270 250 mA Self-refresh current IDD6 4 mA CKE = 0.2V mA Four bank interleaving READs (BL4) with auto precharge, tRC = tRC (min.); Address and control inputs change during Active, READ, or WRITE commands. L Active power-down standby current IDD7 Pr Operating current (Bank interleaving) tRC = tRFC (min.) -5A -4A 440 380 od DC Characteristics 2 (TA = 0 to +70°C, VDD, VDDQ = 1.8V ± 0.1V) Parameter Symbol Minimum required output pull-up under AC VOH test load Maximum required output pull-down under VOL AC test load Output timing measurement reference level VOTR IOL Output minimum source DC current IOH Note: 1. 2. 3. 4. Notes VTT + 0.603 V VTT – 0.603 V 0.5 × VDDQ V 1 +13.4 mA 3, 4, mA 2, 4 –13.4 uc Output minimum sink DC current Unit The VDDQ of the device under test is referenced. VDDQ = 1.7V; VOUT = 1.42V. VDDQ = 1.9V; VOUT = 0.28V. The DC value of VREF applied to the receiving device is expected to be set to VTT. t Preliminary Data Sheet E0203E41 (Ver. 4.1) 5 EDE5104GASA, EDE5108GASA Pin Capacitance (TA = 25°C, VDD, VDDQ = 1.8V ± 0.1V) Parameter Symbol Pins min. Typ max. Unit Notes CLK input pin capacitance CCK CK 1.5 2.0 2.5 pF 1 Input pin capacitance CIN 1.5 2.0 2.5 pF 1 Input/output pin capacitance CI/O 3.0 3.5 4.0 pF 2 DQ Notes: 1. Matching within 0.25pF. 2. Matching within 0.50pF. AC Characteristics (TA = 0 to +70°C, VDD, VDDQ = 1.8V ± 0.1V, VSS, VSSQ = 0V) EO Frequency (Mbps) -5A -4A 533 400 Parameter Symbol min. max. min. max. Unit DQ output access time from CK, /CK tAC –500 +500 –600 +600 ps tDQSCK –450 +450 –500 +500 ps CK high-level width tCH 0.45 0.55 0.45 0.55 tCK CK low-level width tCL 0.45 0.55 0.45 0.55 tCK CK half period tHP min. (tCL, tCH) min. (tCL, tCH) ps Clock cycle time tCK 3750 8000 5000 8000 ps DQ and DM input hold time tDH 350 400 ps DQ and DM input setup time tDS 350 400 ps tIPW 0.6 0.6 tCK tDIPW 0.35 0.35 tCK tHZ tAC max. tAC max. ps tLZ tAC min. tAC max. tAC min. tAC max. ps tDQSQ 300 350 ps L DQS output access time from CK, /CK Pr Control and Address input pulse width for each input DQ and DM input pulse width for each input Data-out high-impedance time from CK,/CK Data-out low-impedance time from CK,/CK DQS-DQ skew for DQS and associated DQ signals 400 450 ps tQH tHP – tQHS tHP – tQHS ps Write command to first DQS latching transition tDQSS WL – 0.25 WL + 0.25 WL – 0.25 WL + 0.25 tCK DQS input high pulse width tDQSH 0.35 0.35 tCK DQS input low pulse width tDQSL 0.35 0.35 tCK DQS falling edge to CK setup time tDSS 0.2 0.2 tCK tCK tCK tCK od tQHS DQ/DQS output hold time from DQS DQ hold skew factor tDSH 0.2 0.2 Mode register set command cycle time tMRD 2 2 Write preamble setup time tWPRES 0 0 Write postamble tWPST 0.4 0.6 0.4 0.6 tCK Write preamble tWPRE 0.25 0.25 tCK Address and control input hold time tIH 500 600 ps Address and control input setup time tIS 500 600 ps Read preamble tRPRE 0.9 1.1 0.9 1.1 Read postamble tRPST 0.4 0.6 0.4 0.6 6 t Preliminary Data Sheet E0203E41 (Ver. 4.1) uc DQS falling edge hold time from CK Notes tCK tCK EDE5104GASA, EDE5108GASA Frequency (Mbps) -5A -4A 533 400 Parameter Symbol min. max. min. max. Unit Active to precharge command tRAS 45 45 ns Active to active/auto refresh command time tRC 60 65 ns Active to read or write command delay tRCD 15 20 ns Precharge command period tRP 15 20 ns Active to auto-precharge delay tRAP tRCD min. tRCD min. ns Active bank A to active bank B command period tRRD 7.5 10 ns Write recovery time 15 15 ns tDAL (tWR/tCK)+ (tRP/tCK) (tWR/tCK)+ (tRP/tCK) tCK Internal write to read command delay tWTR 7.5 10 ns Exit self refresh to any command tXSC 200 200 tCK tXPNR 2 2 tCK tXPRD 6 – AL 6 – AL tCK tXARD 2 2 tCK EO tWR Auto precharge write recovery + precharge time Exit power down to any non-read command Exit precharge power down to read command Exit active power down to read command L Output impedance test driver delay tOIT 0 32 0 32 ns Auto refresh to active/auto refresh command time tRFC 120 120 ns Average periodic refresh interval tREFI 7.8 7.8 µs Notes 1 2 t uc od Pr Note: 1. For each of the terms above, if not already an integer, round to the next highest integer. 2. AL: Additive Latency. Preliminary Data Sheet E0203E41 (Ver. 4.1) 7 EDE5104GASA, EDE5108GASA Test Conditions tCK VDD CLK VSWING VX /CLK tCL tCH VREF VSS VDD VIH VIL VREF SLEW = (VIH (ac) – VIL (ac))/∆t Measurement point DQ L EO VSS ∆t VTT RT =25 Ω t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 8 EDE5104GASA, EDE5108GASA Clock generator Block Diagram Bank 3 Bank 2 Bank 1 A0 to A12, BA0, BA1 Memory cell array Bank 0 Sense amp. L Control logic Command decoder EO /CS /RAS /CAS /WE Mode register Row address buffer and refresh counter Row decoder CK /CK CKE Column decoder Column address buffer and burst counter Data control circuit Latch circuit Pr CK, /CK DLL Input & Output buffer DQS, /DQS RDQS, /RDQS DM od DQ t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 9 EDE5104GASA, EDE5108GASA Pin Function CK, /CK (input pins) CK and /CK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of /CK. Output (read) data is referenced to the crossings of CK and /CK (both directions of crossing). /CS (input pin) All commands are masked when /CS is registered High. /CS provides for external bank selection on systems with multiple banks. /CS is considered part of the command code. /RAS, /CAS, /WE (input pins) /RAS, /CAS and /WE (along with /CS) define the command being entered. EO A0 to A12 (input pins) Provided the row address for Active commands and the column address and Auto Precharge bit for Read/Write commands to select one location out of the memory array in the respective bank. [Address Pins Table] Address (A0 to A12) Row address Column address EDE5104GA AX0 to AX12 AY0 to AY9, AY11, AY12 AX0 to AX12 AY0 to AY9, AY11 EDE5108GA L Part number Pr A10 (AP) (input pin) A10 is sampled during a precharge command to determine whether the precharge applies to one bank (A10 = Low) or all banks (A10 = High). If only one bank is to be precharged, the bank is selected by BA0, BA1. The address inputs also provide the op-code during mode register set commands. BA0, BA1 (input pins) BA0 and BA1 define to which bank an active, read, write or precharge command is being applied. BA0 also determines if the mode register or extended mode register is to be accessed during a MRS or EMRS cycle. BA0 Bank 0 L Bank 1 H Bank 2 L Bank 3 H BA1 L L H H uc Remark: H: VIH. L: VIL. od [Bank Select Signal Table] t CKE (input pin) CKE High activates, and CKE Low deactivates, internal clock signals and device input buffers and output drivers. Taking CKE Low provides precharge power-down and Self Refresh operation (all banks idle), or active power-down (row active in any bank). CKE is synchronous for power down entry and exit, and for self refresh entry. CKE is asynchronous for self refresh exit. CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, /CK and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during self refresh. Preliminary Data Sheet E0203E41 (Ver. 4.1) 10 EDE5104GASA, EDE5108GASA DM (input pin) DM is an input mask signal for write data. Input data is masked when DM is sampled High coincident with that input data during a Write access. DM is sampled on both edges of DQS. Although DM pins are input only, the DM loading matches the DQ and DQS loading. For ×8 configuration, DM function will be disabled when RDQS function is enabled by EMRS. DQ (input/output pins) Bi-directional data bus. DQS, /DQS (input/output pins) Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, centered in write data. Used to capture write data. /DQS can be disabled by EMRS. EO RDQS, /RDQS (output pins) Differential Data Strobe for READ operation only. DM and RDQS functions are switchable by EMRS. These pins exist only in ×8 configuration. /RDQS output will be disabled when /DQS is disabled by EMRS. VDD, VSS, VDDQ, VSSQ (power supply) VDD and VSS are power supply pins for internal circuits. VDDQ and VSSQ are power supply pins for the output buffers. L VDDL and VSSDL (power supply) VDDL and VSSDL are power supply pins for DLL circuits. VREF (Power supply) SSTL_18 reference voltage: (0.50 ± 0.01) × VDDQ t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 11 EDE5104GASA, EDE5108GASA Command Operation Command Truth Table The DDR-II SDRAM recognizes the following commands specified by the /CS, /RAS, /CAS, /WE and address pins. CKE Function Symbol Previous Current cycle cycle /CS /RAS /CAS /WE BA1, BA0 Mode register set MRS H × Extended mode register set EMRS H × A12 to A11 L L L L BA0 = 0 and MRS OP Code 1 L L L L BA0 = 1 and EMRS OP Code 1 A10 A0 to A9 Notes REF H H L L L H × × × × 1 Entry self refresh SELF H L L L L H × × × × 1 Exit self refresh SELFX L H H × × × × × × × 1 Single bank precharge PRE H × L L H L BA × L × 1, 2 Precharge all banks PALL H × L L H L × × H × 1 Bank activate ACT H × L L H H BA Row Address Write WRIT H × L H L L BA Column L Column 1, 2, 3 Write with auto precharge WRITA H × L H L L BA Column H Column 1, 2, 3 Read READ H × L H L H BA Column L Column 1, 2, 3 Read with auto precharge READA H × L H L H BA Column H Column 1, 2, 3 No operation NOP H × L H H H × × × × 1 DESL H × H × × × × × × × 1 Power down mode entry PDEN × L × × × × × × × × 1, 4, 5 Power down mode exit PDEX × H × × × × × × × × 1, 4, 5 Device deselect L EO Auto (CBR) refresh 1, 2 t uc od Pr Remark: H = VIH. L = VIL. × = VIH or VIL Notes: 1. All of the DDR-II SDRAM operations are defined by states of /CS, /WE, /RAS, and /CAS at the positive rising edge of the clock. 2. Bank Select (BA0, BA1), determine which bank is to be operated upon. 3. Burst read or write cycle may not be terminated. 4. The Power Down Mode does not perform any refresh operations; therefore the device can’t remain in this mode longer than the Refresh period (tREF) of the device. One clock delay is required for mode entry and exit. 5. If /CS is low, then when CKE returns high, no command is registered into the chip for one clock cycle. Preliminary Data Sheet E0203E41 (Ver. 4.1) 12 EDE5104GASA, EDE5108GASA CKE Truth Table CKE Command Current state Function Previous Cycle Self refresh INVALID H × × × × × × 1 L H H × × × × 2 L H L H H H × 2 Illegal L H L Command Address 2 Maintain self refresh L L × × × × × INVALID H × × × × × × 1 L H H × × × × 2 L Command except NOP Address 2 Exit self refresh with device deselect Exit self refresh with no operation Power down EO Power down mode exit ILLEGAL All banks idle L Current Cycle /CS /RAS /CAS /WE BA1,BA0, A12 to A0 Notes H L L × × × × H H H × × × Refer to the current state truth table H H L Command Power down H L H × Register command begin power H down next cycle L L Command Entry self refresh H L L L L L Maintain power down mode Device deselect × × 3 Address 3 Address 3 H × 4 × H H × × × × × H L × × × × × ILLEGAL L × × × × × × Pr Any state other Refer to operations in the current state truth table than listed above Power down entry 5 t uc od Remark: H = VIH. L = VIL. × = VIH or VIL Notes: 1. For the given Current State CKE must be low in the previous cycle. 2. When CKE has a low to high transition, the clock and other inputs are re-enabled asynchronously. The minimum setup time for CKE (tCES) must be satisfied before any command other than self refresh exit. 3. The inputs (BA1, BA0, A12 to A0) depend on the command that is issued. See the Command Truth Table for more information. 4. The Auto Refresh, Self Refresh mode, and the Mode Register Set modes can only be entered from the all banks idle state. 5. Must be a legal command as defined in the Command Truth Table. Preliminary Data Sheet E0203E41 (Ver. 4.1) 13 EDE5104GASA, EDE5108GASA Function Truth Table The following tables show the operations that are performed when each command is issued in each state of the DDR SDRAM. Command Operation × DESL Nop or Power down × NOP Nop or Power down BA, CA, A10 (AP) READ ILLEGAL H BA, CA, A10 (AP) READA ILLEGAL 1 L BA, CA, A10 (AP) WRIT ILLEGAL 1 L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L EO Current state /CS Idle H × × × L H H H L H L H L H L L H L L H L Bank(s) active /RAS /CAS /WE Notes 1 H H BA, RA ACT Row activating L L H L BA, A10 (AP) PRE Precharge L L H L A10 (AP) PALL Precharge all banks L L L H × REF Auto refresh 2 L L L H × SELF Self refresh 2 L L L L BA, MRS-OPCODE MRS Mode register accessing 2 2 L L L L BA, EMRS-OPCODE EMRS Extended mode register accessing H × × × × DESL Nop L H H H × NOP Nop L H L H BA, CA, A10 (AP) READ Begin Read L H L H BA, CA, A10 (AP) READA Begin Read L H L L BA, CA, A10 (AP) WRIT Begin Write L H L L BA, CA, A10 (AP) WRITA Begin Write L L H H BA, RA ACT ILLEGAL L L H L BA, A10 (AP) PRE Precharge L L H L L L L L L L L L L L H × × 1 L A10 (AP) PALL Precharge all banks H × REF ILLEGAL H × SELF ILLEGAL L BA, MRS-OPCODE MRS L BA, EMRS-OPCODE EMRS ILLEGAL × × DESL Continue burst to end -> Row active ILLEGAL od L L Pr Read Address H H H × NOP Continue burst to end -> Row active H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL 1 L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL 14 t Preliminary Data Sheet E0203E41 (Ver. 4.1) uc L L EDE5104GASA, EDE5108GASA Current state /CS /RAS /CAS /WE Address Command Operation Note Write H × × × × DESL L H H H × NOP L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL 1 Continue burst to end -> Write recovering Continue burst to end -> Write recovering L H L A10 (AP) PALL ILLEGAL L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS L L L L BA, EMRS-OPCODE EMRS ILLEGAL Read with H × × × × DESL Continue burst to end -> Precharging auto precharge L H H H × NOP Continue burst to end -> Precharging L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L EO L L L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL 1 L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL H × × × × L H H H × Continue burst to end ->Write recovering with auto precharge Continue burst to end ->Write recovering with auto precharge L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS Pr DESL NOP uc od Write with auto Precharge ILLEGAL 1 ILLEGAL t Preliminary Data Sheet E0203E41 (Ver. 4.1) 15 EDE5104GASA, EDE5108GASA Current state /CS /RAS /CAS /WE Address Command Operation Precharging H × × × × DESL Nop -> Enter idle after tRP L H H H × NOP Nop -> Enter idle after tRP L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE Nop -> Enter idle after tRP L L H L A10 (AP) PALL Nop -> Enter idle after tRP L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL EO Row activating H × × × × DESL Nop -> Enter bank active after tRCD L H H H × NOP Nop -> Enter bank active after tRCD L H L H BA, CA, A10 (AP) READ ILLEGAL L H L H 1 BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L × × L BA, EMRS-OPCODE EMRS ILLEGAL × × DESL Nop -> Enter bank active after tWR L H H H × NOP Nop -> Enter bank active after tWR L H L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT New write L H L L L L BA, CA, A10 (AP) WRITA New write H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL 1 uc od L H Pr Write recovering Note L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL t Preliminary Data Sheet E0203E41 (Ver. 4.1) 16 EDE5104GASA, EDE5108GASA Current state /CS /RAS /CAS /WE Address Command Operation Write recovering with H × × × × DESL Nop -> Enter bank active after tWR auto precharge L H H H × NOP Nop -> Enter bank active after tWR L H L H BA, CA, A10 (AP) READ ILLEGAL 1 L H L H BA, CA, A10 (AP) READA ILLEGAL 1 L H L L BA, CA, A10 (AP) WRIT ILLEGAL 1 L H L L BA, CA, A10 (AP) WRITA ILLEGAL 1 L L H H BA, RA ACT ILLEGAL 1 L L H L BA, A10 (AP) PRE ILLEGAL 1 L L H L A10 (AP) PALL ILLEGAL EO Refresh L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL H × × × × DESL Nop -> Enter idle after tRFC L H H H × NOP Nop -> Enter idle after tRFC L H L H BA, CA, A10 (AP) READ ILLEGAL L H L H BA, CA, A10 (AP) READA ILLEGAL L H L L BA, CA, A10 (AP) WRIT ILLEGAL L H L L BA, CA, A10 (AP) WRITA ILLEGAL L L L H H BA, RA ACT ILLEGAL L L H L BA, A10 (AP) PRE ILLEGAL L L H L L L L L L L L L L L L H × × Pr L A10 (AP) PALL ILLEGAL H × REF ILLEGAL H × SELF ILLEGAL L BA, MRS-OPCODE MRS ILLEGAL L BA, EMRS-OPCODE EMRS ILLEGAL × × DESL Nop -> Enter idle after tMRD od Mode register accessing Note H H H × NOP Nop -> Enter idle after tMRD H L H BA, CA, A10 (AP) READ ILLEGAL L H L H BA, CA, A10 (AP) READA ILLEGAL L H L L BA, CA, A10 (AP) WRIT ILLEGAL L H L L BA, CA, A10 (AP) WRITA ILLEGAL L L H H BA, RA ACT ILLEGAL L L H L BA, A10 (AP) PRE ILLEGAL L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL t uc L L Preliminary Data Sheet E0203E41 (Ver. 4.1) 17 EDE5104GASA, EDE5108GASA /CS /RAS /CAS /WE Address Command Operation Extended Mode H × × × × DESL Nop -> Enter idle after tMRD register accessing L H H H × NOP Nop -> Enter idle after tMRD L H L H BA, CA, A10 (AP) READ ILLEGAL L H L H BA, CA, A10 (AP) READA ILLEGAL L H L L BA, CA, A10 (AP) WRIT ILLEGAL L H L L BA, CA, A10 (AP) WRITA ILLEGAL L L H H BA, RA ACT ILLEGAL L L H L BA, A10 (AP) PRE ILLEGAL L L H L A10 (AP) PALL ILLEGAL L L L H × REF ILLEGAL L L L H × SELF ILLEGAL L L L L BA, MRS-OPCODE MRS ILLEGAL L L L L BA, EMRS-OPCODE EMRS ILLEGAL EO Current state Remark: Notes: 1. 2. 3. Note H = VIH. L = VIL. × = VIH or VIL This command may be issued for other banks, depending on the state of the banks. All banks must be in "IDLE". All AC timing specs must be met. L t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 18 EDE5104GASA, EDE5108GASA Simplified State Diagram Power Applied POWER ON PRECHARGE PREALL SELF REFRESH REFS REFSX MRS REFA AUTO REFRESH IDLE *NOTE CKEL CKEH ACT ACTIVE POWER DOWN PRECHARGE POWER DOWN CKEH L EO MRS EMRS CKEL ROW ACTIVE WRITE Pr WRITA WRITE WRITA READ READA READ READ READA READA od PRECHARGE WRITA READA PRECHARGE PRECHARGE PRECHARGE PRECHARGE PREALL Automatic sequence Command sequence uc *Note : Except drive mode activated by EMRS, drive mode should be deactivated by EMRS to move to an idle state. Simplified State Diagram t Preliminary Data Sheet E0203E41 (Ver. 4.1) 19 EDE5104GASA, EDE5108GASA Operation of DDR-II SDRAM Read and write accesses to the DDR-II SDRAM are burst oriented; accesses start at a selected location and continue for the fixed burst length of four in a programmed sequence. Accesses begin with the registration of an Active command, which is then followed by a Read or Write command. The address bits registered coincident with the active command is used to select the bank and row to be accessed (BA0, BA1 select the bank; A0 to A12 select the row). The address bits registered coincident with the Read or Write command are used to select the starting column location for the burst access and to determine if the auto precharge command is to be issued. Prior to normal operation, the DDR-II SDRAM must be initialized. The following sections provide detailed information covering device initialization; register definition, command descriptions and device operation. Power On and Initialization L EO DDR-II SDRAMs must be powered up and initialized in a predefined manner. Operational procedures other than those specified may result in undefined operation. Power must first be applied to VDD, then to VDDQ, and finally to VREF (and to the system VTT). VTT must be applied after VDDQ to avoid device latch-up, which may cause permanent damage to the device. VREF can be applied any time after VDDQ, but is expected to be nominally coincident with VTT. The DQ and DQS outputs are in the High-Z state, where they remain until driven active in normal operation (by a read access). After all power supply, reference voltages, and the clocks are stable, the DDRII SDRAM requires a 200µs delay prior to applying an executable command. Once the 200µs delay has been satisfied, a Deselect or NOP command should be applied, and CKE must be brought High. Following the NOP command, a Precharge ALL command must be applied. Next a mode register set command must be issued for the extended mode register, to enable the DLL. Then a mode register set command must be issued for the mode register, to reset the DLL and to program the operating parameters. 200 clock cycles are required between the DLL reset and any read command. A Precharge ALL command should be applied, placing the device in the “all banks idle” state. Once in the idle state, two Auto Refresh cycles must be performed. Additionally, a mode register set command for the mode register, with the reset DLL bit deactivated (i.e. to program operating parameters without resetting the DLL) must be performed. Following these cycles, the DDR-II SDRAM is ready for normal operation. Failure to follow these steps may lead to unpredictable start-up modes. uc od Pr Power-Up and Initialization Sequence The following sequence is required for power-up and Initialization. 1. Apply power and attempt to maintain CKE at a low state (all other inputs may be undefined.) Apply VDD before or at the same time as VDDQ. Apply VDDQ before or at the same time as VTT and VREF. 2. Start clock and maintain stable condition for a minimum of 200µs. 3. The minimum of 200µs after stable power and clock (CK, /CK), apply NOP and take CKE High. 4. Wait tRFC. 5. Issue precharge commands for all banks of the device. 6. Issue EMRS to enable DLL. (To issue DLL Enable command, provide Low to A0, High to BA0 and Low to all of the rest address pins, A1 to A11 and BA1) 7. Issue a mode register set command for DLL reset. The additional 200 cycles of clock input is required to lock the DLL. (To issue DLL reset command, provide High to A8 and Low to BA0) 8. Issue precharge commands for all banks of the device. 9. Issue 2 or more auto-refresh commands. 10. Issue a mode register set command with Low to A8 to initialize device operation. 11. Carry out OCD impedance adjustment (Follow “OCD Flow Chart” in the chapter of Off-Chip Driver (OCD) Impedance Adjustment). Whenever issue extended mode register set command for OCD, keep previous setting of A0 to A6, A0 to A12 and BA1 /CK CK Command PALL EMRS 2 cycles (min.) 2 cycles (min.) DLL enable REF REF tRFC tRP MRS tRFC 2 cycles (min.) DLL reset Follow OCD Flowchart OCD mode set 200 cycles (min) Power up and Initialization Sequence Preliminary Data Sheet E0203E41 (Ver. 4.1) 20 Any command EMRS EMRS t 2 cycles (min.) PALL MRS tMRD OCD calibration exit EDE5104GASA, EDE5108GASA Programming the Mode Register EO For application flexibility, burst type, /CAS latency, DLL reset function are user defined variables and must be programmed with a Mode Register Set (MRS) command. Additionally, DLL disable function, additive /CAS latency, and variable data-output impedance adjustment are also user defined variables and must be programmed with an Extended Mode Register Set (EMRS) command. Re-executing the MRS and EMRS Commands can alter contents of the MRS and EMRS. If the user chooses to modify only a subset of the MRS or EMRS variables, all variables must be redefined when the MRS or EMRS commands are issued. After initial power up, the both MRS and EMRS Commands must be issued before read or write cycles may begin. All four banks must be in a precharged state and CKE must be high at least one cycle before the Mode Register Set Command can be issued. Either MRS or EMRS Commands are activated by the low signals of /CS, /RAS, /CAS and /WE at the positive edge of the clock. When the bank address 0 (BA0) is low, the DDR-II SDRAM enables the MRS command. When the bank address 0 (BA0) is high, the DDR-II SDRAM enables the EMRS command. The address input data during this cycle defines the parameters to be set as shown in the MRS and EMRS table. A new command may be issued after the mode register set command cycle time (tMRD). MRS, EMRS and Reset DLL do not affect array contents, which means reinitialization including those can be executed any time after power-up without affecting array contents. L DDR-II SDRAM Mode Register Set [MRS] The mode register stores the data for controlling the various operating modes of DDR-II SDRAM. It controls /CAS latency, burst sequence, test mode, DLL reset and various vendor specific options to make DDR-II SDRAM useful for various applications. The default value of the mode register is not defined, therefore the mode register must be written after power-up for proper operation. The mode register is written by asserting low on /CS, /RAS, /CAS, /WE and BA0, while controlling the state of address pins A0 to A12. The DDR-II SDRAM should be in all bank precharge with CKE already high prior to writing into the mode register. The mode register set command cycle time (tMRD) is required to complete the write operation to the mode register. The mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. The mode register is divided into various fields depending on functionality. Burst address sequence type is defined by A3, and, /CAS latency is defined by A4 to A6. The DDR-II doesn’t support half clock latency mode. A7 is used for test mode. A8 is used for DLL reset. A7 must be set to low for normal MRS operation. Refer to the table for specific codes. Pr BA1 BA0 A12 A11 A10 A9 0* 0 0* A8 A7 A6 DLL TM tWR A5 A4 A3 A2 /CAS latency BT Burst length*2 A1 A0 Address field Mode register od A8 DLL reset A7 Mode A3 Burst type 0 No 0 Normal 0 Sequential 1 Yes 1 Test 1 Interleave Burst length A2 A1 A0 BL 0 1 0 4 /CAS latency tWR MRS mode A11 A10 A9 tWR A6 A5 A4 Latency 0 MRS 0 0 0 Reserved 0 0 0 Reserved 1 EMRS 0 0 1 2 0 0 1 Reserved 0 1 0 3 0 1 0 Reserved 0 1 1 4 0 1 1 3 1 0 0 Reserved 1 0 1 0 1 Reserved 1 0 1 1 0 Reserved 1 1 1 1 1 Reserved 1 1 0 4 1 Reserved 0 Reserved 1 Reserved *BA1 and A12 are reserved for future use and must be programmed to 0 when setting the mode register. Mode Register Set (MRS) Preliminary Data Sheet E0203E41 (Ver. 4.1) 21 t uc BA0 EDE5104GASA, EDE5108GASA DDR-II SDRAM Extended Mode Register Set [EMRS] The extended mode register stores the data for enabling or disabling the DLL, output driver strength and additive latency. The default value of the extended mode register is not defined, therefore the extended mode register must be written after power-up for proper operation. The extended mode register is written by asserting low on /CS, /RAS, /CAS, /WE and High on BA0, while controlling the states of address pins A0 to A12. The DDR-II SDRAM should be in all bank precharge with CKE already high prior to writing into the extended mode register. The mode register set command cycle time (tMRD) must be satisfied to complete the write operation to the extended mode register. Mode register contents can be changed using the same command and clock cycle requirements during normal operation as long as all banks are in the precharge state. A0 is used for DLL enable or disable. A1 is used for enabling a half strength data-output driver. A3 to A5 determines the additive latency, A7 to A9 are used for OCD control, A10 is used for DQS disable and A11 is used for RDQS enable. EO DLL Enable/Disable The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. The DLL is automatically disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any time the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a Read command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tAC or tDQSCK parameters. BA1 BA0 A12 A11 A10 A9 0* 1 A8 A7 A6 A5 A4 A3 A2 A1 A0 1 1 0* RDQS /DQS OCD program RFU Additive latency RFU D.I.C DLL L /DQS disable Enable A0 Disable 0 Enable 1 Disable RDQS enable 0 Disable 1 1 Enable 0 MRS 1 EMRS Driver impedance adjustment Operation DLL enable Additive latency A5 A4 A3 Latency 0 0 0 0 0 0 1 1 0 1 0 2 0 1 1 3 od Pr A11 MRS mode Extended mode register A10 0 BA0 Address field A9 A8 A7 0 0 0 OCD calibration mode exit 1 0 0 Reserved 0 0 1 Driver(1) DQ High 1 0 1 Reserved 0 1 0 Driver(0) DQ Low 1 1 0 Reserved 1 0 0 Adjust mode 1 1 1 Reserved 1 1 1 Reserved Driver strength control uc *Refer to the chapter "Off-chip Driver (OCD) impedance Adjustment" for detailed information Output Driver Driver A1 Impedance Control Size 0 Normal 100% 1 Weak Reserved t *BA1 and A12 to A15 are reserved for future use, and must be programmed to 0 when setting the extended mode register. Extended Mode Register Set (EMRS) Preliminary Data Sheet E0203E41 (Ver. 4.1) 22 EDE5104GASA, EDE5108GASA Off-Chip Driver (OCD) Impedance Adjustment DDR-II SDRAM supports driver calibration feature and the “OCD Flow Chart ” is an example of sequence. Every calibration mode command should be followed by “OCD calibration mode exit” before any other command being issued. MRS should be set before entering OCD impedance adjustment. Start EMRS: OCD calibration mode exit EMRS: Drive(1) EMRS: Drive(0) DQ ; High DQ ; Low EO ALL OK ALL OK Test Test Need calibration Need calibration EMRS: OCD calibration mode exit EMRS: OCD calibration mode exit L EMRS : EMRS : Enter Adjust Mode Enter Adjust Mode Pr BL=4 code input to all DQs BL=4 code input to all DQs Inc, Dec, or NOP Inc, Dec, or NOP EMRS: OCD calibration mode exit EMRS: OCD calibration mode exit od EMRS: OCD calibration mode exit End t uc OCD Flow Chart Preliminary Data Sheet E0203E41 (Ver. 4.1) 23 EDE5104GASA, EDE5108GASA Extended Mode Register Set for OCD Impedance Adjustment OCD impedance adjustment can be done using the following EMRS mode. In drive mode, all outputs are driven out by DDR-II SDRAM. In drive (1) mode, all DQ signals are driven high. In drive (0) mode, all DQ signals are driven low. In adjust mode, BL = 4 of operation code data must be used. OCD must used to control driver impedance within 18Ω ± 3Ω range. [OCD Mode Set Program] A9 A8 A7 Operation 0 0 0 OCD calibration mode exit 0 0 1 Drive (1) DQ High 0 1 0 Drive (0) DQ Low 0 0 Adjust mode 1 1 1 Reserved EO 1 L OCD Impedance Adjustment OCD impedance adjustment can be done using “EMRS Adjust mode” and input operation code patterns as the table of “OCD Adjustment Program”. To adjust output driver impedance, controllers must issue “Adjust mode” command using an EMRS command first, after that drive 4 bits of burst code information to DDR-II SDRAM. For this operation, controllers must drive all DQs to each device. Driver impedance in each DDR-II SDRAM device is adjusted for all DQs simultaneously. The maximum step count for adjustment is 16 and when the limit is reached, further increment or decrement has no effect. Default setting can be any step within the 16 steps range. [OCD Adjustment Program] 4bits burst data inputs to all DQs DT1 DT2 0 0 0 0 0 0 0 0 1 0 1 0 DT3 Pull-up driver strength Pr DT0 Operation 0 NOP NOP 1 Increase by 1 step NOP 0 Decrease by 1 step NOP 0 NOP Increase by 1 step 0 0 0 1 0 0 NOP Decrease by 1 step 1 Reserved Reserved 0 1 1 0 1 0 0 1 1 0 1 0 od 1 Other combinations Pull-down driver strength Reserved Reserved Reserved Reserved Reserved Reserved Reserved t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 24 EDE5104GASA, EDE5108GASA For proper operation of adjust mode, WL = RL − 1 = AL + CL − 1 clocks and tDS/tDH should be met as the “Output Impedance Control Register Set Cycle”. For input data pattern for adjustment, DT0 to DT3 is a fixed order and not affected by MRS addressing mode (i.e. sequential or interleave). /CK CK Command EMRS NOP NOP NOP NOP NOP WL EMRS NOP tWR DQS, /DQS tDS tDH DQ_in DT0 DT1 DT2 EO OCD adjust mode DT3 OCD calibration mode exit Output Impedance Control Register Set Cycle Drive Mode Drive mode, both drive (1) and drive (0), is used for controllers to measure DDR-II SDRAM Driver impedance before OCD impedance adjustment. In this mode, all outputs are driven out tOIT after “Enter drive mode” command and all output drivers are turned-off tOIT after “OCD calibration mode exit” command as the ”Output Impedance Measurement/Verify Cycle”. /CK Command L CK NOP EMRS NOP NOP EMRS High-Z High-Z DQS, /DQS Pr DQs High for drive (1) DQ DQs Low for drive (0) tOIT (0 to 32ns) od Enter drivemode tOIT (0 to 32ns) OCD Calibration mode exit Output Impedance Measurement/Verify Cycle t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 25 EDE5104GASA, EDE5108GASA Bank Activate Command [ACT] EO The bank activate command is issued by holding /CAS and /WE High with /CS and /RAS Low at the rising edge of the clock. The bank addresses BA0 and BA1, are used to select the desired bank. The row address A0 through A12 is used to determine which row to activate in the selected bank. The Bank activate command must be applied before any read or write operation can be executed. Immediately after the bank active command, the DDR-II SDRAM can accept a read or write command on the following clock cycle. If a R/W command is issued to a bank that has not satisfied the tRCD (min.) specification, then additive latency must be programmed into the device to delay when the R/W command is internally issued to the device. The additive latency value must be chosen to assure tRCD (min.) is satisfied. Additive latencies of 0, 1 and 2 are supported. Once a bank has been activated it must be precharged before another bank activate command can be applied to the same bank. The bank active and precharge times are defined as tRAS and tRP, respectively. The minimum time interval between successive bank activate commands to the same bank is determined by the /RAS cycle time of the device (tRC), which is equal to tRAS + tRP. The minimum time interval between successive bank activate commands to the different bank is determined by (tRRD). /CK T0 T1 T2 T3 Tn Tn+1 Tn+2 Tn+3 PRE ACT CK Command ROW: 0 Posted READ ACT Posted READ PRE tRCD(min.) COL: 0 ROW: 1 L Address ACT COL: 1 ROW: 0 tCCD Additive latency (AL) tRCD =1 Bank0 Read begins tRRD tRAS tRP Bank0 Active Pr tRC Bank1 Active Bank0 Precharge Bank1 Precharge Bank0 Active Bank Activate Command Cycle (tRCD = 3, AL = 2, tRP = 3, tRRD = 2, tCCD = 2) t uc od Preliminary Data Sheet E0203E41 (Ver. 4.1) 26 EDE5104GASA, EDE5108GASA Read and Write Access Modes EO After a bank has been activated, a read or write cycle can be executed. This is accomplished by setting /RAS High, /CS and /CAS Low at the clock’s rising edge. /WE must also be defined at this time to determine whether the access cycle is a read operation (/WE high) or a write operation (/WE low). The DDR-II SDRAM provides a fast column access operation. A single read or write Command will initiate a serial read or write operation on successive clock cycles. The boundary of the burst cycle is strictly restricted to specific segments of the page length. For example, the 8M bits × 4 I/O × 4 Banks chip has a page length of 2048 bits (defined by CA0 to CA9, CA11). The page length of 2048 is divided into 512 uniquely addressable boundary segments (4 bits each). A 4 bits burst operation will occur entirely within one of the 512 groups beginning with the column address supplied to the device during the read or write Command (CA0 to CA9, CA11). The second, third and fourth access will also occur within this group segment, however, the burst order is a function of the starting address, and the burst sequence. A new burst access must not interrupt the previous 4-bit burst operation. The minimum /CAS to /CAS delay is defined by tCCD, and is a minimum of 2 clocks for read or write cycles. -1 /CK CK Command L Posted /CAS Posted /CAS operation is supported to make command and data bus efficient for sustainable bandwidths in DDR-II SDRAM. In this operation, the DDR-II SDRAM allows a /CAS read or write command to be issued immediately after the /RAS bank activate command (or any time during the /RAS-/CAS-delay time, tRCD, period). The command is held for the time of the additive latency (AL) before it is issued inside the device. The Read Latency (RL) is controlled by the sum of AL and the /CAS latency (CL). Therefore if a user chooses to issue a R/W command before the tRCD (min), then AL (greater than 0) must be written into the EMRS. The Write Latency (WL) is always defined as RL − 1 (read latency −1) where read latency is defined as the sum of additive latency plus /CAS latency (RL=AL+CL). 0 1 2 ACT READ 3 4 5 6 8 9 10 11 12 11 12 WRIT Pr AL = 2 DQS, /DQS 7 CL = 3 WL = RL n–1 = 4 > tRCD = RL = AL + CL = 5 DQ out0 out1 out2 out3 in0 in1 in2 in3 > tRAC = od Read followed by a write to the same bank [AL = 2 and CL = 3, RL = (AL + CL) = 5, WL = (RL - 1) = 4] -1 0 1 2 3 /CK CK AL = 0 READ ACT 5 7 WRIT CL = 3 DQS, /DQS > tRCD = 6 RL = AL + CL = 3 DQ 8 27 in0 in1 in2 in3 t Read followed by a write to the same bank [AL = 0 and CL = 3, RL = (AL + CL) = 3, WL = (RL - 1) = 2] Preliminary Data Sheet E0203E41 (Ver. 4.1) 10 WL = RL n–1 = 2 out0 out1 out2 out3 > tRAC = 9 uc Command 4 EDE5104GASA, EDE5108GASA Fixed 4 bits Burst Mode Operation Burst mode operation is used to provide a constant flow of data to memory locations (write cycle), or from memory locations (read cycle). The parameters that define how the burst mode will operate are burst sequence and burst length. Unlike the DDR-I SDRAM, DDR-II SDRAM supports 4 bits burst mode only. The burst type, either sequential or interleaved, is programmable and defined by the address bit 3 (A3) of the MRS, which is similar to the DDR-I SDRAM operation. Seamless burst read or write operations are supported. Unlike DDR-I devices, interruption of a burst read or write operation is prohibited. Therefore the burst stop command is not supported on DDR-II SDRAM devices. [Burst Length and Sequence] Burst length Starting address (a1, a0) Interleave addressing (decimal) 00 0, 1, 2, 3 0, 1, 2, 3 01 1, 2, 3, 0 1, 0, 3, 2 10 2, 3, 0, 1 2, 3, 0, 1 11 3, 0, 1, 2 3, 2, 1, 0 EO 4 Sequential addressing (decimal) Note: Page length is a function of I/O organization and column addressing 32M bits × 4 organization (CA0 to CA9, CA11, CA12); Page Length = 2048 bits 16M bits × 8 organization (CA0 to CA9, CA11); Page Length = 1024 bits L t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 28 EDE5104GASA, EDE5108GASA Burst Read Command [READ] The Burst Read command is initiated by having /CS and /CAS low while holding /RAS and /WE high at the rising edge of the clock. The address inputs determine the starting column address for the burst. The delay from the start of the command to when the data from the first cell appears on the outputs is equal to the value of the read latency (RL). The data strobe output (DQS) is driven low 1 clock cycle before valid data (DQ) is driven onto the data bus. The first bit of the burst is synchronized with the rising edge of the data strobe (DQS). Each subsequent data-out appears on the DQ pin in phase with the DQS signal in a source synchronous manner. The RL is equal to an additive latency (AL) plus /CAS latency (CL). The CL is defined by the mode register set (MRS), similar to the existing SDR and DDR-I SDRAMs. The AL is defined by the extended mode register set (EMRS). T0 T1 T2 T3 T4 T5 T6 T7 T8 /CK EO CK Command Posted READ NOP NOP NOP NOP NOP NOP NOP NOP <tDQSCK = DQS, /DQS CL = 3 RL = 5 out0 out1 out2 out3 L DQ AL = 2 Burst Read Operation (RL = 5 (AL = 2, CL = 3)) CK Command READ T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP NOP NOP NOP NOP NOP Pr T0 /CK NOP <tDQSCK = CL = 3 RL = 3 DQ od DQS, /DQS Out0 Out1 Out2 Out3 Burst Read Operation (RL = 3 (AL = 0 and CL = 3)) t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 29 EDE5104GASA, EDE5108GASA T0 T1 T3 T4 T5 T6 T7 T8 T9 /CK CK Posted READ Command NOP NOP Posted WRIT NOP NOP NOP NOP NOP tRTW (Read to Write = 4 clocks) DQS, /DQS RL = 5 WL = RL - 1 = 4 out0 out1 out2 out3 DQ in0 in1 in2 in3 EO Burst Read followed by Burst Write (RL = 5, WL = RL-1 = 4) The minimum time from the burst read command to the burst write command is defined by a read-to-write-turnaround-time, which is 4 clocks. T0 T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP /CK CK L Command Posted READ NOP Posted READ NOP NOP NOP NOP DQS, /DQS DQ CL = 3 RL = 5 Pr AL = 2 Out0 Out1 Out2 Out3 Out4 Out5 Out6 Seamless Burst Read Operation (RL = 5, AL = 2, and CL = 3) t uc od Enabling a read command at every other clock supports the seamless burst read operation. This operation is allowed regardless of same or different banks as long as the banks are activated. Preliminary Data Sheet E0203E41 (Ver. 4.1) 30 EDE5104GASA, EDE5108GASA Burst Write Command [WRIT] The Burst Write command is initiated by having /CS, /CAS and /WE low while holding /RAS high at the rising edge of the clock. The address inputs determine the starting column address. Write latency (WL) is defined by a read latency (RL) minus one and is equal to (AL + CL −1). A data strobe signal (DQS) should be driven low (preamble) one clock prior to the WL. The first data bit of the burst cycle must be applied to the DQ pins at the first rising edge of the DQS following the preamble. The tDQSS specification must be satisfied for write cycles. The subsequent burst bit data are issued on successive edges of the DQS until the burst length of 4 is completed. When the burst has finished, any additional data supplied to the DQ pins will be ignored. The DQ Signal is ignored after the burst write operation is complete. The time from the completion of the burst write to bank precharge is the write recovery time (tWR). T0 T1 T2 T3 T4 T5 T6 T7 T9 /CK EO CK Command Posted WRIT NOP NOP NOP NOP NOP NOP NOP PRE Completion of the Burst Write <tDQSS = DQS, /DQS >tWR = WL = RL −1 = 4 in0 DQ in1 in2 in3 L Burst Write Operation (RL = 5, WL = 4, tWR = 3 (AL=2, CL=3)) T1 CK Command WRIT T2 T3 T4 Pr T0 /CK NOP NOP NOP NOP NOP PRE od >tWR = WL = RL –1 = 2 in0 DQ T6 in1 T7 T9 ACT NOP Completion of the Burst Write <tDQSS = DQS, /DQS T5 in2 >tRP = in3 t uc Burst Write Operation (RL = 3, WL = 2, tWR = 2 (AL=0, CL=3)) Preliminary Data Sheet E0203E41 (Ver. 4.1) 31 EDE5104GASA, EDE5108GASA T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 /CK CK Command Write to Read = CL + 1 + tWTR (2) = 6 NOP NOP NOP Posted READ NOP NOP NOP NOP NOP DQS, /DQS CL = 3 AL = 2 WL = RL –1 = 4 RL = 5 >tWTR = out0 DQ out1 out2 out3 EO Burst Write followed by Burst Read (RL = 5 (AL=2, CL=3), WL = 4, tWTR = 2) The minimum number of clock from the burst write command to the burst read command is CL + 1 + a write to-readturn-around-time (tWTR). This tWTR is not a write recovery time (tWR) but the time required to transfer the 4bit write data from the input buffer into sense amplifiers in the array. T0 T1 T2 T3 T4 T5 T6 T7 T8 NOP NOP NOP NOP NOP NOP /CK Command L CK Posted WRIT NOP Posted WRIT DQS, /DQS DQ Pr WL = RL − 1 = 4 in 0 in 1 in 2 in 3 in 4 in 5 in 6 in 7 od Seamless Burst Write Operation (RL = 5, WL = 4) Enabling a write command every other clock supports the seamless burst write operation. This operation is allowed regardless of same or different banks as long as the banks are activated. t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 32 EDE5104GASA, EDE5108GASA Write data mask One write data mask (DM) pin for each 8 data bits (DQ) will be supported on DDR-II SDRAMs, Consistent with the implementation on DDR-I SDRAMs. It has identical timings on write operations as the data bits, and though used in a uni-directional manner, is internally loaded identically to data bits to insure matched system timing. DM is not used during read cycles. T1 T2 T3 T4 in in T5 T6 DQS /DQS in DQ in in in in in EO DM Write mask latency = 0 Data Mask Timing [tDQSS(min.)] L /CK CK Command WRIT tWR NOP NOP NOP NOP NOP tDQSS DQS, /DQS DM [tDQSS(max.)] DQ DM in0 in2 in3 tDQSS od DQS, /DQS Pr DQ in0 in2 in3 Data Mask Function, WL = 3, AL = 0 shown t uc Preliminary Data Sheet E0203E41 (Ver. 4.1) 33 EDE5104GASA, EDE5108GASA Precharge Command [PRE] The precharge command is used to precharge or close a bank that has been activated. The precharge command is triggered when /CS, /RAS and /WE are low and /CAS is high at the rising edge of the clock. The precharge command can be used to precharge each bank independently or all banks simultaneously. Three address bits A10, BA0 and BA1 are used to define which bank to precharge when the command is issued. [Bank Selection for Precharge by Address Bits] BA0 BA1 Precharged Bank(s) L L L Bank 0 only L H L Bank 1 only L L H Bank 2 only L H H Bank 3 only H × × All banks 0 to 3 EO A10 Remark: H: VIH, L: VIL, ×: VIH or VIL Burst Read Operation Followed by Precharge Minimum read to precharge command spacing to the same bank = AL + 2 clocks For the earliest possible precharge, the precharge command may be issued on the rising edge that is “Additive latency (AL) + 2 clocks” after a Read command. A new bank active (command) may be issued to the same bank after the RAS precharge time (tRP). A precharge command cannot be issued until tRAS is satisfied. T0 T1 L /CK T2 T3 T4 T5 T6 T7 T8 CK Posted READ Command NOP NOP PRE NOP NOP ACT NOP NOP AL + 2 clocks Pr DQS, /DQS AL = 1 > tRP = CL = 3 RL = 4 out0 DQ > tRAS = out1 out2 out3 CL = 3 od Burst Read Operation Followed by Precharge (RL = 4 (AL=1, CL=3)) /CK T0 T1 T2 T3 CK Command NOP NOP NOP PRE T5 T6 NOP AL + 2 clocks DQS, /DQS AL = 2 > tRP = CL = 3 RL = 5 DQ out0 > tRAS = NOP T7 ACT T8 NOP uc Posted READ T4 out1 out2 out3 CL = 3 Preliminary Data Sheet E0203E41 (Ver. 4.1) 34 t Burst Read Operation Followed by Precharge (RL = 5 (AL=2, CL=3)) EDE5104GASA, EDE5108GASA T0 T1 T2 T3 T4 T5 T6 T7 T8 /CK CK Command Posted READ NOP NOP NOP PRE NOP NOP NOP ACT AL + 2 Clocks DQS, /DQS AL = 2 >t = RP CL = 4 RL = 6 out0 DQ >t = RAS out1 out2 out3 CL = 4 EO Burst Read Operation Followed by Precharge (RL = 6 (AL=2, CL=4)) L t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 35 EDE5104GASA, EDE5108GASA Burst Write followed by Precharge Minimum Write to Precharge Command spacing to the same bank = WL + 2 clocks + tWR For write cycles, a delay must be satisfied from the completion of the last burst write cycle until the precharge command can be issued. This delay is known as a write recovery time (tWR) referenced from the completion of the burst write to the precharge command. No precharge command should be issued prior to the tWR delay, as DDR-II SDRAM does not support any burst interrupt operation. T0 T1 T2 T3 T4 T5 T6 T7 T8 /CK CK Command Posted WRIT NOP NOP NOP NOP NOP NOP NOP PRE EO > = tWR DQS, /DQS WL = 3 in1 in0 DQ in2 in3 L Completion of the Burst Write Burst Write followed by Precharge (WL = (RL-1) =3) T0 T1 T2 T3 T4 T5 T6 T7 T9 /CK Command NOP NOP WL = 4 NOP NOP in0 DQ NOP NOP NOP PRE > tWR = od DQS, /DQS Posted WRIT Pr CK in1 in2 in3 uc Completion of the Burst Write Burst Write followed by Precharge (WL = (RL-1) = 4) t Preliminary Data Sheet E0203E41 (Ver. 4.1) 36 EDE5104GASA, EDE5108GASA Auto-Precharge Operation EO Before a new row in an active bank can be opened, the active bank must be precharged using either the precharge command or the auto-precharge function. When a read or a write command is given to the DDR-II SDRAM, the /CAS timing accepts one extra address, column address A10, to allow the active bank to automatically begin precharge at the earliest possible moment during the burst read or write cycle. If A10 is low when the read or write Command is issued, then normal read or write burst operation is executed and the bank remains active at the completion of the burst sequence. If A10 is high when the Read or Write Command is issued, then the autoprecharge function is engaged. During auto-precharge, a read Command will execute as normal with the exception that the active bank will begin to precharge on the rising edge which is /CAS latency (CL) clock cycles before the end of the read burst. Auto-precharge can also be implemented during Write commands. The precharge operation engaged by the Auto precharge command will not begin until the last data of the burst write sequence is properly stored in the memory array. This feature allows the precharge operation to be partially or completely hidden during burst read cycles (dependent upon /CAS latency) thus improving system performance for random data access. The /RAS lockout circuit internally delays the Precharge operation until the array restore operation has been completed so that the auto precharge command may be issued with any read or write command. L Burst Read with Auto Precharge [READA] If A10 is high when a Read Command is issued, the Read with Auto-Precharge function is engaged. The DDR-II SDRAM starts an auto Precharge operation on the rising edge which is (AL + 2) cycles later from the read with AP command when the condition that. When tRAS (min) is satisfied. If tRAS (min.) is not satisfied at the edge, the start point so auto-precharge operation will be delayed until tRAS (min.) is satisfied. A new bank active (command) may be issued to the same bank if the following two conditions are satisfied simultaneously. (1) The /RAS precharge time (tRP) has been satisfied from the clock at which the auto precharge begins. (2) The /RAS cycle time (tRC) from the previous bank activation has been satisfied. T0 T1 CK A10 = 1 Command Posted READ T2 T3 T4 Pr /CK NOP NOP NOP NOP T5 T6 NOP T7 NOP T8 NOP ACT > tRAS(min.) = od DQS, /DQS > tRP = AL = 2 CL = 3 RL = 5 out0 DQ > = tRC out1 out2 out3 CL = 3 uc Auto precharge begins Burst Read with Auto Precharge Followed by an Activation to the Same Bank (tRC limit) (RL = 5 (AL = 2, CL = 3, internal tRCD = 3)) t Preliminary Data Sheet E0203E41 (Ver. 4.1) 37 EDE5104GASA, EDE5108GASA T0 T1 T2 T3 T4 T5 T6 T7 T8 /CK CK A10 = 1 Command Posted READ NOP NOP NOP NOP NOP ACT NOP NOP > = tRAS(min.) DQS, /DQS > tRP = AL = 2 CL = 3 RL = 5 out0 DQ out1 out2 out3 EO CL = 3 > tRC = Auto precharge begins Burst Read with Auto Precharge Followed by an Activation to the Same Bank (tRP limit) RL = 5 (AL = 2, CL = 3, internal tRCD = 3) L t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 38 EDE5104GASA, EDE5108GASA Burst Write with Auto-Precharge [WRITA] If A10 is high when a write command is issued, the Write with auto-precharge function is engaged. The DDR-II SDRAM automatically begins precharge operation after the completion of the burst write plus write recovery time (tWR). The bank undergoing auto-precharge from the completion of the write burst may be reactivated if the following two conditions are satisfied. (1) The data-in to bank activate delay time (tWR + tRP) has been satisfied. (2) The /RAS cycle time (tRC) from the previous bank activation has been satisfied. T0 T1 T2 T3 T4 T5 T6 T7 T12 /CK CK A10 = 1 Posted WRIT EO Command NOP NOP NOP NOP NOP NOP NOP ACT DQS, /DQS > tWR = WL = RL –1 = 2 in0 DQ in1 > tRP = in3 in2 > tRC = L Completion of the Burst Write Auto Precharge Begins Burst Write with Auto-Precharge (tRC Limit) (WL = 2, tWR =2, tRP=3) T3 CK Command A10 = 1 Posted WRIT Pr T0 /CK NOP T4 T5 NOP NOP NOP T7 T8 NOP NOP T9 NOP od DQS, /DQS > tWR = WL = RL –1 = 4 in0 DQ T6 in1 in2 T12 ACT > tRP = in3 > tRC = uc Completion of the Burst Write Auto Precharge Begins Burst Write with Auto-Precharge (tWR + tRP) (WL = 4, tWR =2, tRP=3) t Preliminary Data Sheet E0203E41 (Ver. 4.1) 39 EDE5104GASA, EDE5108GASA Automatic Refresh Command (/CAS Before /RAS Refresh) [REF] When /CS, /RAS and /CAS are held low and /WE high at the rising edge of the clock, the chip enters the Automatic Refresh mode (CBR). All banks of the DDR-II SDRAM must be precharged and idle for a minimum of the Precharge time (tRP) before the Auto Refresh Command (CBR) can be applied. An address counter, internal to the device, supplies the bank address during the refresh cycle. No control of the external address bus is required once this cycle has started. When the refresh cycle has completed, all banks of the DDR-II SDRAM will be in the precharged (idle) state. A delay between the Auto Refresh Command (CBR) and the next Activate Command or subsequent Auto Refresh Command must be greater than or equal to the Auto Refresh cycle time (tRFC). T0 T1 T2 T3 T15 T7 T8 /CK CK EO CKE Command PRE High > tRP = NOP > tRFC = > tRFC = NOP CBR CBR Any Command NOP Automatic Refresh Command Self Refresh Command [SELF] L The DDR-II SDRAM device has a built-in timer to accommodate Self Refresh operation. The self refresh command is defined by having /CS, /RAS, /CAS and CKE held low with /WE high at the rising edge of the clock. Once the Command is registered, CKE must be held low to keep the device in self refresh mode. When the SDRAM has entered self refresh mode all of the external control signals, except CKE, are disabled. The clock is internally disabled during self refresh operation to save power. The user may halt the external clock while the device is in Self Refresh mode, however, the clock must be restarted before the device can exit self refresh operation. Once the clock is cycling, the exit command will be registered asynchronously by bringing CKE high. After CKE is brought high, an internal timer is started to insure CKE is held high for approximately 10ns before registering the self refresh exit command. The purpose of this circuit is to filter out noise glitches on the CKE input that may cause the DDR-II SDRAM to erroneously exit self refresh operation. Once the self refresh command is registered, a delay equal or longer than the tXSC must be satisfied before any command can be issued to the device. CKE must remain high for the entire Self Refresh exit period (tXSC) and commands must be gated off with /CS held High. Alternatively, NOP commands may be registered on each positive clock edge during the self refresh exit interval. (Self Refresh Command) T1 CK T3 Tm Tn Tn+1 => tXSC CKE Command T2 od Pr T0 /CK SELF NOP Any Command uc : VIH or VIL Self Refresh Command t Preliminary Data Sheet E0203E41 (Ver. 4.1) 40 EDE5104GASA, EDE5108GASA Power-Down [PDEN] Power-down is entered when CKE is registered (no accesses can be in progress). If power-down occurs when all banks are idle, this mode is referred to as precharge power-down; if power-down occurs when there is a row active in any bank, this mode is referred to as active power-down. Entering power-down deactivates the input and output buffers, excluding CK, /CK and CKE. In power down mode, CKE Low and a stable clock signal must be maintained at the inputs of the DDR-II SDRAM, and all other input signals are “VIH or VIL”. Power-down duration is limited by the refresh requirements of the device. The power-down state is synchronously exited when CKE is registered High (along with a NOP or DESL). A valid, executable command may be applied after satisfied tXPRD or tXARD for read command exiting form precharge power-down or active power-down respectively ,and after satisfied tXPNR for non-read command. /CK CK tIS tIS EO CKE Command VALID NOP NOP No column access in progress Enter power down mode (Burst read or write operation must not be in progress) VALID tXPRD, tXPNR Exit tXARD power down mode : VIH or VIL Power Down L Burst Interruption Interruption of a burst read or write cycle is prohibited. Pr No Operation Command [NOP] The no operation command should be used in cases when the DDR-II SDRAM is in an idle or a wait state. The purpose of the no operation command is to prevent the DDR-II SDRAM from registering any unwanted commands between operations. A no operation command is registered when /CS is low with /RAS, /CAS, and /WE held high at the rising edge of the clock. A no operation command will not terminate a previous operation that is still executing, such as a burst read or write cycle. Deselect Command [DESL] The deselect command performs the same function as a no operation command. Deselect Command occurs when /CS is brought high at the rising edge of the clock, the /RAS, /CAS, and /WE signals become don’t cares. t uc od Preliminary Data Sheet E0203E41 (Ver. 4.1) 41 EDE5104GASA, EDE5108GASA Package Drawing 60-ball FBGA Solder ball: Lead free (Sn-Ag-Cu) 0.2 S A Unit: mm 11.3±0.1 0.2 S B EO 0.34±0.05 L ⁄⁄ 0.2 S 0.90±0.1 12.4±0.1 INDEX AREA S S Pr 0.1 B 1 2 3 7 8 9 A B C D E F G H J K L od 0.8 1.6 0.8 2.2 INDEX MARK φ0.08 M t 60-φ0.45±0.05 uc 2.45 A S A B ECA-TS2-0075-01 Preliminary Data Sheet E0203E41 (Ver. 4.1) 42 EDE5104GASA, EDE5108GASA Recommended Soldering Conditions Please consult with our sales offices for soldering conditions of the EDE51XXGASA. Type of Surface Mount Device EDE51XXGASA: 60-ball FBGA < Lead free (Sn-Ag-Cu) > L EO t uc od Pr Preliminary Data Sheet E0203E41 (Ver. 4.1) 43 EDE5104GASA, EDE5108GASA NOTES FOR CMOS DEVICES 1 PRECAUTION AGAINST ESD FOR MOS DEVICES Exposing the MOS devices to a strong electric field can cause destruction of the gate oxide and ultimately degrade the MOS devices operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it, when once it has occurred. Environmental control must be adequate. When it is dry, humidifier should be used. It is recommended to avoid using insulators that easily build static electricity. MOS devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work bench and floor should be grounded. The operator should be grounded using wrist strap. MOS devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with semiconductor MOS devices on it. EO 2 HANDLING OF UNUSED INPUT PINS FOR CMOS DEVICES No connection for CMOS devices input pins can be a cause of malfunction. If no connection is provided to the input pins, it is possible that an internal input level may be generated due to noise, etc., hence causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using a pull-up or pull-down circuitry. Each unused pin should be connected to VDD or GND with a resistor, if it is considered to have a possibility of being an output pin. The unused pins must be handled in accordance with the related specifications. L 3 STATUS BEFORE INITIALIZATION OF MOS DEVICES Pr Power-on does not necessarily define initial status of MOS devices. Production process of MOS does not define the initial operation status of the device. Immediately after the power source is turned ON, the MOS devices with reset function have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. MOS devices are not initialized until the reset signal is received. Reset operation must be executed immediately after power-on for MOS devices having reset function. CME0107 t uc od Preliminary Data Sheet E0203E41 (Ver. 4.1) 44 EDE5104GASA, EDE5108GASA The information in this document is subject to change without notice. Before using this document, confirm that this is the latest version. No part of this document may be copied or reproduced in any form or by any means without the prior written consent of Elpida Memory, Inc. Elpida Memory, Inc. does not assume any liability for infringement of any intellectual property rights (including but not limited to patents, copyrights, and circuit layout licenses) of Elpida Memory, Inc. or third parties by or arising from the use of the products or information listed in this document. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of Elpida Memory, Inc. or others. Descriptions of circuits, software and other related information in this document are provided for illustrative purposes in semiconductor product operation and application examples. The incorporation of these circuits, software and information in the design of the customer's equipment shall be done under the full responsibility of the customer. Elpida Memory, Inc. assumes no responsibility for any losses incurred by customers or third parties arising from the use of these circuits, software and information. EO [Product applications] Elpida Memory, Inc. makes every attempt to ensure that its products are of high quality and reliability. However, users are instructed to contact Elpida Memory's sales office before using the product in aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment, medical equipment for life support, or other such application in which especially high quality and reliability is demanded or where its failure or malfunction may directly threaten human life or cause risk of bodily injury. L [Product usage] Design your application so that the product is used within the ranges and conditions guaranteed by Elpida Memory, Inc., including the maximum ratings, operating supply voltage range, heat radiation characteristics, installation conditions and other related characteristics. Elpida Memory, Inc. bears no responsibility for failure or damage when the product is used beyond the guaranteed ranges and conditions. Even within the guaranteed ranges and conditions, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Elpida Memory, Inc. products does not cause bodily injury, fire or other consequential damage due to the operation of the Elpida Memory, Inc. product. [Usage environment] This product is not designed to be resistant to electromagnetic waves or radiation. This product must be used in a non-condensing environment. Pr If you export the products or technology described in this document that are controlled by the Foreign Exchange and Foreign Trade Law of Japan, you must follow the necessary procedures in accordance with the relevant laws and regulations of Japan. Also, if you export products/technology controlled by U.S. export control regulations, or another country's export control laws or regulations, you must follow the necessary procedures in accordance with such laws or regulations. If these products/technology are sold, leased, or transferred to a third party, or a third party is granted license to use these products, that third party must be made aware that they are responsible for compliance with the relevant laws and regulations. M01E0107 t uc od Preliminary Data Sheet E0203E41 (Ver. 4.1) 45