KODENSHI KK74HCT132A

TECHNICAL DATA
KK74HCT132A
Quad 2-Input NAND Gate
with Schmitt-Trigger Inputs
High-Performance Silicon-Gate CMOS
The KK74HCT132A is identical in pinout to the LS/ALS132. The
KK74HCT132A may be used as a level converter for interfacing TTL or
NMOS outputs to High Speed CMOS inputs.
• TTL/NMOS Compatible Input Levels
• Outputs Directly Interface to CMOS, NMOS, and TTL
• Operating Voltage Range: 4.5 to 5.5 V
• Low Input Current: 1.0 µA
ORDERING INFORMATION
KK74HCT132AN Plastic
KK74HCT132AD SOIC
TA = -55° to 125° C for all packages
LOGIC DIAGRAM
PIN ASSIGNMENT
FUNCTION TABLE
Inputs
PIN 14 =VCC
PIN 7 = GND
Output
A
B
Y
L
L
H
L
H
H
H
L
H
H
H
L
1
KK74HCT132A
MAXIMUM RATINGS*
Symbol
Parameter
Value
Unit
-0.5 to +7.0
V
VCC
DC Supply Voltage (Referenced to GND)
VIN
DC Input Voltage (Referenced to GND)
-1.5 to VCC +1.5
V
DC Output Voltage (Referenced to GND)
-0.5 to VCC +0.5
V
DC Input Current, per Pin
±20
mA
IOUT
DC Output Current, per Pin
±25
mA
ICC
DC Supply Current, VCC and GND Pins
±50
mA
PD
Power Dissipation in Still Air, Plastic DIP+
SOIC Package+
750
500
mW
-65 to +150
°C
260
°C
VOUT
IIN
Tstg
TL
Storage Temperature
Lead Temperature, 1 mm from Case for 10 Seconds
(Plastic DIP or SOIC Package)
*
Maximum Ratings are those values beyond which damage to the device may occur.
Functional operation should be restricted to the Recommended Operating Conditions.
+Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C
SOIC Package: : - 7 mW/°C from 65° to 125°C
RECOMMENDED OPERATING CONDITIONS
Symbol
VCC
VIN, VOUT
Parameter
DC Supply Voltage (Referenced to GND)
DC Input Voltage, Output Voltage (Referenced to GND)
TA
Operating Temperature, All Package Types
tr, tf
Input Rise and Fall Time (Figure 1)
Min
Max
Unit
4.5
5.5
V
0
VCC
V
-55
+125
°C
-
no
limit*
ns
When VIN ≈ 0.5VCC, ICC> > quiescent current.
*
This device contains protection circuitry to guard against damage due to high static voltages or electric fields.
However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this
high-impedance circuit. For proper operation, VIN and VOUT should be constrained to the range GND≤(VIN or
VOUT)≤VCC.
Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or VCC). Unused
outputs must be left open.
2
KK74HCT132A
DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)
VCC
Guaranteed Limit
V
25 °C
to
-55°C
≤85
°C
≤125
°C
Unit
VOUT=0.1 V
⎢IOUT⎢≤ 20 µA
4.5
5.5
1.9
2.1
1.9
2.1
1.9
2.1
V
Minimum PositiveGoing Input Threshold
Voltage
VOUT=0.1 V
⎢IOUT⎢ ≤ 20 µA
4.5
5.5
1.2
1.4
1.2
1.4
1.2
1.4
V
VT-max
Maximum NegativeGoing Input Threshold
Voltage
VOUT=VCC-0.1 V
⎢IOUT⎢≤ 20 µA
4.5
5.5
1.2
1.4
1.2
1.4
1.2
1.4
V
VT-min
Minimum NegativeGoing Input Threshold
Voltage
VOUT=VCC-0.1 V
⎢IOUT⎢ ≤ 20 µA
4.5
5.5
0.5
0.6
0.5
0.6
0.5
0.6
V
VHmax
Note
Maximum Hysteresis
Voltage
VOUT=0.1 V or VCC-0.1 V
⎢IOUT⎢ ≤ 20 µA
4.5
5.5
1.4
1.5
1.4
1.5
1.4
1.5
V
VHmin
Note
Minimum Hysteresis
Voltage
VOUT=0.1 V or VCC-0.1 V
⎢IOUT⎢ ≤ 20 µA
4.5
5.5
0.4
0.4
0.4
0.4
0.4
0.4
V
VOH
Minimum High-Level
Output Voltage
VIN≤VT-min or VT+max
⎢Iout⎢ ≤ 20 µA
4.5
5.5
4.4
5.4
4.4
5.4
4.4
5.4
V
VIN≤VT-min or VT+max
⎢IOUT⎢ ≤ 4.0 mA
⎢IOUT⎢ ≤ 5.2 mA
4.5
3.98
3.84
3.7
VIN ≥VT+max
⎢IOUT⎢ ≤ 20 µA
4.5
5.5
0.1
0.1
0.1
0.1
0.1
0.1
VIN≥ VT+max
⎢IOUT⎢ ≤ 4.0 mA
⎢IOUT⎢ ≤ 5.2 mA
4.5
0.26
0.33
0.4
Symbol
Parameter
VT+max
Maximum PositiveGoing Input Threshold
Voltage
VT+min
VOL
Maximum Low-Level
Output Voltage
Test Conditions
V
IIN
Maximum Input
Leakage Current
VIN=VCC or GND
5.5
±0.1
±1.0
±1.0
µA
ICC
Maximum Quiescent
Supply Current
(per Package)
VIN=VCC or GND
IOUT=0µA
5.5
1.0
10
40
µA
∆ICC
Additional Quiescent
Supply Current
VIN = 2.4 V, Any One Input
VIN=VCC or GND, Other
Inputs
≥-55°C
25°C to
125°C
mA
2.9
2.4
IOUT=0µA
5.5
Note. VHmin>(VT+min)-(VT-max); VHmax=(VT+max)+(VT-min).
3
KK74HCT132A
AC ELECTRICAL CHARACTERISTICS (VCC=5.0 V ± 10%, CL=50pF,Input tr=tf=6.0 ns)
Guaranteed Limit
Symbol
Parameter
25 °C
to
-55°C
≤85°C
≤125°C
Unit
tPLH, tPHL
Maximum Propagation Delay, Input A or B to
Output Y (Figures 1 and 2)
25
31
38
ns
tTLH, tTHL
Maximum Output Transition Time, Any Output
(Figures 1 and 2)
15
19
22
ns
Maximum Input Capacitance
10
10
10
pF
CIN
Power Dissipation Capacitance (Per Gate)
CPD
Used to determine the no-load dynamic power
consumption: PD=CPDVCC2f+ICCVCC
Typical @25°C,VCC=5.0 V
27
pF
4
KK74HCT132A
N SUFFIX PLASTIC DIP
(MS - 001AA)
A
Dimension, mm
8
14
B
7
1
Symbol
MIN
MAX
A
18.67
19.69
B
6.1
7.11
5.33
C
F
L
C
-T- SEATING
PLANE
N
G
M
K
J
H
D
0.25 (0.010) M T
NOTES:
1. Dimensions “A”, “B” do not include mold flash or protrusions.
Maximum mold flash or protrusions 0.25 mm (0.010) per side.
D
0.36
0.56
F
1.14
1.78
G
2.54
H
7.62
J
0°
10°
K
2.92
3.81
L
7.62
8.26
M
0.2
0.36
N
0.38
D SUFFIX SOIC
(MS - 012AB)
Dimension, mm
A
14
8
H
B
1
G
P
7
R x 45
C
-TK
D
SEATING
PLANE
J
0.25 (0.010) M T C M
NOTES:
1. Dimensions A and B do not include mold flash or protrusion.
2. Maximum mold flash or protrusion 0.15 mm (0.006) per side
for A; for B ‑ 0.25 mm (0.010) per side.
F
M
Symbol
MIN
MAX
A
8.55
8.75
B
3.8
4
C
1.35
1.75
D
0.33
0.51
F
0.4
1.27
G
1.27
H
5.27
J
0°
8°
K
0.1
0.25
M
0.19
0.25
P
5.8
6.2
R
0.25
0.5
5