PI74FCT273T (25Ω Ω Series) P174FCT2273T Octal D Flip-FlopPI74FCT273T with Master Reset 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 (25Ω Series) PI74FCT2273T 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 Fast CMOS Octal D Flip-Flop with Master Reset Product Features Product Description • PI74FCT273/2273T is pin compatible with bipolar FAST™ Series at a higher speed and lower power consumption • 25Ω series resistor on all outputs (FCT2XXX only) • TTL input and output levels • Low ground bounce outputs • Extremely low static power • Hysteresis on all inputs • Industrial operating temperature range: –40°C to +85°C • Packages available: – 20-pin 173 mil wide plastic TSSOP (L) – 20-pin 300 mil wide plastic DIP (P) – 20-pin 150 mil wide plastic QSOP (Q) – 20-pin 150 mil wide plastic TQSOP (R) – 20-pin 300 mil wide plastic SOIC (S) Pericom Semiconductor’s PI74FCT series of logic circuits are produced in the Company’s advanced 0.6/0.8 micron CMOS technology, achieving industry leading speed grades. All PI74FCT2XXX devices have a built-in 25-ohm series resistor on all outputs to reduce noise because of reflections, thus eliminating the need for an external terminating resistor. The PI74FCT273T and PI74FCT2273T is an 8-bit wide octal designed with eight edge-triggered D-type flip-flops with individual D inputs and O outputs. The common buffered Clock (CP) and Master Reset (MR) load and resets (clear) all flip-flops simultaneously. The register is fully edge-triggered. The D input state, one setup time before the LOW-to-HIGH clock transition, is transferred to the corresponding flip-flop's O output. All outputs will be forced LOW independently of Clock or Data inputs by a LOW voltage level on the MR input. Device models available upon request. Logic Block Diagram D0 D1 D2 D3 D4 D5 D6 D7 CP D Q D Q D CP CP RD Q D CP RD Q D CP RD Q D CP RD Q D CP RD Q D CP RD Q CP RD RD MR O0 Product Pin Configuration MR O0 D0 D1 O1 O2 D2 D3 O3 GND 1 20 2 19 3 18 20-PIN 4 17 L20 5 16 P20 6 15 Q20 7 14 R20 8 13 S20 9 12 10 11 Vcc O7 D7 D6 O6 O5 D5 D4 O4 CP O1 O2 O3 Product Pin Description Pin Name MR CP D0-D7 O0-O7 GND VCC Description Master Reset (Active LOW) Clock Pulse Input (Active Rising Edge) Data Inputs Data Outputs Ground Power 1 O4 O5 O6 O7 Truth Table(1) Mode MR Reset (Clear) L Load "1" H Load "0" H Inputs CP X ↑ ↑ DN X h l Outputs ON L H L 1. H = High Voltage Level h = High Voltage Level one setup time prior to the LOW-to-HIGH Clock transition L = Low Voltage Level l = LOW Voltage Level one setup time prior to the LOW-to-HIGH Clock Transition X = Don’t Care ↑ = LOW-to-HIGH Clock Transition PS2013A 03/09/96 PI74FCT273T (25Ω Ω Series) P174FCT2273T Octal D Flip-Flop with Master Reset 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 Maximum Ratings (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature ............................................................ –65°C to +150°C Ambient Temperature with Power Applied ............................ -40°C to +85°C Supply Voltage to Ground Potential (Inputs & Vcc Only) ..... –0.5V to +7.0V Supply Voltage to Ground Potential (Outputs & D/O Only) .. –0.5V to +7.0V DC Input Voltage .................................................................... –0.5V to +7.0V DC Output Current .............................................................................. 120 mA Note: Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Power Dissipation .....................................................................................0.5W DC Electrical Characteristics (Over the Operating Range, TA = –40°C to +85°C, VCC = 5.0V ± 5%) Parameters Description Test Conditions(1) Min. Typ(2) Max. Units VOH Output HIGH Voltage VCC = Min., VIN = VIH or VIL IOH = –15.0mA 2.4 3.0 V VOL Output LOW Current VCC = Min., VIN = VIH or VIL IOL = 64mA 0.3 0.55 V VOL Output LOW Current VCC = Min., VIN = VIH or VIL IOL = 12mA (25Ω Series) 0.3 0.50 V VIH Input HIGH Voltage Guaranteed Logic HIGH Level VIL Input LOW Voltage Guaranteed Logic LOW Level IIH Input HIGH Current VCC = Max. IIL Input LOW Current IOZH High Impedance IOZL Output Current VIK Clamp Diode Voltage VCC = Min., IIN = –18mA IOFF Power Down Disable VCC = GND, VOUT = 4.5V IOS Short Circuit Current VCC = Max.(3), VOUT = GND VH Input Hysteresis 2.0 V 0.8 V VIN = VCC 1 µA VCC = Max. VIN = GND –1 µA VCC = MAX. VOUT = 2.7V 1 µA VOUT = 0.5V –1 µA –0.7 –1.2 V — — 100 µA –60 –120 mA 200 mV Capacitance (TA = 25°C, f = 1 MHz) Parameters(4) Description Test Conditions Typ Max. Units CIN Input Capacitance VIN = 0V 6 10 pF COUT Output Capacitance VOUT = 0V 8 12 pF Notes: 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device type. 2. Typical values are at Vcc = 5.0V, +25°C ambient and maximum loading. 3. Not more than one output should be shorted at one time. Duration of the test should not exceed one second. 4. This parameter is determined by device characterization but is not production tested. 2 PS2013A 03/09/96 PI74FCT273T (25Ω Ω Series) P174FCT2273T Octal D Flip-Flop with Master Reset 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 Power Supply Characteristics Test Conditions(1) Parameters Description Min. Typ(2) Max. Units ICC Quiescent Power Supply Current VCC = Max. VIN = GND or VCC 0.1 500 µA ∆ICC Supply Current per per Input @ TTL HIGH VCC = Max. VIN = 3.4V(3) 0.5 2.0 mA ICCD Supply Current per Input per MHx(4) VCC = Max., Outputs Open VIN = VCC MR = Vcc, One Input Toggling VIN = GND 50% Duty Cycle 0.15 0.25 mA/ MHz IC Total Power Supply Current(6) VCC = Max., Outputs Open fCP = 10 MHZ, 50% Duty Cycle MR = Vcc, 50% Duty Cycle One Bit toggling at fI = 5 MHZ VCC = Max., Outputs Open fCP = 10 MHZ, 50% Duty Cycle MR = VCC, 50% Duty Cycle Eight Bits toggling at fI = 2.5 MHZ, 50% Duty Cycle VIN = VCC VIN = GND VIN = 3.4V VIN = GND 1.5 3.5(5) mA 2.0 3.5(5) VIN = VCC VIN = GND VIN = 3.4V VIN = GND 3.8 7.3(5) 6.0 16.3(5) Notes: 1. For Max. or Min. conditions, use appropriate value specified under Electrical Characteristics for the applicable device. 2. Typical values are at Vcc = 5.0V, +25°C ambient. 3. Per TTL driven input (VIN = 3.4V); all other inputs at Vcc or GND. 4. This parameter is not directly testable, but is derived for use in Total Power Supply Calculations. 5. Values for these conditions are examples of the Icc formula. These limits are guaranteed but not tested. 6. IC =IQUIESCENT + IINPUTS + IDYNAMIC IC = ICC + ∆ICC DHNT + ICCD (fCP/2 + fINI) ICC = Quiescent Current ∆ICC = Power Supply Current for a TTL High Input (VIN = 3.4V) DH = Duty Cycle for TTL Inputs High NT = Number of TTL Inputs at DH ICCD = Dynamic Current Caused by an Input Transition Pair (HLH or LHL) fCP = Clock Frequency for Register Devices (Zero for Non-Register Devices) fI = Input Frequency NI = Number of Inputs at fI All currents are in milliamps and all frequencies are in megahertz. 3 PS2013A 03/09/96 PI74FCT273T (25Ω Ω Series) P174FCT2273T Octal D Flip-Flop with Master Reset 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 12345678901234567890123456789012123456789012345678901234567890121234567890123456789012345678901212345678901234567890123456789012123456789012 Switching Characteristics over Operating Range 273T/2273T 273AT/2273AT Com. Parameters tPLH tPHL tPHL tPLH tSU tH tw tW tREM 273CT/2273CT Com. 273DT Com. Com. Description Conditions(1) Min Max Min Max Min Max Min Max Unit Propagation Delay CP to ON Propagation Delay MR to ON Setup Time, HIGH or LOW Dn to CP Hold Time, HIGH or LOW Dn to CP CP Pulse Width(3) HIGH or LOW MR Pulse Width(3) LOW CL = 50pF RL = 500Ω 2.0 13.0 2.0 7.2 2.0 5.8 2.0 4.4 ns 2.0 13.0 2.0 7.2 2.0 6.1 2.0 5.0 ns 3.0 — 2.0 — 2.0 — 2.0 — ns 2.0 — 1.5 — 1.5 — 1.5 — ns 7.0 — 6.0 — 6.0 — 3.0 — ns 7.0 — 6.0 — 6.0 — 3.0 — ns 4.0 — 2.0 — 2.0 — 2.0 — ns Recovery Time MR to CP (3) Notes: 1. See test circuit and waveforms. 2. Minimum limits are guaranteed but not tested on Propagation Delays. 3. This parameter guaranteed but not production tested. Pericom Semiconductor Corporation 2380 Bering Drive • San Jose, CA 95131 • 1-800-435-2336 • Fax (408) 435-1100 • http://www.pericom.com 4 PS2013A 03/09/96